blob: a7448785710d06b02f70a44b991d1bc3b6672fc2 [file] [log] [blame]
Jim Laskeycfda85a2005-10-21 19:00:04 +00001//===- SubtargetEmitter.cpp - Generate subtarget enumerations -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner8adcd9f2007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskeycfda85a2005-10-21 19:00:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner73fbe142006-03-03 02:04:07 +000010// This tablegen backend emits subtarget enumerations.
Jim Laskeycfda85a2005-10-21 19:00:04 +000011//
12//===----------------------------------------------------------------------===//
13
Jim Laskeycfda85a2005-10-21 19:00:04 +000014#include "CodeGenTarget.h"
Andrew Trick87255e32012-07-07 04:00:00 +000015#include "CodeGenSchedule.h"
Andrew Trick23f3c652012-09-17 22:18:45 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000017#include "llvm/ADT/StringExtras.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000018#include "llvm/MC/MCInstrItineraries.h"
Michael Kupersteindb0712f2015-05-26 10:47:10 +000019#include "llvm/MC/SubtargetFeature.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000020#include "llvm/Support/Debug.h"
21#include "llvm/Support/Format.h"
Andrew Trick23f3c652012-09-17 22:18:45 +000022#include "llvm/TableGen/Error.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000023#include "llvm/TableGen/Record.h"
24#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohenb0aa47b2005-10-28 01:43:09 +000025#include <algorithm>
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000026#include <map>
27#include <string>
28#include <vector>
Hans Wennborg083ca9b2015-10-06 23:24:35 +000029
Jim Laskeycfda85a2005-10-21 19:00:04 +000030using namespace llvm;
31
Chandler Carruth97acce22014-04-22 03:06:00 +000032#define DEBUG_TYPE "subtarget-emitter"
33
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000034namespace {
35class SubtargetEmitter {
Andrew Trick9ef08822012-09-17 22:18:48 +000036 // Each processor has a SchedClassDesc table with an entry for each SchedClass.
37 // The SchedClassDesc table indexes into a global write resource table, write
38 // latency table, and read advance table.
39 struct SchedClassTables {
40 std::vector<std::vector<MCSchedClassDesc> > ProcSchedClasses;
41 std::vector<MCWriteProcResEntry> WriteProcResources;
42 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trickcfe222c2012-09-19 04:43:19 +000043 std::vector<std::string> WriterNames;
Andrew Trick9ef08822012-09-17 22:18:48 +000044 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
45
46 // Reserve an invalid entry at index 0
47 SchedClassTables() {
48 ProcSchedClasses.resize(1);
49 WriteProcResources.resize(1);
50 WriteLatencies.resize(1);
Andrew Trickcfe222c2012-09-19 04:43:19 +000051 WriterNames.push_back("InvalidWrite");
Andrew Trick9ef08822012-09-17 22:18:48 +000052 ReadAdvanceEntries.resize(1);
53 }
54 };
55
56 struct LessWriteProcResources {
57 bool operator()(const MCWriteProcResEntry &LHS,
58 const MCWriteProcResEntry &RHS) {
59 return LHS.ProcResourceIdx < RHS.ProcResourceIdx;
60 }
61 };
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000062
63 RecordKeeper &Records;
Andrew Trick87255e32012-07-07 04:00:00 +000064 CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000065 std::string Target;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000066
Michael Kupersteindb0712f2015-05-26 10:47:10 +000067 void Enumeration(raw_ostream &OS, const char *ClassName);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000068 unsigned FeatureKeyValues(raw_ostream &OS);
69 unsigned CPUKeyValues(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000070 void FormItineraryStageString(const std::string &Names,
71 Record *ItinData, std::string &ItinString,
72 unsigned &NStages);
73 void FormItineraryOperandCycleString(Record *ItinData, std::string &ItinString,
74 unsigned &NOperandCycles);
75 void FormItineraryBypassString(const std::string &Names,
76 Record *ItinData,
77 std::string &ItinString, unsigned NOperandCycles);
Andrew Trick87255e32012-07-07 04:00:00 +000078 void EmitStageAndOperandCycleData(raw_ostream &OS,
79 std::vector<std::vector<InstrItinerary> >
80 &ProcItinLists);
81 void EmitItineraries(raw_ostream &OS,
82 std::vector<std::vector<InstrItinerary> >
83 &ProcItinLists);
84 void EmitProcessorProp(raw_ostream &OS, const Record *R, const char *Name,
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000085 char Separator);
Andrew Trick23f3c652012-09-17 22:18:45 +000086 void EmitProcessorResources(const CodeGenProcModel &ProcModel,
87 raw_ostream &OS);
Andrew Trick9257b8f2012-09-22 02:24:21 +000088 Record *FindWriteResources(const CodeGenSchedRW &SchedWrite,
Andrew Trick9ef08822012-09-17 22:18:48 +000089 const CodeGenProcModel &ProcModel);
Andrew Trick9257b8f2012-09-22 02:24:21 +000090 Record *FindReadAdvance(const CodeGenSchedRW &SchedRead,
91 const CodeGenProcModel &ProcModel);
Andrew Trick4e67cba2013-03-14 21:21:50 +000092 void ExpandProcResources(RecVec &PRVec, std::vector<int64_t> &Cycles,
93 const CodeGenProcModel &ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +000094 void GenSchedClassTables(const CodeGenProcModel &ProcModel,
95 SchedClassTables &SchedTables);
Andrew Tricka72fca62012-09-17 22:18:50 +000096 void EmitSchedClassTables(SchedClassTables &SchedTables, raw_ostream &OS);
Andrew Trick87255e32012-07-07 04:00:00 +000097 void EmitProcessorModels(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000098 void EmitProcessorLookup(raw_ostream &OS);
Andrew Trickc6c88152012-09-18 03:41:43 +000099 void EmitSchedModelHelpers(std::string ClassName, raw_ostream &OS);
Andrew Trick87255e32012-07-07 04:00:00 +0000100 void EmitSchedModel(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000101 void ParseFeaturesFunction(raw_ostream &OS, unsigned NumFeatures,
102 unsigned NumProcs);
103
104public:
Andrew Trick87255e32012-07-07 04:00:00 +0000105 SubtargetEmitter(RecordKeeper &R, CodeGenTarget &TGT):
106 Records(R), SchedModels(TGT.getSchedModels()), Target(TGT.getName()) {}
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000107
108 void run(raw_ostream &o);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000109};
Hans Wennborg083ca9b2015-10-06 23:24:35 +0000110} // end anonymous namespace
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000111
Jim Laskeya1beea62005-10-22 07:59:56 +0000112//
Jim Laskeya2b52352005-10-26 17:30:34 +0000113// Enumeration - Emit the specified class as an enumeration.
Jim Laskey1b7369b2005-10-25 15:16:36 +0000114//
Daniel Dunbar38a22bf2009-07-03 00:10:29 +0000115void SubtargetEmitter::Enumeration(raw_ostream &OS,
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000116 const char *ClassName) {
Jim Laskey19595752005-10-28 15:20:43 +0000117 // Get all records of class and sort
Jim Laskeydffe5972005-10-28 21:47:29 +0000118 std::vector<Record*> DefList = Records.getAllDerivedDefinitions(ClassName);
Duraid Madina018da4f2005-12-30 14:56:37 +0000119 std::sort(DefList.begin(), DefList.end(), LessRecord());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000120
Evan Chenga2e61292011-04-15 19:35:46 +0000121 unsigned N = DefList.size();
Evan Cheng54b68e32011-07-01 20:45:01 +0000122 if (N == 0)
123 return;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000124 if (N > MAX_SUBTARGET_FEATURES)
125 PrintFatalError("Too many subtarget features! Bump MAX_SUBTARGET_FEATURES.");
Evan Chenga2e61292011-04-15 19:35:46 +0000126
Evan Cheng54b68e32011-07-01 20:45:01 +0000127 OS << "namespace " << Target << " {\n";
128
Craig Topperbcdb0f22016-02-13 17:58:14 +0000129 // Open enumeration.
Craig Topper2d45c1d2016-02-13 06:03:29 +0000130 OS << "enum {\n";
Evan Cheng54b68e32011-07-01 20:45:01 +0000131
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000132 // For each record
133 for (unsigned i = 0; i < N;) {
134 // Next record
135 Record *Def = DefList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000136
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000137 // Get and emit name
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000138 OS << " " << Def->getName() << " = " << i;
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000139 if (++i < N) OS << ",";
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000140
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000141 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000142 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000143
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000144 // Close enumeration and namespace
145 OS << "};\n}\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000146}
147
148//
Bill Wendlinge6182262007-05-04 20:38:40 +0000149// FeatureKeyValues - Emit data of all the subtarget features. Used by the
150// command line.
Jim Laskey1b7369b2005-10-25 15:16:36 +0000151//
Evan Cheng54b68e32011-07-01 20:45:01 +0000152unsigned SubtargetEmitter::FeatureKeyValues(raw_ostream &OS) {
Jim Laskey19595752005-10-28 15:20:43 +0000153 // Gather and sort all the features
Jim Laskeydffe5972005-10-28 21:47:29 +0000154 std::vector<Record*> FeatureList =
155 Records.getAllDerivedDefinitions("SubtargetFeature");
Evan Cheng54b68e32011-07-01 20:45:01 +0000156
157 if (FeatureList.empty())
158 return 0;
159
Jim Grosbach56938af2008-09-11 17:05:32 +0000160 std::sort(FeatureList.begin(), FeatureList.end(), LessRecordFieldName());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000161
Jim Laskey19595752005-10-28 15:20:43 +0000162 // Begin feature table
Jim Laskeya2b52352005-10-26 17:30:34 +0000163 OS << "// Sorted (by key) array of values for CPU features.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000164 << "extern const llvm::SubtargetFeatureKV " << Target
165 << "FeatureKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000166
Jim Laskey19595752005-10-28 15:20:43 +0000167 // For each feature
Evan Cheng54b68e32011-07-01 20:45:01 +0000168 unsigned NumFeatures = 0;
Jim Laskey3f7d0472006-12-12 20:55:58 +0000169 for (unsigned i = 0, N = FeatureList.size(); i < N; ++i) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000170 // Next feature
171 Record *Feature = FeatureList[i];
172
Bill Wendlinge6182262007-05-04 20:38:40 +0000173 const std::string &Name = Feature->getName();
174 const std::string &CommandLineName = Feature->getValueAsString("Name");
175 const std::string &Desc = Feature->getValueAsString("Desc");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000176
Jim Laskey3f7d0472006-12-12 20:55:58 +0000177 if (CommandLineName.empty()) continue;
Andrew Trickdb6ed642011-04-01 01:56:55 +0000178
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000179 // Emit as { "feature", "description", { featureEnum }, { i1 , i2 , ... , in } }
Jim Laskey1b7369b2005-10-25 15:16:36 +0000180 OS << " { "
Jim Laskeydffe5972005-10-28 21:47:29 +0000181 << "\"" << CommandLineName << "\", "
Jim Laskey1b7369b2005-10-25 15:16:36 +0000182 << "\"" << Desc << "\", "
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000183 << "{ " << Target << "::" << Name << " }, ";
Bill Wendlinge6182262007-05-04 20:38:40 +0000184
Andrew Trickdb6ed642011-04-01 01:56:55 +0000185 const std::vector<Record*> &ImpliesList =
Bill Wendlinge6182262007-05-04 20:38:40 +0000186 Feature->getValueAsListOfDefs("Implies");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000187
Craig Topper4ceea0a2016-01-03 08:57:41 +0000188 OS << "{";
189 for (unsigned j = 0, M = ImpliesList.size(); j < M;) {
190 OS << " " << Target << "::" << ImpliesList[j]->getName();
191 if (++j < M) OS << ",";
Bill Wendlinge6182262007-05-04 20:38:40 +0000192 }
Craig Topper4ceea0a2016-01-03 08:57:41 +0000193 OS << " }";
Bill Wendlinge6182262007-05-04 20:38:40 +0000194
195 OS << " }";
Evan Cheng54b68e32011-07-01 20:45:01 +0000196 ++NumFeatures;
Andrew Trickdb6ed642011-04-01 01:56:55 +0000197
Jim Laskey3763a502005-10-31 17:16:01 +0000198 // Depending on 'if more in the list' emit comma
Jim Laskey3f7d0472006-12-12 20:55:58 +0000199 if ((i + 1) < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000200
Jim Laskeydffe5972005-10-28 21:47:29 +0000201 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000202 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000203
Jim Laskey19595752005-10-28 15:20:43 +0000204 // End feature table
Jim Laskey1b7369b2005-10-25 15:16:36 +0000205 OS << "};\n";
206
Evan Cheng54b68e32011-07-01 20:45:01 +0000207 return NumFeatures;
Jim Laskey1b7369b2005-10-25 15:16:36 +0000208}
209
210//
211// CPUKeyValues - Emit data of all the subtarget processors. Used by command
212// line.
213//
Evan Cheng54b68e32011-07-01 20:45:01 +0000214unsigned SubtargetEmitter::CPUKeyValues(raw_ostream &OS) {
Jim Laskey19595752005-10-28 15:20:43 +0000215 // Gather and sort processor information
Jim Laskeydffe5972005-10-28 21:47:29 +0000216 std::vector<Record*> ProcessorList =
217 Records.getAllDerivedDefinitions("Processor");
Duraid Madina018da4f2005-12-30 14:56:37 +0000218 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000219
Jim Laskey19595752005-10-28 15:20:43 +0000220 // Begin processor table
Jim Laskeya2b52352005-10-26 17:30:34 +0000221 OS << "// Sorted (by key) array of values for CPU subtype.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000222 << "extern const llvm::SubtargetFeatureKV " << Target
223 << "SubTypeKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000224
Jim Laskey19595752005-10-28 15:20:43 +0000225 // For each processor
Jim Laskeydffe5972005-10-28 21:47:29 +0000226 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
227 // Next processor
228 Record *Processor = ProcessorList[i];
229
Bill Wendlinge6182262007-05-04 20:38:40 +0000230 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000231 const std::vector<Record*> &FeatureList =
Chris Lattner7ad0bed2005-10-28 22:49:02 +0000232 Processor->getValueAsListOfDefs("Features");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000233
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000234 // Emit as { "cpu", "description", { f1 , f2 , ... fn } },
Jim Laskey1b7369b2005-10-25 15:16:36 +0000235 OS << " { "
236 << "\"" << Name << "\", "
237 << "\"Select the " << Name << " processor\", ";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000238
Craig Topper4ceea0a2016-01-03 08:57:41 +0000239 OS << "{";
240 for (unsigned j = 0, M = FeatureList.size(); j < M;) {
241 OS << " " << Target << "::" << FeatureList[j]->getName();
242 if (++j < M) OS << ",";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000243 }
Craig Topper4ceea0a2016-01-03 08:57:41 +0000244 OS << " }";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000245
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000246 // The { } is for the "implies" section of this data structure.
247 OS << ", { } }";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000248
Jim Laskey3763a502005-10-31 17:16:01 +0000249 // Depending on 'if more in the list' emit comma
Jim Laskeydffe5972005-10-28 21:47:29 +0000250 if (++i < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000251
Jim Laskeydffe5972005-10-28 21:47:29 +0000252 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000253 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000254
Jim Laskey19595752005-10-28 15:20:43 +0000255 // End processor table
Jim Laskey1b7369b2005-10-25 15:16:36 +0000256 OS << "};\n";
257
Evan Cheng54b68e32011-07-01 20:45:01 +0000258 return ProcessorList.size();
Jim Laskey1b7369b2005-10-25 15:16:36 +0000259}
Jim Laskeya1beea62005-10-22 07:59:56 +0000260
Jim Laskeya2b52352005-10-26 17:30:34 +0000261//
David Goodwind813cbf2009-08-17 16:02:57 +0000262// FormItineraryStageString - Compose a string containing the stage
263// data initialization for the specified itinerary. N is the number
264// of stages.
Jim Laskey86f002c2005-10-27 19:47:21 +0000265//
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000266void SubtargetEmitter::FormItineraryStageString(const std::string &Name,
267 Record *ItinData,
David Goodwind813cbf2009-08-17 16:02:57 +0000268 std::string &ItinString,
269 unsigned &NStages) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000270 // Get states list
Bill Wendlinge6182262007-05-04 20:38:40 +0000271 const std::vector<Record*> &StageList =
272 ItinData->getValueAsListOfDefs("Stages");
Jim Laskey19595752005-10-28 15:20:43 +0000273
274 // For each stage
Jim Laskeydffe5972005-10-28 21:47:29 +0000275 unsigned N = NStages = StageList.size();
Christopher Lamb8996dce2007-04-22 09:04:24 +0000276 for (unsigned i = 0; i < N;) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000277 // Next stage
Bill Wendlinge6182262007-05-04 20:38:40 +0000278 const Record *Stage = StageList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000279
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000280 // Form string as ,{ cycles, u1 | u2 | ... | un, timeinc, kind }
Jim Laskey86f002c2005-10-27 19:47:21 +0000281 int Cycles = Stage->getValueAsInt("Cycles");
Jim Laskeyd6d3afb2005-11-03 22:47:41 +0000282 ItinString += " { " + itostr(Cycles) + ", ";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000283
Jim Laskeydffe5972005-10-28 21:47:29 +0000284 // Get unit list
Bill Wendlinge6182262007-05-04 20:38:40 +0000285 const std::vector<Record*> &UnitList = Stage->getValueAsListOfDefs("Units");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000286
Jim Laskey19595752005-10-28 15:20:43 +0000287 // For each unit
Jim Laskeydffe5972005-10-28 21:47:29 +0000288 for (unsigned j = 0, M = UnitList.size(); j < M;) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000289 // Add name and bitwise or
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000290 ItinString += Name + "FU::" + UnitList[j]->getName();
Jim Laskeydffe5972005-10-28 21:47:29 +0000291 if (++j < M) ItinString += " | ";
Jim Laskey86f002c2005-10-27 19:47:21 +0000292 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000293
David Goodwinb369ee42009-08-12 18:31:53 +0000294 int TimeInc = Stage->getValueAsInt("TimeInc");
295 ItinString += ", " + itostr(TimeInc);
296
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000297 int Kind = Stage->getValueAsInt("Kind");
298 ItinString += ", (llvm::InstrStage::ReservationKinds)" + itostr(Kind);
299
Jim Laskey19595752005-10-28 15:20:43 +0000300 // Close off stage
301 ItinString += " }";
Christopher Lamb8996dce2007-04-22 09:04:24 +0000302 if (++i < N) ItinString += ", ";
Jim Laskey86f002c2005-10-27 19:47:21 +0000303 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000304}
305
306//
David Goodwind813cbf2009-08-17 16:02:57 +0000307// FormItineraryOperandCycleString - Compose a string containing the
308// operand cycle initialization for the specified itinerary. N is the
309// number of operands that has cycles specified.
Jim Laskey86f002c2005-10-27 19:47:21 +0000310//
David Goodwind813cbf2009-08-17 16:02:57 +0000311void SubtargetEmitter::FormItineraryOperandCycleString(Record *ItinData,
312 std::string &ItinString, unsigned &NOperandCycles) {
313 // Get operand cycle list
314 const std::vector<int64_t> &OperandCycleList =
315 ItinData->getValueAsListOfInts("OperandCycles");
316
317 // For each operand cycle
318 unsigned N = NOperandCycles = OperandCycleList.size();
319 for (unsigned i = 0; i < N;) {
320 // Next operand cycle
321 const int OCycle = OperandCycleList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000322
David Goodwind813cbf2009-08-17 16:02:57 +0000323 ItinString += " " + itostr(OCycle);
324 if (++i < N) ItinString += ", ";
325 }
326}
327
Evan Cheng0097dd02010-09-28 23:50:49 +0000328void SubtargetEmitter::FormItineraryBypassString(const std::string &Name,
329 Record *ItinData,
330 std::string &ItinString,
331 unsigned NOperandCycles) {
332 const std::vector<Record*> &BypassList =
333 ItinData->getValueAsListOfDefs("Bypasses");
334 unsigned N = BypassList.size();
Evan Cheng4a010fd2010-09-29 22:42:35 +0000335 unsigned i = 0;
336 for (; i < N;) {
Evan Cheng0097dd02010-09-28 23:50:49 +0000337 ItinString += Name + "Bypass::" + BypassList[i]->getName();
Evan Cheng4a010fd2010-09-29 22:42:35 +0000338 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng0097dd02010-09-28 23:50:49 +0000339 }
Evan Cheng4a010fd2010-09-29 22:42:35 +0000340 for (; i < NOperandCycles;) {
Evan Cheng0097dd02010-09-28 23:50:49 +0000341 ItinString += " 0";
Evan Cheng4a010fd2010-09-29 22:42:35 +0000342 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng0097dd02010-09-28 23:50:49 +0000343 }
344}
345
David Goodwind813cbf2009-08-17 16:02:57 +0000346//
Andrew Trick87255e32012-07-07 04:00:00 +0000347// EmitStageAndOperandCycleData - Generate unique itinerary stages and operand
348// cycle tables. Create a list of InstrItinerary objects (ProcItinLists) indexed
349// by CodeGenSchedClass::Index.
David Goodwind813cbf2009-08-17 16:02:57 +0000350//
Andrew Trick87255e32012-07-07 04:00:00 +0000351void SubtargetEmitter::
352EmitStageAndOperandCycleData(raw_ostream &OS,
353 std::vector<std::vector<InstrItinerary> >
354 &ProcItinLists) {
Jim Laskey19595752005-10-28 15:20:43 +0000355
Andrew Trickfb982dd2012-07-09 20:43:03 +0000356 // Multiple processor models may share an itinerary record. Emit it once.
357 SmallPtrSet<Record*, 8> ItinsDefSet;
358
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000359 // Emit functional units for all the itineraries.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000360 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000361
Craig Topper29c55dcb2016-02-13 06:03:32 +0000362 if (!ItinsDefSet.insert(ProcModel.ItinsDef).second)
Andrew Trickfb982dd2012-07-09 20:43:03 +0000363 continue;
364
Craig Topper29c55dcb2016-02-13 06:03:32 +0000365 std::vector<Record*> FUs = ProcModel.ItinsDef->getValueAsListOfDefs("FU");
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000366 if (FUs.empty())
367 continue;
368
Craig Topper29c55dcb2016-02-13 06:03:32 +0000369 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trick87255e32012-07-07 04:00:00 +0000370 OS << "\n// Functional units for \"" << Name << "\"\n"
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000371 << "namespace " << Name << "FU {\n";
372
373 for (unsigned j = 0, FUN = FUs.size(); j < FUN; ++j)
Hal Finkel8db55472012-06-22 20:27:13 +0000374 OS << " const unsigned " << FUs[j]->getName()
375 << " = 1 << " << j << ";\n";
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000376
377 OS << "}\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000378
Craig Topper29c55dcb2016-02-13 06:03:32 +0000379 std::vector<Record*> BPs = ProcModel.ItinsDef->getValueAsListOfDefs("BP");
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000380 if (!BPs.empty()) {
Evan Cheng4a010fd2010-09-29 22:42:35 +0000381 OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
382 << "\"\n" << "namespace " << Name << "Bypass {\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000383
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000384 OS << " const unsigned NoBypass = 0;\n";
Evan Cheng4a010fd2010-09-29 22:42:35 +0000385 for (unsigned j = 0, BPN = BPs.size(); j < BPN; ++j)
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000386 OS << " const unsigned " << BPs[j]->getName()
Evan Cheng4a010fd2010-09-29 22:42:35 +0000387 << " = 1 << " << j << ";\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000388
Evan Cheng4a010fd2010-09-29 22:42:35 +0000389 OS << "}\n";
390 }
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000391 }
392
Jim Laskey19595752005-10-28 15:20:43 +0000393 // Begin stages table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000394 std::string StageTable = "\nextern const llvm::InstrStage " + Target +
395 "Stages[] = {\n";
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000396 StageTable += " { 0, 0, 0, llvm::InstrStage::Required }, // No itinerary\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000397
David Goodwind813cbf2009-08-17 16:02:57 +0000398 // Begin operand cycle table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000399 std::string OperandCycleTable = "extern const unsigned " + Target +
Evan Cheng54b68e32011-07-01 20:45:01 +0000400 "OperandCycles[] = {\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000401 OperandCycleTable += " 0, // No itinerary\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000402
403 // Begin pipeline bypass table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000404 std::string BypassTable = "extern const unsigned " + Target +
Andrew Trick030e2f82012-07-07 03:59:48 +0000405 "ForwardingPaths[] = {\n";
Andrew Trick87255e32012-07-07 04:00:00 +0000406 BypassTable += " 0, // No itinerary\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000407
Andrew Trick87255e32012-07-07 04:00:00 +0000408 // For each Itinerary across all processors, add a unique entry to the stages,
409 // operand cycles, and pipepine bypess tables. Then add the new Itinerary
410 // object with computed offsets to the ProcItinLists result.
David Goodwind813cbf2009-08-17 16:02:57 +0000411 unsigned StageCount = 1, OperandCycleCount = 1;
Evan Cheng4a010fd2010-09-29 22:42:35 +0000412 std::map<std::string, unsigned> ItinStageMap, ItinOperandMap;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000413 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
Andrew Trick87255e32012-07-07 04:00:00 +0000414 // Add process itinerary to the list.
415 ProcItinLists.resize(ProcItinLists.size()+1);
Andrew Trickdb6ed642011-04-01 01:56:55 +0000416
Andrew Trick87255e32012-07-07 04:00:00 +0000417 // If this processor defines no itineraries, then leave the itinerary list
418 // empty.
419 std::vector<InstrItinerary> &ItinList = ProcItinLists.back();
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000420 if (!ProcModel.hasItineraries())
Andrew Trick9c302672012-06-22 03:58:51 +0000421 continue;
Andrew Trick9c302672012-06-22 03:58:51 +0000422
Andrew Trick87255e32012-07-07 04:00:00 +0000423 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trickdb6ed642011-04-01 01:56:55 +0000424
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000425 ItinList.resize(SchedModels.numInstrSchedClasses());
426 assert(ProcModel.ItinDefList.size() == ItinList.size() && "bad Itins");
427
428 for (unsigned SchedClassIdx = 0, SchedClassEnd = ItinList.size();
Andrew Trick87255e32012-07-07 04:00:00 +0000429 SchedClassIdx < SchedClassEnd; ++SchedClassIdx) {
430
Jim Laskeydffe5972005-10-28 21:47:29 +0000431 // Next itinerary data
Andrew Trick87255e32012-07-07 04:00:00 +0000432 Record *ItinData = ProcModel.ItinDefList[SchedClassIdx];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000433
Jim Laskey19595752005-10-28 15:20:43 +0000434 // Get string and stage count
David Goodwind813cbf2009-08-17 16:02:57 +0000435 std::string ItinStageString;
Andrew Trick87255e32012-07-07 04:00:00 +0000436 unsigned NStages = 0;
437 if (ItinData)
438 FormItineraryStageString(Name, ItinData, ItinStageString, NStages);
Jim Laskey86f002c2005-10-27 19:47:21 +0000439
David Goodwind813cbf2009-08-17 16:02:57 +0000440 // Get string and operand cycle count
441 std::string ItinOperandCycleString;
Andrew Trick87255e32012-07-07 04:00:00 +0000442 unsigned NOperandCycles = 0;
Evan Cheng0097dd02010-09-28 23:50:49 +0000443 std::string ItinBypassString;
Andrew Trick87255e32012-07-07 04:00:00 +0000444 if (ItinData) {
445 FormItineraryOperandCycleString(ItinData, ItinOperandCycleString,
446 NOperandCycles);
447
448 FormItineraryBypassString(Name, ItinData, ItinBypassString,
449 NOperandCycles);
450 }
Evan Cheng0097dd02010-09-28 23:50:49 +0000451
David Goodwind813cbf2009-08-17 16:02:57 +0000452 // Check to see if stage already exists and create if it doesn't
453 unsigned FindStage = 0;
454 if (NStages > 0) {
455 FindStage = ItinStageMap[ItinStageString];
456 if (FindStage == 0) {
Andrew Trick8a05f662011-04-01 02:22:47 +0000457 // Emit as { cycles, u1 | u2 | ... | un, timeinc }, // indices
458 StageTable += ItinStageString + ", // " + itostr(StageCount);
459 if (NStages > 1)
460 StageTable += "-" + itostr(StageCount + NStages - 1);
461 StageTable += "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000462 // Record Itin class number.
463 ItinStageMap[ItinStageString] = FindStage = StageCount;
464 StageCount += NStages;
David Goodwind813cbf2009-08-17 16:02:57 +0000465 }
466 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000467
David Goodwind813cbf2009-08-17 16:02:57 +0000468 // Check to see if operand cycle already exists and create if it doesn't
469 unsigned FindOperandCycle = 0;
470 if (NOperandCycles > 0) {
Evan Cheng4a010fd2010-09-29 22:42:35 +0000471 std::string ItinOperandString = ItinOperandCycleString+ItinBypassString;
472 FindOperandCycle = ItinOperandMap[ItinOperandString];
David Goodwind813cbf2009-08-17 16:02:57 +0000473 if (FindOperandCycle == 0) {
474 // Emit as cycle, // index
Andrew Trick8a05f662011-04-01 02:22:47 +0000475 OperandCycleTable += ItinOperandCycleString + ", // ";
476 std::string OperandIdxComment = itostr(OperandCycleCount);
477 if (NOperandCycles > 1)
478 OperandIdxComment += "-"
479 + itostr(OperandCycleCount + NOperandCycles - 1);
480 OperandCycleTable += OperandIdxComment + "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000481 // Record Itin class number.
Andrew Trickdb6ed642011-04-01 01:56:55 +0000482 ItinOperandMap[ItinOperandCycleString] =
David Goodwind813cbf2009-08-17 16:02:57 +0000483 FindOperandCycle = OperandCycleCount;
Evan Cheng0097dd02010-09-28 23:50:49 +0000484 // Emit as bypass, // index
Andrew Trick8a05f662011-04-01 02:22:47 +0000485 BypassTable += ItinBypassString + ", // " + OperandIdxComment + "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000486 OperandCycleCount += NOperandCycles;
David Goodwind813cbf2009-08-17 16:02:57 +0000487 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000488 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000489
Evan Cheng367a5df2010-09-09 18:18:55 +0000490 // Set up itinerary as location and location + stage count
Andrew Trick87255e32012-07-07 04:00:00 +0000491 int NumUOps = ItinData ? ItinData->getValueAsInt("NumMicroOps") : 0;
Evan Cheng367a5df2010-09-09 18:18:55 +0000492 InstrItinerary Intinerary = { NumUOps, FindStage, FindStage + NStages,
493 FindOperandCycle,
494 FindOperandCycle + NOperandCycles};
495
Jim Laskey19595752005-10-28 15:20:43 +0000496 // Inject - empty slots will be 0, 0
Andrew Trick87255e32012-07-07 04:00:00 +0000497 ItinList[SchedClassIdx] = Intinerary;
Jim Laskey86f002c2005-10-27 19:47:21 +0000498 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000499 }
Evan Cheng0097dd02010-09-28 23:50:49 +0000500
Jim Laskeyd6d3afb2005-11-03 22:47:41 +0000501 // Closing stage
Andrew Trick87255e32012-07-07 04:00:00 +0000502 StageTable += " { 0, 0, 0, llvm::InstrStage::Required } // End stages\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000503 StageTable += "};\n";
504
505 // Closing operand cycles
Andrew Trick87255e32012-07-07 04:00:00 +0000506 OperandCycleTable += " 0 // End operand cycles\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000507 OperandCycleTable += "};\n";
508
Andrew Trick87255e32012-07-07 04:00:00 +0000509 BypassTable += " 0 // End bypass tables\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000510 BypassTable += "};\n";
511
David Goodwind813cbf2009-08-17 16:02:57 +0000512 // Emit tables.
513 OS << StageTable;
514 OS << OperandCycleTable;
Evan Cheng0097dd02010-09-28 23:50:49 +0000515 OS << BypassTable;
Jim Laskey86f002c2005-10-27 19:47:21 +0000516}
517
Andrew Trick87255e32012-07-07 04:00:00 +0000518//
519// EmitProcessorData - Generate data for processor itineraries that were
520// computed during EmitStageAndOperandCycleData(). ProcItinLists lists all
521// Itineraries for each processor. The Itinerary lists are indexed on
522// CodeGenSchedClass::Index.
523//
524void SubtargetEmitter::
525EmitItineraries(raw_ostream &OS,
526 std::vector<std::vector<InstrItinerary> > &ProcItinLists) {
527
Andrew Trickfb982dd2012-07-09 20:43:03 +0000528 // Multiple processor models may share an itinerary record. Emit it once.
529 SmallPtrSet<Record*, 8> ItinsDefSet;
530
Andrew Trick87255e32012-07-07 04:00:00 +0000531 // For each processor's machine model
532 std::vector<std::vector<InstrItinerary> >::iterator
533 ProcItinListsIter = ProcItinLists.begin();
534 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
Andrew Trick76686492012-09-15 00:19:57 +0000535 PE = SchedModels.procModelEnd(); PI != PE; ++PI, ++ProcItinListsIter) {
Andrew Trickfb982dd2012-07-09 20:43:03 +0000536
Andrew Trick87255e32012-07-07 04:00:00 +0000537 Record *ItinsDef = PI->ItinsDef;
David Blaikie70573dc2014-11-19 07:49:26 +0000538 if (!ItinsDefSet.insert(ItinsDef).second)
Andrew Trickfb982dd2012-07-09 20:43:03 +0000539 continue;
Andrew Trick87255e32012-07-07 04:00:00 +0000540
541 // Get processor itinerary name
542 const std::string &Name = ItinsDef->getName();
543
544 // Get the itinerary list for the processor.
545 assert(ProcItinListsIter != ProcItinLists.end() && "bad iterator");
Andrew Trick76686492012-09-15 00:19:57 +0000546 std::vector<InstrItinerary> &ItinList = *ProcItinListsIter;
Andrew Trick87255e32012-07-07 04:00:00 +0000547
Pete Cooperc0eb1532014-09-02 23:23:34 +0000548 // Empty itineraries aren't referenced anywhere in the tablegen output
549 // so don't emit them.
550 if (ItinList.empty())
551 continue;
552
Andrew Trick87255e32012-07-07 04:00:00 +0000553 OS << "\n";
554 OS << "static const llvm::InstrItinerary ";
Andrew Trick87255e32012-07-07 04:00:00 +0000555
556 // Begin processor itinerary table
557 OS << Name << "[] = {\n";
558
559 // For each itinerary class in CodeGenSchedClass::Index order.
560 for (unsigned j = 0, M = ItinList.size(); j < M; ++j) {
561 InstrItinerary &Intinerary = ItinList[j];
562
563 // Emit Itinerary in the form of
564 // { firstStage, lastStage, firstCycle, lastCycle } // index
565 OS << " { " <<
566 Intinerary.NumMicroOps << ", " <<
567 Intinerary.FirstStage << ", " <<
568 Intinerary.LastStage << ", " <<
569 Intinerary.FirstOperandCycle << ", " <<
570 Intinerary.LastOperandCycle << " }" <<
571 ", // " << j << " " << SchedModels.getSchedClass(j).Name << "\n";
572 }
573 // End processor itinerary table
574 OS << " { 0, ~0U, ~0U, ~0U, ~0U } // end marker\n";
575 OS << "};\n";
576 }
577}
578
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000579// Emit either the value defined in the TableGen Record, or the default
Andrew Trick87255e32012-07-07 04:00:00 +0000580// value defined in the C++ header. The Record is null if the processor does not
581// define a model.
582void SubtargetEmitter::EmitProcessorProp(raw_ostream &OS, const Record *R,
Andrew Trick73d77362012-06-05 03:44:40 +0000583 const char *Name, char Separator) {
584 OS << " ";
Andrew Trick87255e32012-07-07 04:00:00 +0000585 int V = R ? R->getValueAsInt(Name) : -1;
Andrew Trick73d77362012-06-05 03:44:40 +0000586 if (V >= 0)
587 OS << V << Separator << " // " << Name;
588 else
Andrew Trick87255e32012-07-07 04:00:00 +0000589 OS << "MCSchedModel::Default" << Name << Separator;
Andrew Trick73d77362012-06-05 03:44:40 +0000590 OS << '\n';
591}
592
Andrew Trick23f3c652012-09-17 22:18:45 +0000593void SubtargetEmitter::EmitProcessorResources(const CodeGenProcModel &ProcModel,
594 raw_ostream &OS) {
595 char Sep = ProcModel.ProcResourceDefs.empty() ? ' ' : ',';
596
Andrew Trick8e9c1d82012-10-10 05:43:04 +0000597 OS << "\n// {Name, NumUnits, SuperIdx, IsBuffered}\n";
Andrew Trick23f3c652012-09-17 22:18:45 +0000598 OS << "static const llvm::MCProcResourceDesc "
599 << ProcModel.ModelName << "ProcResources" << "[] = {\n"
Andrew Trick8e9c1d82012-10-10 05:43:04 +0000600 << " {DBGFIELD(\"InvalidUnit\") 0, 0, 0}" << Sep << "\n";
Andrew Trick23f3c652012-09-17 22:18:45 +0000601
602 for (unsigned i = 0, e = ProcModel.ProcResourceDefs.size(); i < e; ++i) {
603 Record *PRDef = ProcModel.ProcResourceDefs[i];
604
Craig Topper24064772014-04-15 07:20:03 +0000605 Record *SuperDef = nullptr;
Andrew Trick4e67cba2013-03-14 21:21:50 +0000606 unsigned SuperIdx = 0;
607 unsigned NumUnits = 0;
Andrew Trick40c4f382013-06-15 04:50:06 +0000608 int BufferSize = PRDef->getValueAsInt("BufferSize");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000609 if (PRDef->isSubClassOf("ProcResGroup")) {
610 RecVec ResUnits = PRDef->getValueAsListOfDefs("Resources");
Craig Topper29c55dcb2016-02-13 06:03:32 +0000611 for (Record *RU : ResUnits) {
612 NumUnits += RU->getValueAsInt("NumUnits");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000613 }
614 }
615 else {
616 // Find the SuperIdx
617 if (PRDef->getValueInit("Super")->isComplete()) {
618 SuperDef = SchedModels.findProcResUnits(
619 PRDef->getValueAsDef("Super"), ProcModel);
620 SuperIdx = ProcModel.getProcResourceIdx(SuperDef);
621 }
Andrew Tricka5c747b2013-03-14 22:47:01 +0000622 NumUnits = PRDef->getValueAsInt("NumUnits");
Andrew Trick23f3c652012-09-17 22:18:45 +0000623 }
624 // Emit the ProcResourceDesc
625 if (i+1 == e)
626 Sep = ' ';
627 OS << " {DBGFIELD(\"" << PRDef->getName() << "\") ";
628 if (PRDef->getName().size() < 15)
629 OS.indent(15 - PRDef->getName().size());
Andrew Trick4e67cba2013-03-14 21:21:50 +0000630 OS << NumUnits << ", " << SuperIdx << ", "
Andrew Trickde2109e2013-06-15 04:49:57 +0000631 << BufferSize << "}" << Sep << " // #" << i+1;
Andrew Trick23f3c652012-09-17 22:18:45 +0000632 if (SuperDef)
633 OS << ", Super=" << SuperDef->getName();
634 OS << "\n";
635 }
636 OS << "};\n";
637}
638
Andrew Trick9ef08822012-09-17 22:18:48 +0000639// Find the WriteRes Record that defines processor resources for this
640// SchedWrite.
641Record *SubtargetEmitter::FindWriteResources(
Andrew Trick9257b8f2012-09-22 02:24:21 +0000642 const CodeGenSchedRW &SchedWrite, const CodeGenProcModel &ProcModel) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000643
644 // Check if the SchedWrite is already subtarget-specific and directly
645 // specifies a set of processor resources.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000646 if (SchedWrite.TheDef->isSubClassOf("SchedWriteRes"))
647 return SchedWrite.TheDef;
648
Craig Topper24064772014-04-15 07:20:03 +0000649 Record *AliasDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000650 for (Record *A : SchedWrite.Aliases) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000651 const CodeGenSchedRW &AliasRW =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000652 SchedModels.getSchedRW(A->getValueAsDef("AliasRW"));
Andrew Trickda984b12012-10-03 23:06:28 +0000653 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
654 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
655 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
656 continue;
657 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000658 if (AliasDef)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000659 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000660 "defined for processor " + ProcModel.ModelName +
661 " Ensure only one SchedAlias exists per RW.");
662 AliasDef = AliasRW.TheDef;
663 }
664 if (AliasDef && AliasDef->isSubClassOf("SchedWriteRes"))
665 return AliasDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000666
667 // Check this processor's list of write resources.
Craig Topper24064772014-04-15 07:20:03 +0000668 Record *ResDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000669 for (Record *WR : ProcModel.WriteResDefs) {
670 if (!WR->isSubClassOf("WriteRes"))
Andrew Trick9ef08822012-09-17 22:18:48 +0000671 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000672 if (AliasDef == WR->getValueAsDef("WriteType")
673 || SchedWrite.TheDef == WR->getValueAsDef("WriteType")) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000674 if (ResDef) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000675 PrintFatalError(WR->getLoc(), "Resources are defined for both "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000676 "SchedWrite and its alias on processor " +
677 ProcModel.ModelName);
678 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000679 ResDef = WR;
Andrew Trick9257b8f2012-09-22 02:24:21 +0000680 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000681 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000682 // TODO: If ProcModel has a base model (previous generation processor),
683 // then call FindWriteResources recursively with that model here.
684 if (!ResDef) {
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000685 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick9257b8f2012-09-22 02:24:21 +0000686 std::string("Processor does not define resources for ")
687 + SchedWrite.TheDef->getName());
688 }
689 return ResDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000690}
691
692/// Find the ReadAdvance record for the given SchedRead on this processor or
693/// return NULL.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000694Record *SubtargetEmitter::FindReadAdvance(const CodeGenSchedRW &SchedRead,
Andrew Trick9ef08822012-09-17 22:18:48 +0000695 const CodeGenProcModel &ProcModel) {
696 // Check for SchedReads that directly specify a ReadAdvance.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000697 if (SchedRead.TheDef->isSubClassOf("SchedReadAdvance"))
698 return SchedRead.TheDef;
699
700 // Check this processor's list of aliases for SchedRead.
Craig Topper24064772014-04-15 07:20:03 +0000701 Record *AliasDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000702 for (Record *A : SchedRead.Aliases) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000703 const CodeGenSchedRW &AliasRW =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000704 SchedModels.getSchedRW(A->getValueAsDef("AliasRW"));
Andrew Trickda984b12012-10-03 23:06:28 +0000705 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
706 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
707 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
708 continue;
709 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000710 if (AliasDef)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000711 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000712 "defined for processor " + ProcModel.ModelName +
713 " Ensure only one SchedAlias exists per RW.");
714 AliasDef = AliasRW.TheDef;
715 }
716 if (AliasDef && AliasDef->isSubClassOf("SchedReadAdvance"))
717 return AliasDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000718
719 // Check this processor's ReadAdvanceList.
Craig Topper24064772014-04-15 07:20:03 +0000720 Record *ResDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000721 for (Record *RA : ProcModel.ReadAdvanceDefs) {
722 if (!RA->isSubClassOf("ReadAdvance"))
Andrew Trick9ef08822012-09-17 22:18:48 +0000723 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000724 if (AliasDef == RA->getValueAsDef("ReadType")
725 || SchedRead.TheDef == RA->getValueAsDef("ReadType")) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000726 if (ResDef) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000727 PrintFatalError(RA->getLoc(), "Resources are defined for both "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000728 "SchedRead and its alias on processor " +
729 ProcModel.ModelName);
730 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000731 ResDef = RA;
Andrew Trick9257b8f2012-09-22 02:24:21 +0000732 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000733 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000734 // TODO: If ProcModel has a base model (previous generation processor),
735 // then call FindReadAdvance recursively with that model here.
736 if (!ResDef && SchedRead.TheDef->getName() != "ReadDefault") {
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000737 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick9ef08822012-09-17 22:18:48 +0000738 std::string("Processor does not define resources for ")
Andrew Trick9257b8f2012-09-22 02:24:21 +0000739 + SchedRead.TheDef->getName());
Andrew Trick9ef08822012-09-17 22:18:48 +0000740 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000741 return ResDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000742}
743
Andrew Trick4e67cba2013-03-14 21:21:50 +0000744// Expand an explicit list of processor resources into a full list of implied
Andrew Tricka3801a32013-04-23 23:45:16 +0000745// resource groups and super resources that cover them.
Andrew Trick4e67cba2013-03-14 21:21:50 +0000746void SubtargetEmitter::ExpandProcResources(RecVec &PRVec,
747 std::vector<int64_t> &Cycles,
Andrew Tricka3801a32013-04-23 23:45:16 +0000748 const CodeGenProcModel &PM) {
Andrew Trick4e67cba2013-03-14 21:21:50 +0000749 // Default to 1 resource cycle.
750 Cycles.resize(PRVec.size(), 1);
751 for (unsigned i = 0, e = PRVec.size(); i != e; ++i) {
Andrew Tricka3801a32013-04-23 23:45:16 +0000752 Record *PRDef = PRVec[i];
Andrew Trick4e67cba2013-03-14 21:21:50 +0000753 RecVec SubResources;
Andrew Tricka3801a32013-04-23 23:45:16 +0000754 if (PRDef->isSubClassOf("ProcResGroup"))
755 SubResources = PRDef->getValueAsListOfDefs("Resources");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000756 else {
Andrew Tricka3801a32013-04-23 23:45:16 +0000757 SubResources.push_back(PRDef);
758 PRDef = SchedModels.findProcResUnits(PRVec[i], PM);
759 for (Record *SubDef = PRDef;
760 SubDef->getValueInit("Super")->isComplete();) {
761 if (SubDef->isSubClassOf("ProcResGroup")) {
762 // Disallow this for simplicitly.
763 PrintFatalError(SubDef->getLoc(), "Processor resource group "
764 " cannot be a super resources.");
765 }
766 Record *SuperDef =
767 SchedModels.findProcResUnits(SubDef->getValueAsDef("Super"), PM);
768 PRVec.push_back(SuperDef);
769 Cycles.push_back(Cycles[i]);
770 SubDef = SuperDef;
771 }
Andrew Trick4e67cba2013-03-14 21:21:50 +0000772 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000773 for (Record *PR : PM.ProcResourceDefs) {
774 if (PR == PRDef || !PR->isSubClassOf("ProcResGroup"))
Andrew Trick4e67cba2013-03-14 21:21:50 +0000775 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000776 RecVec SuperResources = PR->getValueAsListOfDefs("Resources");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000777 RecIter SubI = SubResources.begin(), SubE = SubResources.end();
Andrew Trick6aa7a872013-04-23 23:45:11 +0000778 for( ; SubI != SubE; ++SubI) {
779 if (std::find(SuperResources.begin(), SuperResources.end(), *SubI)
780 == SuperResources.end()) {
Andrew Trick4e67cba2013-03-14 21:21:50 +0000781 break;
Andrew Trick6aa7a872013-04-23 23:45:11 +0000782 }
Andrew Trick4e67cba2013-03-14 21:21:50 +0000783 }
784 if (SubI == SubE) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000785 PRVec.push_back(PR);
Andrew Trick4e67cba2013-03-14 21:21:50 +0000786 Cycles.push_back(Cycles[i]);
787 }
788 }
789 }
790}
791
Andrew Trick9ef08822012-09-17 22:18:48 +0000792// Generate the SchedClass table for this processor and update global
793// tables. Must be called for each processor in order.
794void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
795 SchedClassTables &SchedTables) {
796 SchedTables.ProcSchedClasses.resize(SchedTables.ProcSchedClasses.size() + 1);
797 if (!ProcModel.hasInstrSchedModel())
798 return;
799
800 std::vector<MCSchedClassDesc> &SCTab = SchedTables.ProcSchedClasses.back();
Craig Topper29c55dcb2016-02-13 06:03:32 +0000801 for (const CodeGenSchedClass &SC : SchedModels.schedClasses()) {
802 DEBUG(SC.dump(&SchedModels));
Andrew Trick7aba6be2012-10-03 23:06:25 +0000803
Andrew Trick9ef08822012-09-17 22:18:48 +0000804 SCTab.resize(SCTab.size() + 1);
805 MCSchedClassDesc &SCDesc = SCTab.back();
Andrew Trickab722bd2012-09-18 03:18:56 +0000806 // SCDesc.Name is guarded by NDEBUG
Andrew Trick9ef08822012-09-17 22:18:48 +0000807 SCDesc.NumMicroOps = 0;
808 SCDesc.BeginGroup = false;
809 SCDesc.EndGroup = false;
810 SCDesc.WriteProcResIdx = 0;
811 SCDesc.WriteLatencyIdx = 0;
812 SCDesc.ReadAdvanceIdx = 0;
813
814 // A Variant SchedClass has no resources of its own.
Andrew Tricke97978f2013-03-26 21:36:39 +0000815 bool HasVariants = false;
816 for (std::vector<CodeGenSchedTransition>::const_iterator
Craig Topper29c55dcb2016-02-13 06:03:32 +0000817 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
Andrew Tricke97978f2013-03-26 21:36:39 +0000818 TI != TE; ++TI) {
819 if (TI->ProcIndices[0] == 0) {
820 HasVariants = true;
821 break;
822 }
823 IdxIter PIPos = std::find(TI->ProcIndices.begin(),
824 TI->ProcIndices.end(), ProcModel.Index);
825 if (PIPos != TI->ProcIndices.end()) {
826 HasVariants = true;
827 break;
828 }
829 }
830 if (HasVariants) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000831 SCDesc.NumMicroOps = MCSchedClassDesc::VariantNumMicroOps;
832 continue;
833 }
834
835 // Determine if the SchedClass is actually reachable on this processor. If
836 // not don't try to locate the processor resources, it will fail.
837 // If ProcIndices contains 0, this class applies to all processors.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000838 assert(!SC.ProcIndices.empty() && "expect at least one procidx");
839 if (SC.ProcIndices[0] != 0) {
840 IdxIter PIPos = std::find(SC.ProcIndices.begin(),
841 SC.ProcIndices.end(), ProcModel.Index);
842 if (PIPos == SC.ProcIndices.end())
Andrew Trick9ef08822012-09-17 22:18:48 +0000843 continue;
844 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000845 IdxVec Writes = SC.Writes;
846 IdxVec Reads = SC.Reads;
847 if (!SC.InstRWs.empty()) {
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000848 // This class has a default ReadWrite list which can be overriden by
Andrew Trick7aba6be2012-10-03 23:06:25 +0000849 // InstRW definitions.
Craig Topper24064772014-04-15 07:20:03 +0000850 Record *RWDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000851 for (Record *RW : SC.InstRWs) {
852 Record *RWModelDef = RW->getValueAsDef("SchedModel");
Andrew Trick9ef08822012-09-17 22:18:48 +0000853 if (&ProcModel == &SchedModels.getProcModel(RWModelDef)) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000854 RWDef = RW;
Andrew Trick9ef08822012-09-17 22:18:48 +0000855 break;
856 }
857 }
858 if (RWDef) {
Andrew Trickda984b12012-10-03 23:06:28 +0000859 Writes.clear();
860 Reads.clear();
Andrew Trick9ef08822012-09-17 22:18:48 +0000861 SchedModels.findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
862 Writes, Reads);
863 }
864 }
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000865 if (Writes.empty()) {
866 // Check this processor's itinerary class resources.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000867 for (Record *I : ProcModel.ItinRWDefs) {
868 RecVec Matched = I->getValueAsListOfDefs("MatchedItinClasses");
869 if (std::find(Matched.begin(), Matched.end(), SC.ItinClassDef)
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000870 != Matched.end()) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000871 SchedModels.findRWs(I->getValueAsListOfDefs("OperandReadWrites"),
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000872 Writes, Reads);
873 break;
874 }
875 }
876 if (Writes.empty()) {
877 DEBUG(dbgs() << ProcModel.ModelName
Craig Topper29c55dcb2016-02-13 06:03:32 +0000878 << " does not have resources for class " << SC.Name << '\n');
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000879 }
880 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000881 // Sum resources across all operand writes.
882 std::vector<MCWriteProcResEntry> WriteProcResources;
883 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trickcfe222c2012-09-19 04:43:19 +0000884 std::vector<std::string> WriterNames;
Andrew Trick9ef08822012-09-17 22:18:48 +0000885 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000886 for (unsigned W : Writes) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000887 IdxVec WriteSeq;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000888 SchedModels.expandRWSeqForProc(W, WriteSeq, /*IsRead=*/false,
Andrew Trickda984b12012-10-03 23:06:28 +0000889 ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000890
891 // For each operand, create a latency entry.
892 MCWriteLatencyEntry WLEntry;
893 WLEntry.Cycles = 0;
Andrew Trickcfe222c2012-09-19 04:43:19 +0000894 unsigned WriteID = WriteSeq.back();
895 WriterNames.push_back(SchedModels.getSchedWrite(WriteID).Name);
896 // If this Write is not referenced by a ReadAdvance, don't distinguish it
897 // from other WriteLatency entries.
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000898 if (!SchedModels.hasReadOfWrite(
899 SchedModels.getSchedWrite(WriteID).TheDef)) {
Andrew Trickcfe222c2012-09-19 04:43:19 +0000900 WriteID = 0;
901 }
902 WLEntry.WriteResourceID = WriteID;
Andrew Trick9ef08822012-09-17 22:18:48 +0000903
Craig Topper29c55dcb2016-02-13 06:03:32 +0000904 for (unsigned WS : WriteSeq) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000905
Andrew Trick9257b8f2012-09-22 02:24:21 +0000906 Record *WriteRes =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000907 FindWriteResources(SchedModels.getSchedWrite(WS), ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000908
909 // Mark the parent class as invalid for unsupported write types.
910 if (WriteRes->getValueAsBit("Unsupported")) {
911 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
912 break;
913 }
914 WLEntry.Cycles += WriteRes->getValueAsInt("Latency");
915 SCDesc.NumMicroOps += WriteRes->getValueAsInt("NumMicroOps");
916 SCDesc.BeginGroup |= WriteRes->getValueAsBit("BeginGroup");
917 SCDesc.EndGroup |= WriteRes->getValueAsBit("EndGroup");
918
919 // Create an entry for each ProcResource listed in WriteRes.
920 RecVec PRVec = WriteRes->getValueAsListOfDefs("ProcResources");
921 std::vector<int64_t> Cycles =
922 WriteRes->getValueAsListOfInts("ResourceCycles");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000923
924 ExpandProcResources(PRVec, Cycles, ProcModel);
925
Andrew Trick9ef08822012-09-17 22:18:48 +0000926 for (unsigned PRIdx = 0, PREnd = PRVec.size();
927 PRIdx != PREnd; ++PRIdx) {
928 MCWriteProcResEntry WPREntry;
929 WPREntry.ProcResourceIdx = ProcModel.getProcResourceIdx(PRVec[PRIdx]);
930 assert(WPREntry.ProcResourceIdx && "Bad ProcResourceIdx");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000931 WPREntry.Cycles = Cycles[PRIdx];
Andrew Trick3821d9d2013-03-01 23:31:26 +0000932 // If this resource is already used in this sequence, add the current
933 // entry's cycles so that the same resource appears to be used
934 // serially, rather than multiple parallel uses. This is important for
935 // in-order machine where the resource consumption is a hazard.
936 unsigned WPRIdx = 0, WPREnd = WriteProcResources.size();
937 for( ; WPRIdx != WPREnd; ++WPRIdx) {
938 if (WriteProcResources[WPRIdx].ProcResourceIdx
939 == WPREntry.ProcResourceIdx) {
940 WriteProcResources[WPRIdx].Cycles += WPREntry.Cycles;
941 break;
942 }
943 }
944 if (WPRIdx == WPREnd)
945 WriteProcResources.push_back(WPREntry);
Andrew Trick9ef08822012-09-17 22:18:48 +0000946 }
947 }
948 WriteLatencies.push_back(WLEntry);
949 }
950 // Create an entry for each operand Read in this SchedClass.
951 // Entries must be sorted first by UseIdx then by WriteResourceID.
952 for (unsigned UseIdx = 0, EndIdx = Reads.size();
953 UseIdx != EndIdx; ++UseIdx) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000954 Record *ReadAdvance =
955 FindReadAdvance(SchedModels.getSchedRead(Reads[UseIdx]), ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000956 if (!ReadAdvance)
957 continue;
958
959 // Mark the parent class as invalid for unsupported write types.
960 if (ReadAdvance->getValueAsBit("Unsupported")) {
961 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
962 break;
963 }
964 RecVec ValidWrites = ReadAdvance->getValueAsListOfDefs("ValidWrites");
965 IdxVec WriteIDs;
966 if (ValidWrites.empty())
967 WriteIDs.push_back(0);
968 else {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000969 for (Record *VW : ValidWrites) {
970 WriteIDs.push_back(SchedModels.getSchedRWIdx(VW, /*IsRead=*/false));
Andrew Trick9ef08822012-09-17 22:18:48 +0000971 }
972 }
973 std::sort(WriteIDs.begin(), WriteIDs.end());
Craig Topper29c55dcb2016-02-13 06:03:32 +0000974 for(unsigned W : WriteIDs) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000975 MCReadAdvanceEntry RAEntry;
976 RAEntry.UseIdx = UseIdx;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000977 RAEntry.WriteResourceID = W;
Andrew Trick9ef08822012-09-17 22:18:48 +0000978 RAEntry.Cycles = ReadAdvance->getValueAsInt("Cycles");
979 ReadAdvanceEntries.push_back(RAEntry);
980 }
981 }
982 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
983 WriteProcResources.clear();
984 WriteLatencies.clear();
985 ReadAdvanceEntries.clear();
986 }
987 // Add the information for this SchedClass to the global tables using basic
988 // compression.
989 //
990 // WritePrecRes entries are sorted by ProcResIdx.
991 std::sort(WriteProcResources.begin(), WriteProcResources.end(),
992 LessWriteProcResources());
993
994 SCDesc.NumWriteProcResEntries = WriteProcResources.size();
995 std::vector<MCWriteProcResEntry>::iterator WPRPos =
996 std::search(SchedTables.WriteProcResources.begin(),
997 SchedTables.WriteProcResources.end(),
998 WriteProcResources.begin(), WriteProcResources.end());
999 if (WPRPos != SchedTables.WriteProcResources.end())
1000 SCDesc.WriteProcResIdx = WPRPos - SchedTables.WriteProcResources.begin();
1001 else {
1002 SCDesc.WriteProcResIdx = SchedTables.WriteProcResources.size();
1003 SchedTables.WriteProcResources.insert(WPRPos, WriteProcResources.begin(),
1004 WriteProcResources.end());
1005 }
1006 // Latency entries must remain in operand order.
1007 SCDesc.NumWriteLatencyEntries = WriteLatencies.size();
1008 std::vector<MCWriteLatencyEntry>::iterator WLPos =
1009 std::search(SchedTables.WriteLatencies.begin(),
1010 SchedTables.WriteLatencies.end(),
1011 WriteLatencies.begin(), WriteLatencies.end());
Andrew Trickcfe222c2012-09-19 04:43:19 +00001012 if (WLPos != SchedTables.WriteLatencies.end()) {
1013 unsigned idx = WLPos - SchedTables.WriteLatencies.begin();
1014 SCDesc.WriteLatencyIdx = idx;
1015 for (unsigned i = 0, e = WriteLatencies.size(); i < e; ++i)
1016 if (SchedTables.WriterNames[idx + i].find(WriterNames[i]) ==
1017 std::string::npos) {
1018 SchedTables.WriterNames[idx + i] += std::string("_") + WriterNames[i];
1019 }
1020 }
Andrew Trick9ef08822012-09-17 22:18:48 +00001021 else {
1022 SCDesc.WriteLatencyIdx = SchedTables.WriteLatencies.size();
Andrew Trickcfe222c2012-09-19 04:43:19 +00001023 SchedTables.WriteLatencies.insert(SchedTables.WriteLatencies.end(),
1024 WriteLatencies.begin(),
1025 WriteLatencies.end());
1026 SchedTables.WriterNames.insert(SchedTables.WriterNames.end(),
1027 WriterNames.begin(), WriterNames.end());
Andrew Trick9ef08822012-09-17 22:18:48 +00001028 }
1029 // ReadAdvanceEntries must remain in operand order.
1030 SCDesc.NumReadAdvanceEntries = ReadAdvanceEntries.size();
1031 std::vector<MCReadAdvanceEntry>::iterator RAPos =
1032 std::search(SchedTables.ReadAdvanceEntries.begin(),
1033 SchedTables.ReadAdvanceEntries.end(),
1034 ReadAdvanceEntries.begin(), ReadAdvanceEntries.end());
1035 if (RAPos != SchedTables.ReadAdvanceEntries.end())
1036 SCDesc.ReadAdvanceIdx = RAPos - SchedTables.ReadAdvanceEntries.begin();
1037 else {
1038 SCDesc.ReadAdvanceIdx = SchedTables.ReadAdvanceEntries.size();
1039 SchedTables.ReadAdvanceEntries.insert(RAPos, ReadAdvanceEntries.begin(),
1040 ReadAdvanceEntries.end());
1041 }
1042 }
1043}
1044
Andrew Tricka72fca62012-09-17 22:18:50 +00001045// Emit SchedClass tables for all processors and associated global tables.
1046void SubtargetEmitter::EmitSchedClassTables(SchedClassTables &SchedTables,
1047 raw_ostream &OS) {
1048 // Emit global WriteProcResTable.
1049 OS << "\n// {ProcResourceIdx, Cycles}\n"
1050 << "extern const llvm::MCWriteProcResEntry "
1051 << Target << "WriteProcResTable[] = {\n"
1052 << " { 0, 0}, // Invalid\n";
1053 for (unsigned WPRIdx = 1, WPREnd = SchedTables.WriteProcResources.size();
1054 WPRIdx != WPREnd; ++WPRIdx) {
1055 MCWriteProcResEntry &WPREntry = SchedTables.WriteProcResources[WPRIdx];
1056 OS << " {" << format("%2d", WPREntry.ProcResourceIdx) << ", "
1057 << format("%2d", WPREntry.Cycles) << "}";
1058 if (WPRIdx + 1 < WPREnd)
1059 OS << ',';
1060 OS << " // #" << WPRIdx << '\n';
1061 }
1062 OS << "}; // " << Target << "WriteProcResTable\n";
1063
1064 // Emit global WriteLatencyTable.
1065 OS << "\n// {Cycles, WriteResourceID}\n"
1066 << "extern const llvm::MCWriteLatencyEntry "
1067 << Target << "WriteLatencyTable[] = {\n"
1068 << " { 0, 0}, // Invalid\n";
1069 for (unsigned WLIdx = 1, WLEnd = SchedTables.WriteLatencies.size();
1070 WLIdx != WLEnd; ++WLIdx) {
1071 MCWriteLatencyEntry &WLEntry = SchedTables.WriteLatencies[WLIdx];
1072 OS << " {" << format("%2d", WLEntry.Cycles) << ", "
1073 << format("%2d", WLEntry.WriteResourceID) << "}";
1074 if (WLIdx + 1 < WLEnd)
1075 OS << ',';
Andrew Trickcfe222c2012-09-19 04:43:19 +00001076 OS << " // #" << WLIdx << " " << SchedTables.WriterNames[WLIdx] << '\n';
Andrew Tricka72fca62012-09-17 22:18:50 +00001077 }
1078 OS << "}; // " << Target << "WriteLatencyTable\n";
1079
1080 // Emit global ReadAdvanceTable.
1081 OS << "\n// {UseIdx, WriteResourceID, Cycles}\n"
1082 << "extern const llvm::MCReadAdvanceEntry "
1083 << Target << "ReadAdvanceTable[] = {\n"
1084 << " {0, 0, 0}, // Invalid\n";
1085 for (unsigned RAIdx = 1, RAEnd = SchedTables.ReadAdvanceEntries.size();
1086 RAIdx != RAEnd; ++RAIdx) {
1087 MCReadAdvanceEntry &RAEntry = SchedTables.ReadAdvanceEntries[RAIdx];
1088 OS << " {" << RAEntry.UseIdx << ", "
1089 << format("%2d", RAEntry.WriteResourceID) << ", "
1090 << format("%2d", RAEntry.Cycles) << "}";
1091 if (RAIdx + 1 < RAEnd)
1092 OS << ',';
1093 OS << " // #" << RAIdx << '\n';
1094 }
1095 OS << "}; // " << Target << "ReadAdvanceTable\n";
1096
1097 // Emit a SchedClass table for each processor.
1098 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1099 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1100 if (!PI->hasInstrSchedModel())
1101 continue;
1102
1103 std::vector<MCSchedClassDesc> &SCTab =
Rafael Espindola72961392012-11-02 20:57:36 +00001104 SchedTables.ProcSchedClasses[1 + (PI - SchedModels.procModelBegin())];
Andrew Tricka72fca62012-09-17 22:18:50 +00001105
1106 OS << "\n// {Name, NumMicroOps, BeginGroup, EndGroup,"
1107 << " WriteProcResIdx,#, WriteLatencyIdx,#, ReadAdvanceIdx,#}\n";
1108 OS << "static const llvm::MCSchedClassDesc "
1109 << PI->ModelName << "SchedClasses[] = {\n";
1110
1111 // The first class is always invalid. We no way to distinguish it except by
1112 // name and position.
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001113 assert(SchedModels.getSchedClass(0).Name == "NoInstrModel"
Andrew Tricka72fca62012-09-17 22:18:50 +00001114 && "invalid class not first");
1115 OS << " {DBGFIELD(\"InvalidSchedClass\") "
1116 << MCSchedClassDesc::InvalidNumMicroOps
1117 << ", 0, 0, 0, 0, 0, 0, 0, 0},\n";
1118
1119 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) {
1120 MCSchedClassDesc &MCDesc = SCTab[SCIdx];
1121 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx);
1122 OS << " {DBGFIELD(\"" << SchedClass.Name << "\") ";
1123 if (SchedClass.Name.size() < 18)
1124 OS.indent(18 - SchedClass.Name.size());
1125 OS << MCDesc.NumMicroOps
1126 << ", " << MCDesc.BeginGroup << ", " << MCDesc.EndGroup
1127 << ", " << format("%2d", MCDesc.WriteProcResIdx)
1128 << ", " << MCDesc.NumWriteProcResEntries
1129 << ", " << format("%2d", MCDesc.WriteLatencyIdx)
1130 << ", " << MCDesc.NumWriteLatencyEntries
1131 << ", " << format("%2d", MCDesc.ReadAdvanceIdx)
1132 << ", " << MCDesc.NumReadAdvanceEntries << "}";
1133 if (SCIdx + 1 < SCEnd)
1134 OS << ',';
1135 OS << " // #" << SCIdx << '\n';
1136 }
1137 OS << "}; // " << PI->ModelName << "SchedClasses\n";
1138 }
1139}
1140
Andrew Trick87255e32012-07-07 04:00:00 +00001141void SubtargetEmitter::EmitProcessorModels(raw_ostream &OS) {
1142 // For each processor model.
Craig Topper29c55dcb2016-02-13 06:03:32 +00001143 for (const CodeGenProcModel &PM : SchedModels.procModels()) {
Andrew Trick23f3c652012-09-17 22:18:45 +00001144 // Emit processor resource table.
Craig Topper29c55dcb2016-02-13 06:03:32 +00001145 if (PM.hasInstrSchedModel())
1146 EmitProcessorResources(PM, OS);
1147 else if(!PM.ProcResourceDefs.empty())
1148 PrintFatalError(PM.ModelDef->getLoc(), "SchedMachineModel defines "
Andrew Trick9ef08822012-09-17 22:18:48 +00001149 "ProcResources without defining WriteRes SchedWriteRes");
Andrew Trick23f3c652012-09-17 22:18:45 +00001150
Andrew Trick73d77362012-06-05 03:44:40 +00001151 // Begin processor itinerary properties
1152 OS << "\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001153 OS << "static const llvm::MCSchedModel " << PM.ModelName << " = {\n";
1154 EmitProcessorProp(OS, PM.ModelDef, "IssueWidth", ',');
1155 EmitProcessorProp(OS, PM.ModelDef, "MicroOpBufferSize", ',');
1156 EmitProcessorProp(OS, PM.ModelDef, "LoopMicroOpBufferSize", ',');
1157 EmitProcessorProp(OS, PM.ModelDef, "LoadLatency", ',');
1158 EmitProcessorProp(OS, PM.ModelDef, "HighLatency", ',');
1159 EmitProcessorProp(OS, PM.ModelDef, "MispredictPenalty", ',');
Andrew Trickb6854d82013-09-25 18:14:12 +00001160
Craig Topper29c55dcb2016-02-13 06:03:32 +00001161 OS << " " << (bool)(PM.ModelDef ?
1162 PM.ModelDef->getValueAsBit("PostRAScheduler") : 0)
Sanjay Patela2f658d2014-07-15 22:39:58 +00001163 << ", // " << "PostRAScheduler\n";
1164
Craig Topper29c55dcb2016-02-13 06:03:32 +00001165 OS << " " << (bool)(PM.ModelDef ?
1166 PM.ModelDef->getValueAsBit("CompleteModel") : 0)
Andrew Trickb6854d82013-09-25 18:14:12 +00001167 << ", // " << "CompleteModel\n";
1168
Craig Topper29c55dcb2016-02-13 06:03:32 +00001169 OS << " " << PM.Index << ", // Processor ID\n";
1170 if (PM.hasInstrSchedModel())
1171 OS << " " << PM.ModelName << "ProcResources" << ",\n"
1172 << " " << PM.ModelName << "SchedClasses" << ",\n"
1173 << " " << PM.ProcResourceDefs.size()+1 << ",\n"
Andrew Trickab722bd2012-09-18 03:18:56 +00001174 << " " << (SchedModels.schedClassEnd()
1175 - SchedModels.schedClassBegin()) << ",\n";
1176 else
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001177 OS << " nullptr, nullptr, 0, 0,"
1178 << " // No instruction-level machine model.\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001179 if (PM.hasItineraries())
1180 OS << " " << PM.ItinsDef->getName() << "};\n";
Andrew Trick9c302672012-06-22 03:58:51 +00001181 else
Pete Cooper11759452014-09-02 17:43:54 +00001182 OS << " nullptr}; // No Itinerary\n";
Jim Laskey86f002c2005-10-27 19:47:21 +00001183 }
Jim Laskey3763a502005-10-31 17:16:01 +00001184}
1185
1186//
1187// EmitProcessorLookup - generate cpu name to itinerary lookup table.
1188//
Daniel Dunbar38a22bf2009-07-03 00:10:29 +00001189void SubtargetEmitter::EmitProcessorLookup(raw_ostream &OS) {
Jim Laskey3763a502005-10-31 17:16:01 +00001190 // Gather and sort processor information
1191 std::vector<Record*> ProcessorList =
1192 Records.getAllDerivedDefinitions("Processor");
Duraid Madina018da4f2005-12-30 14:56:37 +00001193 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey3763a502005-10-31 17:16:01 +00001194
1195 // Begin processor table
1196 OS << "\n";
1197 OS << "// Sorted (by key) array of itineraries for CPU subtype.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001198 << "extern const llvm::SubtargetInfoKV "
Andrew Trick87255e32012-07-07 04:00:00 +00001199 << Target << "ProcSchedKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001200
Jim Laskey3763a502005-10-31 17:16:01 +00001201 // For each processor
1202 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
1203 // Next processor
1204 Record *Processor = ProcessorList[i];
1205
Bill Wendlinge6182262007-05-04 20:38:40 +00001206 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trick87255e32012-07-07 04:00:00 +00001207 const std::string &ProcModelName =
Andrew Trick76686492012-09-15 00:19:57 +00001208 SchedModels.getModelForProc(Processor).ModelName;
Andrew Trickdb6ed642011-04-01 01:56:55 +00001209
Jim Laskey3763a502005-10-31 17:16:01 +00001210 // Emit as { "cpu", procinit },
Andrew Trick23f3c652012-09-17 22:18:45 +00001211 OS << " { \"" << Name << "\", (const void *)&" << ProcModelName << " }";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001212
Jim Laskey3763a502005-10-31 17:16:01 +00001213 // Depending on ''if more in the list'' emit comma
1214 if (++i < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001215
Jim Laskey3763a502005-10-31 17:16:01 +00001216 OS << "\n";
1217 }
Andrew Trickdb6ed642011-04-01 01:56:55 +00001218
Jim Laskey3763a502005-10-31 17:16:01 +00001219 // End processor table
1220 OS << "};\n";
Jim Laskey86f002c2005-10-27 19:47:21 +00001221}
1222
1223//
Andrew Trick87255e32012-07-07 04:00:00 +00001224// EmitSchedModel - Emits all scheduling model tables, folding common patterns.
Jim Laskey86f002c2005-10-27 19:47:21 +00001225//
Andrew Trick87255e32012-07-07 04:00:00 +00001226void SubtargetEmitter::EmitSchedModel(raw_ostream &OS) {
Andrew Trick23f3c652012-09-17 22:18:45 +00001227 OS << "#ifdef DBGFIELD\n"
1228 << "#error \"<target>GenSubtargetInfo.inc requires a DBGFIELD macro\"\n"
1229 << "#endif\n"
1230 << "#ifndef NDEBUG\n"
1231 << "#define DBGFIELD(x) x,\n"
1232 << "#else\n"
1233 << "#define DBGFIELD(x)\n"
1234 << "#endif\n";
1235
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001236 if (SchedModels.hasItineraries()) {
Andrew Trick87255e32012-07-07 04:00:00 +00001237 std::vector<std::vector<InstrItinerary> > ProcItinLists;
Jim Laskey802748c2005-11-01 20:06:59 +00001238 // Emit the stage data
Andrew Trick87255e32012-07-07 04:00:00 +00001239 EmitStageAndOperandCycleData(OS, ProcItinLists);
1240 EmitItineraries(OS, ProcItinLists);
Jim Laskey802748c2005-11-01 20:06:59 +00001241 }
Andrew Tricka72fca62012-09-17 22:18:50 +00001242 OS << "\n// ===============================================================\n"
1243 << "// Data tables for the new per-operand machine model.\n";
Andrew Trick23f3c652012-09-17 22:18:45 +00001244
Andrew Trick9ef08822012-09-17 22:18:48 +00001245 SchedClassTables SchedTables;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001246 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
1247 GenSchedClassTables(ProcModel, SchedTables);
Andrew Trick9ef08822012-09-17 22:18:48 +00001248 }
Andrew Tricka72fca62012-09-17 22:18:50 +00001249 EmitSchedClassTables(SchedTables, OS);
1250
1251 // Emit the processor machine model
1252 EmitProcessorModels(OS);
1253 // Emit the processor lookup data
1254 EmitProcessorLookup(OS);
Andrew Trick9ef08822012-09-17 22:18:48 +00001255
Andrew Trick23f3c652012-09-17 22:18:45 +00001256 OS << "#undef DBGFIELD";
Jim Laskey86f002c2005-10-27 19:47:21 +00001257}
1258
Andrew Trickc6c88152012-09-18 03:41:43 +00001259void SubtargetEmitter::EmitSchedModelHelpers(std::string ClassName,
1260 raw_ostream &OS) {
1261 OS << "unsigned " << ClassName
1262 << "\n::resolveSchedClass(unsigned SchedClass, const MachineInstr *MI,"
1263 << " const TargetSchedModel *SchedModel) const {\n";
1264
1265 std::vector<Record*> Prologs = Records.getAllDerivedDefinitions("PredicateProlog");
1266 std::sort(Prologs.begin(), Prologs.end(), LessRecord());
Craig Topper29c55dcb2016-02-13 06:03:32 +00001267 for (Record *P : Prologs) {
1268 OS << P->getValueAsString("Code") << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001269 }
1270 IdxVec VariantClasses;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001271 for (const CodeGenSchedClass &SC : SchedModels.schedClasses()) {
1272 if (SC.Transitions.empty())
Andrew Trickc6c88152012-09-18 03:41:43 +00001273 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001274 VariantClasses.push_back(SC.Index);
Andrew Trickc6c88152012-09-18 03:41:43 +00001275 }
1276 if (!VariantClasses.empty()) {
1277 OS << " switch (SchedClass) {\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001278 for (unsigned VC : VariantClasses) {
1279 const CodeGenSchedClass &SC = SchedModels.getSchedClass(VC);
1280 OS << " case " << VC << ": // " << SC.Name << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001281 IdxVec ProcIndices;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001282 for (const CodeGenSchedTransition &T : SC.Transitions) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001283 IdxVec PI;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001284 std::set_union(T.ProcIndices.begin(), T.ProcIndices.end(),
Andrew Trickc6c88152012-09-18 03:41:43 +00001285 ProcIndices.begin(), ProcIndices.end(),
1286 std::back_inserter(PI));
1287 ProcIndices.swap(PI);
1288 }
Craig Topper29c55dcb2016-02-13 06:03:32 +00001289 for (unsigned PI : ProcIndices) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001290 OS << " ";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001291 if (PI != 0)
1292 OS << "if (SchedModel->getProcessorID() == " << PI << ") ";
1293 OS << "{ // " << (SchedModels.procModelBegin() + PI)->ModelName
Andrew Trickc6c88152012-09-18 03:41:43 +00001294 << '\n';
Craig Topper29c55dcb2016-02-13 06:03:32 +00001295 for (const CodeGenSchedTransition &T : SC.Transitions) {
1296 if (PI != 0 && !std::count(T.ProcIndices.begin(),
1297 T.ProcIndices.end(), PI)) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001298 continue;
1299 }
Arnold Schwaighofer218f6d82013-06-05 14:06:50 +00001300 OS << " if (";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001301 for (RecIter RI = T.PredTerm.begin(), RE = T.PredTerm.end();
Andrew Trickc6c88152012-09-18 03:41:43 +00001302 RI != RE; ++RI) {
Craig Topper29c55dcb2016-02-13 06:03:32 +00001303 if (RI != T.PredTerm.begin())
Andrew Trickc6c88152012-09-18 03:41:43 +00001304 OS << "\n && ";
1305 OS << "(" << (*RI)->getValueAsString("Predicate") << ")";
1306 }
1307 OS << ")\n"
Craig Topper29c55dcb2016-02-13 06:03:32 +00001308 << " return " << T.ToClassIdx << "; // "
1309 << SchedModels.getSchedClass(T.ToClassIdx).Name << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001310 }
1311 OS << " }\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001312 if (PI == 0)
Andrew Trickc6c88152012-09-18 03:41:43 +00001313 break;
1314 }
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001315 if (SC.isInferred())
1316 OS << " return " << SC.Index << ";\n";
Andrew Trickc6c88152012-09-18 03:41:43 +00001317 OS << " break;\n";
1318 }
1319 OS << " };\n";
1320 }
1321 OS << " report_fatal_error(\"Expected a variant SchedClass\");\n"
1322 << "} // " << ClassName << "::resolveSchedClass\n";
1323}
1324
Jim Laskey86f002c2005-10-27 19:47:21 +00001325//
Jim Laskeya2b52352005-10-26 17:30:34 +00001326// ParseFeaturesFunction - Produces a subtarget specific function for parsing
1327// the subtarget features string.
1328//
Evan Cheng54b68e32011-07-01 20:45:01 +00001329void SubtargetEmitter::ParseFeaturesFunction(raw_ostream &OS,
1330 unsigned NumFeatures,
1331 unsigned NumProcs) {
Jim Laskeydffe5972005-10-28 21:47:29 +00001332 std::vector<Record*> Features =
1333 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina018da4f2005-12-30 14:56:37 +00001334 std::sort(Features.begin(), Features.end(), LessRecord());
Jim Laskeya2b52352005-10-26 17:30:34 +00001335
Andrew Trickdb6ed642011-04-01 01:56:55 +00001336 OS << "// ParseSubtargetFeatures - Parses features string setting specified\n"
1337 << "// subtarget options.\n"
Evan Chengfe6e4052011-06-30 01:53:36 +00001338 << "void llvm::";
Jim Laskeya2b52352005-10-26 17:30:34 +00001339 OS << Target;
Evan Cheng1a72add62011-07-07 07:07:08 +00001340 OS << "Subtarget::ParseSubtargetFeatures(StringRef CPU, StringRef FS) {\n"
David Greenefb652a72010-01-05 17:47:41 +00001341 << " DEBUG(dbgs() << \"\\nFeatures:\" << FS);\n"
Hal Finkel060f5d22012-06-12 04:21:36 +00001342 << " DEBUG(dbgs() << \"\\nCPU:\" << CPU << \"\\n\\n\");\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001343
1344 if (Features.empty()) {
1345 OS << "}\n";
1346 return;
1347 }
1348
Andrew Trickba7b9212012-09-18 05:33:15 +00001349 OS << " InitMCProcessorInfo(CPU, FS);\n"
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001350 << " const FeatureBitset& Bits = getFeatureBits();\n";
Bill Wendlinge6182262007-05-04 20:38:40 +00001351
Craig Topper29c55dcb2016-02-13 06:03:32 +00001352 for (Record *R : Features) {
Jim Laskeydffe5972005-10-28 21:47:29 +00001353 // Next record
Bill Wendlinge6182262007-05-04 20:38:40 +00001354 const std::string &Instance = R->getName();
1355 const std::string &Value = R->getValueAsString("Value");
1356 const std::string &Attribute = R->getValueAsString("Attribute");
Evan Chengd98701c2006-01-27 08:09:42 +00001357
Dale Johannesen6ca3ccf2008-02-14 23:35:16 +00001358 if (Value=="true" || Value=="false")
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001359 OS << " if (Bits[" << Target << "::"
1360 << Instance << "]) "
Dale Johannesen6ca3ccf2008-02-14 23:35:16 +00001361 << Attribute << " = " << Value << ";\n";
1362 else
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001363 OS << " if (Bits[" << Target << "::"
1364 << Instance << "] && "
Evan Cheng54b68e32011-07-01 20:45:01 +00001365 << Attribute << " < " << Value << ") "
1366 << Attribute << " = " << Value << ";\n";
Jim Laskey802748c2005-11-01 20:06:59 +00001367 }
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +00001368
Evan Chengfe6e4052011-06-30 01:53:36 +00001369 OS << "}\n";
Jim Laskeya2b52352005-10-26 17:30:34 +00001370}
1371
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +00001372//
Jim Laskeycfda85a2005-10-21 19:00:04 +00001373// SubtargetEmitter::run - Main subtarget enumeration emitter.
1374//
Daniel Dunbar38a22bf2009-07-03 00:10:29 +00001375void SubtargetEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001376 emitSourceFileHeader("Subtarget Enumeration Source Fragment", OS);
Jim Laskeycfda85a2005-10-21 19:00:04 +00001377
Evan Cheng4d1ca962011-07-08 01:53:10 +00001378 OS << "\n#ifdef GET_SUBTARGETINFO_ENUM\n";
1379 OS << "#undef GET_SUBTARGETINFO_ENUM\n";
1380
1381 OS << "namespace llvm {\n";
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001382 Enumeration(OS, "SubtargetFeature");
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001383 OS << "} // end llvm namespace\n";
Evan Cheng4d1ca962011-07-08 01:53:10 +00001384 OS << "#endif // GET_SUBTARGETINFO_ENUM\n\n";
1385
Evan Cheng54b68e32011-07-01 20:45:01 +00001386 OS << "\n#ifdef GET_SUBTARGETINFO_MC_DESC\n";
1387 OS << "#undef GET_SUBTARGETINFO_MC_DESC\n";
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001388
Evan Cheng54b68e32011-07-01 20:45:01 +00001389 OS << "namespace llvm {\n";
Evan Chengbc153d42011-07-14 20:59:42 +00001390#if 0
1391 OS << "namespace {\n";
1392#endif
Evan Cheng54b68e32011-07-01 20:45:01 +00001393 unsigned NumFeatures = FeatureKeyValues(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001394 OS << "\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001395 unsigned NumProcs = CPUKeyValues(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001396 OS << "\n";
Andrew Trick87255e32012-07-07 04:00:00 +00001397 EmitSchedModel(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001398 OS << "\n";
1399#if 0
1400 OS << "}\n";
1401#endif
Evan Cheng54b68e32011-07-01 20:45:01 +00001402
1403 // MCInstrInfo initialization routine.
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001404 OS << "static inline MCSubtargetInfo *create" << Target
1405 << "MCSubtargetInfoImpl("
Daniel Sanders50f17232015-09-15 16:17:27 +00001406 << "const Triple &TT, StringRef CPU, StringRef FS) {\n";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001407 OS << " return new MCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001408 if (NumFeatures)
1409 OS << Target << "FeatureKV, ";
1410 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001411 OS << "None, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001412 if (NumProcs)
1413 OS << Target << "SubTypeKV, ";
1414 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001415 OS << "None, ";
Andrew Tricka72fca62012-09-17 22:18:50 +00001416 OS << '\n'; OS.indent(22);
Andrew Trickab722bd2012-09-18 03:18:56 +00001417 OS << Target << "ProcSchedKV, "
1418 << Target << "WriteProcResTable, "
1419 << Target << "WriteLatencyTable, "
1420 << Target << "ReadAdvanceTable, ";
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001421 if (SchedModels.hasItineraries()) {
Andrew Trickab722bd2012-09-18 03:18:56 +00001422 OS << '\n'; OS.indent(22);
1423 OS << Target << "Stages, "
Evan Cheng54b68e32011-07-01 20:45:01 +00001424 << Target << "OperandCycles, "
Eric Christopherdc5072d2014-05-06 20:23:04 +00001425 << Target << "ForwardingPaths";
Evan Cheng54b68e32011-07-01 20:45:01 +00001426 } else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001427 OS << "0, 0, 0";
1428 OS << ");\n}\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001429
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001430 OS << "} // end llvm namespace\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001431
1432 OS << "#endif // GET_SUBTARGETINFO_MC_DESC\n\n";
1433
1434 OS << "\n#ifdef GET_SUBTARGETINFO_TARGET_DESC\n";
1435 OS << "#undef GET_SUBTARGETINFO_TARGET_DESC\n";
1436
1437 OS << "#include \"llvm/Support/Debug.h\"\n";
Benjamin Kramerb85d3752015-03-23 18:45:56 +00001438 OS << "#include \"llvm/Support/raw_ostream.h\"\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001439 ParseFeaturesFunction(OS, NumFeatures, NumProcs);
1440
1441 OS << "#endif // GET_SUBTARGETINFO_TARGET_DESC\n\n";
1442
Evan Cheng0d639a22011-07-01 21:01:15 +00001443 // Create a TargetSubtargetInfo subclass to hide the MC layer initialization.
Evan Cheng54b68e32011-07-01 20:45:01 +00001444 OS << "\n#ifdef GET_SUBTARGETINFO_HEADER\n";
1445 OS << "#undef GET_SUBTARGETINFO_HEADER\n";
1446
1447 std::string ClassName = Target + "GenSubtargetInfo";
1448 OS << "namespace llvm {\n";
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001449 OS << "class DFAPacketizer;\n";
Evan Cheng0d639a22011-07-01 21:01:15 +00001450 OS << "struct " << ClassName << " : public TargetSubtargetInfo {\n"
Daniel Sanders50f17232015-09-15 16:17:27 +00001451 << " explicit " << ClassName << "(const Triple &TT, StringRef CPU, "
Evan Cheng1a72add62011-07-07 07:07:08 +00001452 << "StringRef FS);\n"
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001453 << "public:\n"
Daniel Sandersa73f1fd2015-06-10 12:11:26 +00001454 << " unsigned resolveSchedClass(unsigned SchedClass, "
1455 << " const MachineInstr *DefMI,"
Craig Topper2d9361e2014-03-09 07:44:38 +00001456 << " const TargetSchedModel *SchedModel) const override;\n"
Sebastian Popac35a4d2011-12-06 17:34:16 +00001457 << " DFAPacketizer *createDFAPacketizer(const InstrItineraryData *IID)"
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001458 << " const;\n"
Evan Cheng54b68e32011-07-01 20:45:01 +00001459 << "};\n";
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001460 OS << "} // end llvm namespace\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001461
1462 OS << "#endif // GET_SUBTARGETINFO_HEADER\n\n";
1463
1464 OS << "\n#ifdef GET_SUBTARGETINFO_CTOR\n";
1465 OS << "#undef GET_SUBTARGETINFO_CTOR\n";
1466
Andrew Trick1188e432012-09-18 03:32:57 +00001467 OS << "#include \"llvm/CodeGen/TargetSchedule.h\"\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001468 OS << "namespace llvm {\n";
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001469 OS << "extern const llvm::SubtargetFeatureKV " << Target << "FeatureKV[];\n";
1470 OS << "extern const llvm::SubtargetFeatureKV " << Target << "SubTypeKV[];\n";
Andrew Tricka72fca62012-09-17 22:18:50 +00001471 OS << "extern const llvm::SubtargetInfoKV " << Target << "ProcSchedKV[];\n";
1472 OS << "extern const llvm::MCWriteProcResEntry "
1473 << Target << "WriteProcResTable[];\n";
1474 OS << "extern const llvm::MCWriteLatencyEntry "
1475 << Target << "WriteLatencyTable[];\n";
1476 OS << "extern const llvm::MCReadAdvanceEntry "
1477 << Target << "ReadAdvanceTable[];\n";
1478
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001479 if (SchedModels.hasItineraries()) {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001480 OS << "extern const llvm::InstrStage " << Target << "Stages[];\n";
1481 OS << "extern const unsigned " << Target << "OperandCycles[];\n";
Andrew Trick030e2f82012-07-07 03:59:48 +00001482 OS << "extern const unsigned " << Target << "ForwardingPaths[];\n";
Evan Chengbc153d42011-07-14 20:59:42 +00001483 }
1484
Daniel Sanders50f17232015-09-15 16:17:27 +00001485 OS << ClassName << "::" << ClassName << "(const Triple &TT, StringRef CPU, "
1486 << "StringRef FS)\n"
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001487 << " : TargetSubtargetInfo(TT, CPU, FS, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001488 if (NumFeatures)
Eric Christopherdc5072d2014-05-06 20:23:04 +00001489 OS << "makeArrayRef(" << Target << "FeatureKV, " << NumFeatures << "), ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001490 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001491 OS << "None, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001492 if (NumProcs)
Eric Christopherdc5072d2014-05-06 20:23:04 +00001493 OS << "makeArrayRef(" << Target << "SubTypeKV, " << NumProcs << "), ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001494 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001495 OS << "None, ";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001496 OS << '\n'; OS.indent(24);
Andrew Trickab722bd2012-09-18 03:18:56 +00001497 OS << Target << "ProcSchedKV, "
1498 << Target << "WriteProcResTable, "
1499 << Target << "WriteLatencyTable, "
1500 << Target << "ReadAdvanceTable, ";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001501 OS << '\n'; OS.indent(24);
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001502 if (SchedModels.hasItineraries()) {
Andrew Trickab722bd2012-09-18 03:18:56 +00001503 OS << Target << "Stages, "
Evan Cheng54b68e32011-07-01 20:45:01 +00001504 << Target << "OperandCycles, "
Eric Christopherdc5072d2014-05-06 20:23:04 +00001505 << Target << "ForwardingPaths";
Evan Cheng54b68e32011-07-01 20:45:01 +00001506 } else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001507 OS << "0, 0, 0";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001508 OS << ") {}\n\n";
Andrew Tricka72fca62012-09-17 22:18:50 +00001509
Andrew Trickc6c88152012-09-18 03:41:43 +00001510 EmitSchedModelHelpers(ClassName, OS);
1511
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001512 OS << "} // end llvm namespace\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001513
1514 OS << "#endif // GET_SUBTARGETINFO_CTOR\n\n";
Jim Laskeycfda85a2005-10-21 19:00:04 +00001515}
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001516
1517namespace llvm {
1518
1519void EmitSubtarget(RecordKeeper &RK, raw_ostream &OS) {
Andrew Trick87255e32012-07-07 04:00:00 +00001520 CodeGenTarget CGTarget(RK);
1521 SubtargetEmitter(RK, CGTarget).run(OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001522}
1523
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001524} // end llvm namespace