blob: edbba2b089c209f14cf797a3f7dcc140d1b259e1 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Daniel Sandersd897b562014-03-27 10:46:12 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
212 : TargetLowering(TM, new MipsTargetObjectFile()),
213 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Wesley Peck527da1b2010-11-23 03:31:01 +0000219 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Eli Friedman1fa07e12009-07-17 04:07:24 +0000224 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
226 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000227
Wesley Peck527da1b2010-11-23 03:31:01 +0000228 // Used by legalize types to correctly generate the setcc result.
229 // Without this, every float setcc comes with a AND/OR with the result,
230 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000231 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000233
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000234 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000235 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000236 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000237 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
239 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
240 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f64, Custom);
243 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000244 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
245 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000246 setOperationAction(ISD::SETCC, MVT::f32, Custom);
247 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000249 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000253
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000254 if (Subtarget->isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000265
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000266 if (!Subtarget->isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000273 if (Subtarget->isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000284
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000290 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
291 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000293 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000297 if (Subtarget->hasCnMips()) {
298 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
299 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
300 } else {
301 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
302 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
303 }
Owen Anderson9f944592009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000305 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000306 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000310 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000311 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000312 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000314
Akira Hatanakabb49e722011-09-20 23:53:09 +0000315 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000316 setOperationAction(ISD::ROTR, MVT::i32, Expand);
317
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000318 if (!Subtarget->hasMips64r2())
319 setOperationAction(ISD::ROTR, MVT::i64, Expand);
320
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000323 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000324 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000325 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
326 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
328 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000329 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::FLOG, MVT::f32, Expand);
331 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
332 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
333 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000334 setOperationAction(ISD::FMA, MVT::f32, Expand);
335 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000336 setOperationAction(ISD::FREM, MVT::f32, Expand);
337 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000338
Akira Hatanakac0b02062013-01-30 00:26:49 +0000339 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
340
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000341 setOperationAction(ISD::VAARG, MVT::Other, Expand);
342 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
343 setOperationAction(ISD::VAEND, MVT::Other, Expand);
344
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000345 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000346 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
347 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000348
Jia Liuf54f60f2012-02-28 07:46:26 +0000349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
350 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
352 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000353
Eli Friedman30a49e92011-08-03 21:06:02 +0000354 setInsertFencesForAtomic(true);
355
Daniel Sandersfcea8102014-05-12 12:28:15 +0000356 if (!Subtarget->hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
358 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000359 }
360
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000361 // MIPS16 lacks MIPS32's clz and clo instructions.
362 if (!Subtarget->hasMips32() || Subtarget->inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000363 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000364 if (!Subtarget->hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000365 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000366
Daniel Sanders39d00512014-05-12 12:15:41 +0000367 if (!Subtarget->hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Daniel Sanders39d00512014-05-12 12:15:41 +0000369 if (!Subtarget->hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000370 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000371
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000372 if (Subtarget->isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000373 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
375 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
376 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
377 }
378
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000379 setOperationAction(ISD::TRAP, MVT::Other, Legal);
380
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000381 setTargetDAGCombine(ISD::SDIVREM);
382 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000383 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000384 setTargetDAGCombine(ISD::AND);
385 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000386 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000387
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000388 setMinFunctionAlignment(Subtarget->isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000389
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000390 setStackPointerRegisterToSaveRestore(Subtarget->isABI_N64() ? Mips::SP_64
391 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000392
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000393 setExceptionPointerRegister(Subtarget->isABI_N64() ? Mips::A0_64 : Mips::A0);
394 setExceptionSelectorRegister(Subtarget->isABI_N64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000395
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000396 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000397
398 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000399}
400
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000401const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
402 if (TM.getSubtargetImpl()->inMips16Mode())
403 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000404
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000405 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000406}
407
Reed Kotler720c5ca2014-04-17 22:15:34 +0000408// Create a fast isel object.
409FastISel *
410MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
411 const TargetLibraryInfo *libInfo) const {
412 if (!EnableMipsFastISel)
413 return TargetLowering::createFastISel(funcInfo, libInfo);
414 return Mips::createFastISel(funcInfo, libInfo);
415}
416
Matt Arsenault758659232013-05-18 00:21:46 +0000417EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000418 if (!VT.isVector())
419 return MVT::i32;
420 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000421}
422
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000423static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000424 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000425 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000426 if (DCI.isBeforeLegalizeOps())
427 return SDValue();
428
Akira Hatanakab1538f92011-10-03 21:06:13 +0000429 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000430 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
431 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000432 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
433 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000434 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000435
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000436 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000437 N->getOperand(0), N->getOperand(1));
438 SDValue InChain = DAG.getEntryNode();
439 SDValue InGlue = DivRem;
440
441 // insert MFLO
442 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000443 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000444 InGlue);
445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
446 InChain = CopyFromLo.getValue(1);
447 InGlue = CopyFromLo.getValue(2);
448 }
449
450 // insert MFHI
451 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000452 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000453 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000454 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
455 }
456
457 return SDValue();
458}
459
Akira Hatanaka89af5892013-04-18 01:00:46 +0000460static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000461 switch (CC) {
462 default: llvm_unreachable("Unknown fp condition code!");
463 case ISD::SETEQ:
464 case ISD::SETOEQ: return Mips::FCOND_OEQ;
465 case ISD::SETUNE: return Mips::FCOND_UNE;
466 case ISD::SETLT:
467 case ISD::SETOLT: return Mips::FCOND_OLT;
468 case ISD::SETGT:
469 case ISD::SETOGT: return Mips::FCOND_OGT;
470 case ISD::SETLE:
471 case ISD::SETOLE: return Mips::FCOND_OLE;
472 case ISD::SETGE:
473 case ISD::SETOGE: return Mips::FCOND_OGE;
474 case ISD::SETULT: return Mips::FCOND_ULT;
475 case ISD::SETULE: return Mips::FCOND_ULE;
476 case ISD::SETUGT: return Mips::FCOND_UGT;
477 case ISD::SETUGE: return Mips::FCOND_UGE;
478 case ISD::SETUO: return Mips::FCOND_UN;
479 case ISD::SETO: return Mips::FCOND_OR;
480 case ISD::SETNE:
481 case ISD::SETONE: return Mips::FCOND_ONE;
482 case ISD::SETUEQ: return Mips::FCOND_UEQ;
483 }
484}
485
486
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000487/// This function returns true if the floating point conditional branches and
488/// conditional moves which use condition code CC should be inverted.
489static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000490 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
491 return false;
492
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000493 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
494 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000495
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000496 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000497}
498
499// Creates and returns an FPCmp node from a setcc node.
500// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000501static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000502 // must be a SETCC node
503 if (Op.getOpcode() != ISD::SETCC)
504 return Op;
505
506 SDValue LHS = Op.getOperand(0);
507
508 if (!LHS.getValueType().isFloatingPoint())
509 return Op;
510
511 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000512 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000513
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000514 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
515 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000516 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
517
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000518 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000519 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000520}
521
522// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000523static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000524 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000525 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
526 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000527 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000528
529 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000530 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000531}
532
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000533static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000534 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000535 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000536 if (DCI.isBeforeLegalizeOps())
537 return SDValue();
538
539 SDValue SetCC = N->getOperand(0);
540
541 if ((SetCC.getOpcode() != ISD::SETCC) ||
542 !SetCC.getOperand(0).getValueType().isInteger())
543 return SDValue();
544
545 SDValue False = N->getOperand(2);
546 EVT FalseTy = False.getValueType();
547
548 if (!FalseTy.isInteger())
549 return SDValue();
550
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000551 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000552
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000553 // If the RHS (False) is 0, we swap the order of the operands
554 // of ISD::SELECT (obviously also inverting the condition) so that we can
555 // take advantage of conditional moves using the $0 register.
556 // Example:
557 // return (a != 0) ? x : 0;
558 // load $reg, x
559 // movz $reg, $0, a
560 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000561 return SDValue();
562
Andrew Trickef9de2a2013-05-25 02:42:55 +0000563 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000564
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000565 if (!FalseC->getZExtValue()) {
566 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
567 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000568
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000569 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
570 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
571
572 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
573 }
574
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000575 // If both operands are integer constants there's a possibility that we
576 // can do some interesting optimizations.
577 SDValue True = N->getOperand(1);
578 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
579
580 if (!TrueC || !True.getValueType().isInteger())
581 return SDValue();
582
583 // We'll also ignore MVT::i64 operands as this optimizations proves
584 // to be ineffective because of the required sign extensions as the result
585 // of a SETCC operator is always MVT::i32 for non-vector types.
586 if (True.getValueType() == MVT::i64)
587 return SDValue();
588
589 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
590
591 // 1) (a < x) ? y : y-1
592 // slti $reg1, a, x
593 // addiu $reg2, $reg1, y-1
594 if (Diff == 1)
595 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
596
597 // 2) (a < x) ? y-1 : y
598 // slti $reg1, a, x
599 // xor $reg1, $reg1, 1
600 // addiu $reg2, $reg1, y-1
601 if (Diff == -1) {
602 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
603 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
604 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
605 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
606 }
607
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000608 // Couldn't optimize.
609 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000610}
611
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000612static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000613 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000614 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000615 // Pattern match EXT.
616 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
617 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000618 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000619 return SDValue();
620
621 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000622 unsigned ShiftRightOpc = ShiftRight.getOpcode();
623
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000624 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000625 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000626 return SDValue();
627
628 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000629 ConstantSDNode *CN;
630 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
631 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000632
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000633 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000634 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000635
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000636 // Op's second operand must be a shifted mask.
637 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000638 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000639 return SDValue();
640
641 // Return if the shifted mask does not start at bit 0 or the sum of its size
642 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000643 EVT ValTy = N->getValueType(0);
644 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000645 return SDValue();
646
Andrew Trickef9de2a2013-05-25 02:42:55 +0000647 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000648 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000649 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000650}
Jia Liuf54f60f2012-02-28 07:46:26 +0000651
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000652static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000653 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000654 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000655 // Pattern match INS.
656 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000657 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000658 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000659 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000660 return SDValue();
661
662 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
663 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
664 ConstantSDNode *CN;
665
666 // See if Op's first operand matches (and $src1 , mask0).
667 if (And0.getOpcode() != ISD::AND)
668 return SDValue();
669
670 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000671 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000672 return SDValue();
673
674 // See if Op's second operand matches (and (shl $src, pos), mask1).
675 if (And1.getOpcode() != ISD::AND)
676 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000677
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000678 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000679 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000680 return SDValue();
681
682 // The shift masks must have the same position and size.
683 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
684 return SDValue();
685
686 SDValue Shl = And1.getOperand(0);
687 if (Shl.getOpcode() != ISD::SHL)
688 return SDValue();
689
690 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
691 return SDValue();
692
693 unsigned Shamt = CN->getZExtValue();
694
695 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000696 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000697 EVT ValTy = N->getValueType(0);
698 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000699 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000700
Andrew Trickef9de2a2013-05-25 02:42:55 +0000701 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000702 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000703 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000704}
Jia Liuf54f60f2012-02-28 07:46:26 +0000705
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000706static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000707 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000708 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000709 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
710
711 if (DCI.isBeforeLegalizeOps())
712 return SDValue();
713
714 SDValue Add = N->getOperand(1);
715
716 if (Add.getOpcode() != ISD::ADD)
717 return SDValue();
718
719 SDValue Lo = Add.getOperand(1);
720
721 if ((Lo.getOpcode() != MipsISD::Lo) ||
722 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
723 return SDValue();
724
725 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000726 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000727
728 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
729 Add.getOperand(0));
730 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
731}
732
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000733SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000734 const {
735 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000736 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000737
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000738 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000739 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000740 case ISD::SDIVREM:
741 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000742 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000743 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000744 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000745 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000746 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000747 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000748 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000749 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000750 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000751 }
752
753 return SDValue();
754}
755
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000756void
757MipsTargetLowering::LowerOperationWrapper(SDNode *N,
758 SmallVectorImpl<SDValue> &Results,
759 SelectionDAG &DAG) const {
760 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
761
762 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
763 Results.push_back(Res.getValue(I));
764}
765
766void
767MipsTargetLowering::ReplaceNodeResults(SDNode *N,
768 SmallVectorImpl<SDValue> &Results,
769 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000770 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000771}
772
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000773SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000774LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000775{
Wesley Peck527da1b2010-11-23 03:31:01 +0000776 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000777 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000778 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
779 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
780 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
781 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
782 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
783 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
784 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
785 case ISD::SELECT: return lowerSELECT(Op, DAG);
786 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
787 case ISD::SETCC: return lowerSETCC(Op, DAG);
788 case ISD::VASTART: return lowerVASTART(Op, DAG);
789 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000790 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
791 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
792 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000793 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
794 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
795 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
796 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
797 case ISD::LOAD: return lowerLOAD(Op, DAG);
798 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000799 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000800 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000801 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000802 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000803}
804
Akira Hatanakae2489122011-04-15 21:51:11 +0000805//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000806// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000807//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000808
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000809// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000810// MachineFunction as a live in value. It also creates a corresponding
811// virtual register for it.
812static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000813addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000814{
Chris Lattnera10fff52007-12-31 04:13:23 +0000815 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
816 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000817 return VReg;
818}
819
Daniel Sanders308181e2014-06-12 10:44:10 +0000820static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
821 MachineBasicBlock &MBB,
822 const TargetInstrInfo &TII,
823 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000824 if (NoZeroDivCheck)
825 return &MBB;
826
827 // Insert instruction "teq $divisor_reg, $zero, 7".
828 MachineBasicBlock::iterator I(MI);
829 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000830 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000831 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000832 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
833 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000834
835 // Use the 32-bit sub-register if this is a 64-bit division.
836 if (Is64Bit)
837 MIB->getOperand(0).setSubReg(Mips::sub_32);
838
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000839 // Clear Divisor's kill flag.
840 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000841
842 // We would normally delete the original instruction here but in this case
843 // we only needed to inject an additional instruction rather than replace it.
844
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000845 return &MBB;
846}
847
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000848MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000849MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000850 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000851 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000852 default:
853 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000854 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000855 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000856 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000857 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000858 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000859 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000861 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000862
863 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000865 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000867 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000868 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000870 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000871
872 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000874 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000876 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000877 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000879 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000880
881 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000885 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000886 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000887 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000888 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000889
890 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000892 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000894 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000895 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000897 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000898
899 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000901 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000903 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000904 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000905 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000906 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000907
908 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000911 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000912 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000913 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000914 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000915 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000916
917 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000919 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000920 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000921 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000922 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000923 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000924 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000925 case Mips::PseudoSDIV:
926 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000927 case Mips::DIV:
928 case Mips::DIVU:
929 case Mips::MOD:
930 case Mips::MODU:
931 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
932 false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000933 case Mips::PseudoDSDIV:
934 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000935 case Mips::DDIV:
936 case Mips::DDIVU:
937 case Mips::DMOD:
938 case Mips::DMODU:
939 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
940 true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000941 case Mips::SEL_D:
942 return emitSEL_D(MI, BB);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000943 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000944}
945
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000946// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
947// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
948MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000949MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000950 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000951 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000952 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000953
954 MachineFunction *MF = BB->getParent();
955 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000956 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000957 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000958 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000959 unsigned LL, SC, AND, NOR, ZERO, BEQ;
960
961 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000962 if (isMicroMips) {
963 LL = Mips::LL_MM;
964 SC = Mips::SC_MM;
965 } else {
966 LL = Subtarget->hasMips32r6() ? Mips::LL : Mips::LL_R6;
967 SC = Subtarget->hasMips32r6() ? Mips::SC : Mips::SC_R6;
968 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000969 AND = Mips::AND;
970 NOR = Mips::NOR;
971 ZERO = Mips::ZERO;
972 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000973 } else {
974 LL = Subtarget->hasMips64r6() ? Mips::LLD : Mips::LLD_R6;
975 SC = Subtarget->hasMips64r6() ? Mips::SCD : Mips::SCD_R6;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000976 AND = Mips::AND64;
977 NOR = Mips::NOR64;
978 ZERO = Mips::ZERO_64;
979 BEQ = Mips::BEQ64;
980 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000981
Akira Hatanaka0e019592011-07-19 20:11:17 +0000982 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000983 unsigned Ptr = MI->getOperand(1).getReg();
984 unsigned Incr = MI->getOperand(2).getReg();
985
Akira Hatanaka0e019592011-07-19 20:11:17 +0000986 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
987 unsigned AndRes = RegInfo.createVirtualRegister(RC);
988 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000989
990 // insert new blocks after the current block
991 const BasicBlock *LLVM_BB = BB->getBasicBlock();
992 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
993 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
994 MachineFunction::iterator It = BB;
995 ++It;
996 MF->insert(It, loopMBB);
997 MF->insert(It, exitMBB);
998
999 // Transfer the remainder of BB and its successor edges to exitMBB.
1000 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001001 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001002 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1003
1004 // thisMBB:
1005 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001007 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001008 loopMBB->addSuccessor(loopMBB);
1009 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001010
1011 // loopMBB:
1012 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001013 // <binop> storeval, oldval, incr
1014 // sc success, storeval, 0(ptr)
1015 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001016 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001017 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001018 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001019 // and andres, oldval, incr
1020 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001021 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1022 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001024 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001025 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001026 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001027 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001028 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001029 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1030 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001031
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001032 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001033
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001034 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001035}
1036
Daniel Sanders6a803f62014-06-16 13:13:03 +00001037MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1038 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1039 unsigned SrcReg) const {
1040 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1041 DebugLoc DL = MI->getDebugLoc();
1042
1043 if (Subtarget->hasMips32r2() && Size == 1) {
1044 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1045 return BB;
1046 }
1047
1048 if (Subtarget->hasMips32r2() && Size == 2) {
1049 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1050 return BB;
1051 }
1052
1053 MachineFunction *MF = BB->getParent();
1054 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1055 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1056 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1057
1058 assert(Size < 32);
1059 int64_t ShiftImm = 32 - (Size * 8);
1060
1061 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1062 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1063
1064 return BB;
1065}
1066
1067MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1068 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1069 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001070 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001071 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001072
1073 MachineFunction *MF = BB->getParent();
1074 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1075 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1076 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001077 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001078
1079 unsigned Dest = MI->getOperand(0).getReg();
1080 unsigned Ptr = MI->getOperand(1).getReg();
1081 unsigned Incr = MI->getOperand(2).getReg();
1082
Akira Hatanaka0e019592011-07-19 20:11:17 +00001083 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1084 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001085 unsigned Mask = RegInfo.createVirtualRegister(RC);
1086 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001087 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1088 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001089 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001090 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1091 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1092 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1093 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1094 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001095 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001096 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1097 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1098 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001099 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001100
1101 // insert new blocks after the current block
1102 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1103 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001104 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001105 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1106 MachineFunction::iterator It = BB;
1107 ++It;
1108 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001109 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001110 MF->insert(It, exitMBB);
1111
1112 // Transfer the remainder of BB and its successor edges to exitMBB.
1113 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001114 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1116
Akira Hatanaka08636b42011-07-19 17:09:53 +00001117 BB->addSuccessor(loopMBB);
1118 loopMBB->addSuccessor(loopMBB);
1119 loopMBB->addSuccessor(sinkMBB);
1120 sinkMBB->addSuccessor(exitMBB);
1121
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001122 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001123 // addiu masklsb2,$0,-4 # 0xfffffffc
1124 // and alignedaddr,ptr,masklsb2
1125 // andi ptrlsb2,ptr,3
1126 // sll shiftamt,ptrlsb2,3
1127 // ori maskupper,$0,255 # 0xff
1128 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001129 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001130 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001131
1132 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001133 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001134 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001135 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001136 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001137 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001138 if (Subtarget->isLittle()) {
1139 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1140 } else {
1141 unsigned Off = RegInfo.createVirtualRegister(RC);
1142 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1143 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1144 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1145 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001147 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001149 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001150 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001151 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001152
Akira Hatanaka27292632011-07-18 18:52:12 +00001153 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001154 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001155 // ll oldval,0(alignedaddr)
1156 // binop binopres,oldval,incr2
1157 // and newval,binopres,mask
1158 // and maskedoldval0,oldval,mask2
1159 // or storeval,maskedoldval0,newval
1160 // sc success,storeval,0(alignedaddr)
1161 // beq success,$0,loopMBB
1162
Akira Hatanaka27292632011-07-18 18:52:12 +00001163 // atomic.swap
1164 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001165 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001166 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001167 // and maskedoldval0,oldval,mask2
1168 // or storeval,maskedoldval0,newval
1169 // sc success,storeval,0(alignedaddr)
1170 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001171
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001172 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001173 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001174 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001175 // and andres, oldval, incr2
1176 // nor binopres, $0, andres
1177 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001178 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1179 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001180 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001181 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001182 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001183 // <binop> binopres, oldval, incr2
1184 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001185 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1186 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001187 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001188 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001189 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001190 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001191
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001192 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001193 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001194 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001195 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001196 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001197 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001198 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001199 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001200
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001201 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001202 // and maskedoldval1,oldval,mask
1203 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001204 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001205 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001206
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001207 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001208 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001209 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001210 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001211 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001212
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001213 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001214
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001215 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001216}
1217
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001218MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1219 MachineBasicBlock *BB,
1220 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001221 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001222
1223 MachineFunction *MF = BB->getParent();
1224 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001225 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001227 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001228 unsigned LL, SC, ZERO, BNE, BEQ;
1229
1230 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001231 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1232 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001233 ZERO = Mips::ZERO;
1234 BNE = Mips::BNE;
1235 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001236 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001237 LL = Mips::LLD;
1238 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001239 ZERO = Mips::ZERO_64;
1240 BNE = Mips::BNE64;
1241 BEQ = Mips::BEQ64;
1242 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001243
1244 unsigned Dest = MI->getOperand(0).getReg();
1245 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001246 unsigned OldVal = MI->getOperand(2).getReg();
1247 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001248
Akira Hatanaka0e019592011-07-19 20:11:17 +00001249 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250
1251 // insert new blocks after the current block
1252 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1253 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1254 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1255 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1256 MachineFunction::iterator It = BB;
1257 ++It;
1258 MF->insert(It, loop1MBB);
1259 MF->insert(It, loop2MBB);
1260 MF->insert(It, exitMBB);
1261
1262 // Transfer the remainder of BB and its successor edges to exitMBB.
1263 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001264 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001265 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1266
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001267 // thisMBB:
1268 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001269 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001270 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001271 loop1MBB->addSuccessor(exitMBB);
1272 loop1MBB->addSuccessor(loop2MBB);
1273 loop2MBB->addSuccessor(loop1MBB);
1274 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001275
1276 // loop1MBB:
1277 // ll dest, 0(ptr)
1278 // bne dest, oldval, exitMBB
1279 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001280 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1281 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001282 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001283
1284 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001285 // sc success, newval, 0(ptr)
1286 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001287 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001288 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001289 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001290 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001291 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001292
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001293 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001294
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001295 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001296}
1297
1298MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001299MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001300 MachineBasicBlock *BB,
1301 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001302 assert((Size == 1 || Size == 2) &&
1303 "Unsupported size for EmitAtomicCmpSwapPartial.");
1304
1305 MachineFunction *MF = BB->getParent();
1306 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1307 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001309 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001310
1311 unsigned Dest = MI->getOperand(0).getReg();
1312 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001313 unsigned CmpVal = MI->getOperand(2).getReg();
1314 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001315
Akira Hatanaka0e019592011-07-19 20:11:17 +00001316 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1317 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318 unsigned Mask = RegInfo.createVirtualRegister(RC);
1319 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001320 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1321 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1322 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1323 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1324 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1325 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1326 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1327 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1328 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1329 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1330 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1331 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001332 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001333
1334 // insert new blocks after the current block
1335 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1336 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1337 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001338 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001339 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1340 MachineFunction::iterator It = BB;
1341 ++It;
1342 MF->insert(It, loop1MBB);
1343 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001344 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001345 MF->insert(It, exitMBB);
1346
1347 // Transfer the remainder of BB and its successor edges to exitMBB.
1348 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001349 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001350 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1351
Akira Hatanaka08636b42011-07-19 17:09:53 +00001352 BB->addSuccessor(loop1MBB);
1353 loop1MBB->addSuccessor(sinkMBB);
1354 loop1MBB->addSuccessor(loop2MBB);
1355 loop2MBB->addSuccessor(loop1MBB);
1356 loop2MBB->addSuccessor(sinkMBB);
1357 sinkMBB->addSuccessor(exitMBB);
1358
Akira Hatanakae4503582011-07-19 18:14:26 +00001359 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001360 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001361 // addiu masklsb2,$0,-4 # 0xfffffffc
1362 // and alignedaddr,ptr,masklsb2
1363 // andi ptrlsb2,ptr,3
1364 // sll shiftamt,ptrlsb2,3
1365 // ori maskupper,$0,255 # 0xff
1366 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001367 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001368 // andi maskedcmpval,cmpval,255
1369 // sll shiftedcmpval,maskedcmpval,shiftamt
1370 // andi maskednewval,newval,255
1371 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001372 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001373 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001374 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001375 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001376 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001377 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001378 if (Subtarget->isLittle()) {
1379 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1380 } else {
1381 unsigned Off = RegInfo.createVirtualRegister(RC);
1382 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1383 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1384 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1385 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001386 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001387 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001388 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001389 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001390 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1391 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001392 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001393 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001394 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001395 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001396 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001397 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001398 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001399
1400 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001401 // ll oldval,0(alginedaddr)
1402 // and maskedoldval0,oldval,mask
1403 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001404 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001405 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001406 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001407 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001408 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001409 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001410
1411 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001412 // and maskedoldval1,oldval,mask2
1413 // or storeval,maskedoldval1,shiftednewval
1414 // sc success,storeval,0(alignedaddr)
1415 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001416 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001417 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001418 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001419 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001420 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001421 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001422 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001423 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001424 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001425
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001426 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001427 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001428 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001429 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001430
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001431 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001432 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001433 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001434
1435 MI->eraseFromParent(); // The instruction is gone now.
1436
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001437 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001438}
1439
Daniel Sanders0fa60412014-06-12 13:39:06 +00001440MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1441 MachineBasicBlock *BB) const {
1442 MachineFunction *MF = BB->getParent();
1443 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1444 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1445 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1446 DebugLoc DL = MI->getDebugLoc();
1447 MachineBasicBlock::iterator II(MI);
1448
1449 unsigned Fc = MI->getOperand(1).getReg();
1450 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1451
1452 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1453
1454 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1455 .addImm(0)
1456 .addReg(Fc)
1457 .addImm(Mips::sub_lo);
1458
1459 // We don't erase the original instruction, we just replace the condition
1460 // register with the 64-bit super-register.
1461 MI->getOperand(1).setReg(Fc2);
1462
1463 return BB;
1464}
1465
Akira Hatanakae2489122011-04-15 21:51:11 +00001466//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001467// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001468//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001469SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001470 SDValue Chain = Op.getOperand(0);
1471 SDValue Table = Op.getOperand(1);
1472 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001473 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001474 EVT PTy = getPointerTy();
1475 unsigned EntrySize =
1476 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1477
1478 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1479 DAG.getConstant(EntrySize, PTy));
1480 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1481
1482 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1483 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1484 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1485 0);
1486 Chain = Addr.getValue(1);
1487
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001488 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) ||
1489 Subtarget->isABI_N64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001490 // For PIC, the sequence is:
1491 // BRIND(load(Jumptable + index) + RelocBase)
1492 // RelocBase can be JumpTable, GOT or some sort of global base.
1493 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1494 getPICJumpTableRelocBase(Table, DAG));
1495 }
1496
1497 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1498}
1499
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001500SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001501 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001502 // the block to branch to if the condition is true.
1503 SDValue Chain = Op.getOperand(0);
1504 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001505 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001506
Daniel Sanders0fa60412014-06-12 13:39:06 +00001507 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001508 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001509
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001510 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001511 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001512 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001513
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001514 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001515 Mips::CondCode CC =
1516 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001517 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1518 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001519 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001520 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001521 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001522}
1523
1524SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001525lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001526{
Daniel Sanders0fa60412014-06-12 13:39:06 +00001527 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001528 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001529
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001530 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001531 if (Cond.getOpcode() != MipsISD::FPCmp)
1532 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001533
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001534 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001535 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001536}
1537
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001538SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001539lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001540{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001541 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001542 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001543 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1544 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001545 Op.getOperand(0), Op.getOperand(1),
1546 Op.getOperand(4));
1547
1548 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1549 Op.getOperand(3));
1550}
1551
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001552SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders0fa60412014-06-12 13:39:06 +00001553 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001554 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001555
1556 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1557 "Floating point operand expected.");
1558
1559 SDValue True = DAG.getConstant(1, MVT::i32);
1560 SDValue False = DAG.getConstant(0, MVT::i32);
1561
Andrew Trickef9de2a2013-05-25 02:42:55 +00001562 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001563}
1564
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001565SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001566 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001567 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001568 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001569 EVT Ty = Op.getValueType();
1570 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1571 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001572
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001573 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
1574 !Subtarget->isABI_N64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001575 const MipsTargetObjectFile &TLOF =
1576 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001577
Chris Lattner58e8be82009-08-13 05:41:27 +00001578 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001579 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001580 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001581 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001582 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001583 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001584 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001585 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001586 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001587
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001588 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001589 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001590 }
1591
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001592 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001593 return getAddrLocal(N, Ty, DAG,
1594 Subtarget->isABI_N32() || Subtarget->isABI_N64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001595
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001596 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001597 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001598 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1599 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001600
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001601 return getAddrGlobal(N, Ty, DAG,
1602 (Subtarget->isABI_N32() || Subtarget->isABI_N64())
1603 ? MipsII::MO_GOT_DISP
1604 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001605 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001606}
1607
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001608SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001609 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001610 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1611 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001612
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001613 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
1614 !Subtarget->isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001615 return getAddrNonPIC(N, Ty, DAG);
1616
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001617 return getAddrLocal(N, Ty, DAG,
1618 Subtarget->isABI_N32() || Subtarget->isABI_N64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001619}
1620
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001621SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001622lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001623{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001624 // If the relocation model is PIC, use the General Dynamic TLS Model or
1625 // Local Dynamic TLS model, otherwise use the Initial Exec or
1626 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001627
1628 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001629 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001630 const GlobalValue *GV = GA->getGlobal();
1631 EVT PtrVT = getPointerTy();
1632
Hans Wennborgaea41202012-05-04 09:40:39 +00001633 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1634
1635 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001636 // General Dynamic and Local Dynamic TLS Model.
1637 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1638 : MipsII::MO_TLSGD;
1639
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001640 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1641 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1642 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001643 unsigned PtrSize = PtrVT.getSizeInBits();
1644 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1645
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001646 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001647
1648 ArgListTy Args;
1649 ArgListEntry Entry;
1650 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001651 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001652 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001653
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001654 TargetLowering::CallLoweringInfo CLI(DAG);
1655 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001656 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001657 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001658
Akira Hatanakabff84e12011-12-14 18:26:41 +00001659 SDValue Ret = CallResult.first;
1660
Hans Wennborgaea41202012-05-04 09:40:39 +00001661 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001662 return Ret;
1663
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001664 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001665 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001666 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1667 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001668 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001669 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1670 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1671 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001672 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001673
1674 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001675 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001676 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001677 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001678 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001679 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001680 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001681 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001682 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001683 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001684 } else {
1685 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001686 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001687 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001688 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001689 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001690 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001691 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1692 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1693 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001694 }
1695
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001696 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1697 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001698}
1699
1700SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001701lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001702{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001703 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1704 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001705
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001706 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
1707 !Subtarget->isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001708 return getAddrNonPIC(N, Ty, DAG);
1709
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001710 return getAddrLocal(N, Ty, DAG,
1711 Subtarget->isABI_N32() || Subtarget->isABI_N64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001712}
1713
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001714SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001715lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001716{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001717 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001718 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001719 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001720 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001721 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001722 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001723 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1724 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001725 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001726 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1727 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001728
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001729 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
1730 !Subtarget->isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001731 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001732
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001733 return getAddrLocal(N, Ty, DAG,
1734 Subtarget->isABI_N32() || Subtarget->isABI_N64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001735}
1736
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001737SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001738 MachineFunction &MF = DAG.getMachineFunction();
1739 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1740
Andrew Trickef9de2a2013-05-25 02:42:55 +00001741 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001742 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1743 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001744
1745 // vastart just stores the address of the VarArgsFrameIndex slot into the
1746 // memory location argument.
1747 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001748 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001749 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001750}
Jia Liuf54f60f2012-02-28 07:46:26 +00001751
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001752static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1753 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001754 EVT TyX = Op.getOperand(0).getValueType();
1755 EVT TyY = Op.getOperand(1).getValueType();
1756 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1757 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001758 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001759 SDValue Res;
1760
1761 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1762 // to i32.
1763 SDValue X = (TyX == MVT::f32) ?
1764 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1765 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1766 Const1);
1767 SDValue Y = (TyY == MVT::f32) ?
1768 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1769 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1770 Const1);
1771
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001772 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001773 // ext E, Y, 31, 1 ; extract bit31 of Y
1774 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1775 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1776 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1777 } else {
1778 // sll SllX, X, 1
1779 // srl SrlX, SllX, 1
1780 // srl SrlY, Y, 31
1781 // sll SllY, SrlX, 31
1782 // or Or, SrlX, SllY
1783 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1784 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1785 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1786 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1787 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1788 }
1789
1790 if (TyX == MVT::f32)
1791 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1792
1793 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1794 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1795 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001796}
1797
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001798static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1799 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001800 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1801 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1802 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1803 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001804 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001805
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001806 // Bitcast to integer nodes.
1807 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1808 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001809
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001810 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001811 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1812 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1813 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1814 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001815
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001816 if (WidthX > WidthY)
1817 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1818 else if (WidthY > WidthX)
1819 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001820
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001821 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1822 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1823 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1824 }
1825
1826 // (d)sll SllX, X, 1
1827 // (d)srl SrlX, SllX, 1
1828 // (d)srl SrlY, Y, width(Y)-1
1829 // (d)sll SllY, SrlX, width(Y)-1
1830 // or Or, SrlX, SllY
1831 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1832 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1833 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1834 DAG.getConstant(WidthY - 1, MVT::i32));
1835
1836 if (WidthX > WidthY)
1837 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1838 else if (WidthY > WidthX)
1839 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1840
1841 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1842 DAG.getConstant(WidthX - 1, MVT::i32));
1843 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1844 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001845}
1846
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001847SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001848MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders863c35a2014-04-14 16:24:12 +00001849 if (Subtarget->isGP64bit())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001850 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001851
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001852 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001853}
1854
Akira Hatanaka66277522011-06-02 00:24:44 +00001855SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001856lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001857 // check the depth
1858 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001859 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001860
1861 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1862 MFI->setFrameAddressIsTaken(true);
1863 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001864 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001865 SDValue FrameAddr =
1866 DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1867 Subtarget->isABI_N64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001868 return FrameAddr;
1869}
1870
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001871SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001872 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001873 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001874 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001875
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001876 // check the depth
1877 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1878 "Return address can be determined only for current frame.");
1879
1880 MachineFunction &MF = DAG.getMachineFunction();
1881 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001882 MVT VT = Op.getSimpleValueType();
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001883 unsigned RA = Subtarget->isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001884 MFI->setReturnAddressIsTaken(true);
1885
1886 // Return RA, which contains the return address. Mark it an implicit live-in.
1887 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001888 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001889}
1890
Akira Hatanakac0b02062013-01-30 00:26:49 +00001891// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1892// generated from __builtin_eh_return (offset, handler)
1893// The effect of this is to adjust the stack pointer by "offset"
1894// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001895SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001896 const {
1897 MachineFunction &MF = DAG.getMachineFunction();
1898 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1899
1900 MipsFI->setCallsEhReturn();
1901 SDValue Chain = Op.getOperand(0);
1902 SDValue Offset = Op.getOperand(1);
1903 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001904 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001905 EVT Ty = Subtarget->isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001906
1907 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1908 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001909 unsigned OffsetReg = Subtarget->isABI_N64() ? Mips::V1_64 : Mips::V1;
1910 unsigned AddrReg = Subtarget->isABI_N64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001911 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1912 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1913 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1914 DAG.getRegister(OffsetReg, Ty),
1915 DAG.getRegister(AddrReg, getPointerTy()),
1916 Chain.getValue(1));
1917}
1918
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001919SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001920 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001921 // FIXME: Need pseudo-fence for 'singlethread' fences
1922 // FIXME: Set SType for weaker fences where supported/appropriate.
1923 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001924 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001925 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001926 DAG.getConstant(SType, MVT::i32));
1927}
1928
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001929SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001930 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001931 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001932 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1933 SDValue Shamt = Op.getOperand(2);
1934
1935 // if shamt < 32:
1936 // lo = (shl lo, shamt)
1937 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1938 // else:
1939 // lo = 0
1940 // hi = (shl lo, shamt[4:0])
1941 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1942 DAG.getConstant(-1, MVT::i32));
1943 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1944 DAG.getConstant(1, MVT::i32));
1945 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1946 Not);
1947 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1948 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1949 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1950 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1951 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001952 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1953 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001954 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1955
1956 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001957 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001958}
1959
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001960SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001961 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001962 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001963 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1964 SDValue Shamt = Op.getOperand(2);
1965
1966 // if shamt < 32:
1967 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1968 // if isSRA:
1969 // hi = (sra hi, shamt)
1970 // else:
1971 // hi = (srl hi, shamt)
1972 // else:
1973 // if isSRA:
1974 // lo = (sra hi, shamt[4:0])
1975 // hi = (sra hi, 31)
1976 // else:
1977 // lo = (srl hi, shamt[4:0])
1978 // hi = 0
1979 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1980 DAG.getConstant(-1, MVT::i32));
1981 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1982 DAG.getConstant(1, MVT::i32));
1983 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1984 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1985 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1986 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1987 Hi, Shamt);
1988 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1989 DAG.getConstant(0x20, MVT::i32));
1990 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1991 DAG.getConstant(31, MVT::i32));
1992 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1993 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1994 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1995 ShiftRightHi);
1996
1997 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001998 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001999}
2000
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002001static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002002 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002003 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002004 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002005 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002006 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002007 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2008
2009 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002010 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002011 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002012
2013 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002014 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002015 LD->getMemOperand());
2016}
2017
2018// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002019SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002020 LoadSDNode *LD = cast<LoadSDNode>(Op);
2021 EVT MemVT = LD->getMemoryVT();
2022
Daniel Sandersac272632014-05-23 13:18:02 +00002023 if (Subtarget->systemSupportsUnalignedAccess())
2024 return Op;
2025
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002026 // Return if load is aligned or if MemVT is neither i32 nor i64.
2027 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2028 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2029 return SDValue();
2030
2031 bool IsLittle = Subtarget->isLittle();
2032 EVT VT = Op.getValueType();
2033 ISD::LoadExtType ExtType = LD->getExtensionType();
2034 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2035
2036 assert((VT == MVT::i32) || (VT == MVT::i64));
2037
2038 // Expand
2039 // (set dst, (i64 (load baseptr)))
2040 // to
2041 // (set tmp, (ldl (add baseptr, 7), undef))
2042 // (set dst, (ldr baseptr, tmp))
2043 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002044 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002045 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002046 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002047 IsLittle ? 0 : 7);
2048 }
2049
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002050 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002051 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002052 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002053 IsLittle ? 0 : 3);
2054
2055 // Expand
2056 // (set dst, (i32 (load baseptr))) or
2057 // (set dst, (i64 (sextload baseptr))) or
2058 // (set dst, (i64 (extload baseptr)))
2059 // to
2060 // (set tmp, (lwl (add baseptr, 3), undef))
2061 // (set dst, (lwr baseptr, tmp))
2062 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2063 (ExtType == ISD::EXTLOAD))
2064 return LWR;
2065
2066 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2067
2068 // Expand
2069 // (set dst, (i64 (zextload baseptr)))
2070 // to
2071 // (set tmp0, (lwl (add baseptr, 3), undef))
2072 // (set tmp1, (lwr baseptr, tmp0))
2073 // (set tmp2, (shl tmp1, 32))
2074 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002075 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002076 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2077 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002078 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2079 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002080 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002081}
2082
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002083static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002084 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002085 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2086 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002087 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002088 SDVTList VTList = DAG.getVTList(MVT::Other);
2089
2090 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002091 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002092 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002093
2094 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002095 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002096 SD->getMemOperand());
2097}
2098
2099// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002100static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2101 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002102 SDValue Value = SD->getValue(), Chain = SD->getChain();
2103 EVT VT = Value.getValueType();
2104
2105 // Expand
2106 // (store val, baseptr) or
2107 // (truncstore val, baseptr)
2108 // to
2109 // (swl val, (add baseptr, 3))
2110 // (swr val, baseptr)
2111 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002112 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002113 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002114 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002115 }
2116
2117 assert(VT == MVT::i64);
2118
2119 // Expand
2120 // (store val, baseptr)
2121 // to
2122 // (sdl val, (add baseptr, 7))
2123 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002124 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2125 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002126}
2127
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002128// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2129static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2130 SDValue Val = SD->getValue();
2131
2132 if (Val.getOpcode() != ISD::FP_TO_SINT)
2133 return SDValue();
2134
2135 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002136 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002137 Val.getOperand(0));
2138
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002140 SD->getPointerInfo(), SD->isVolatile(),
2141 SD->isNonTemporal(), SD->getAlignment());
2142}
2143
Akira Hatanakad82ee942013-05-16 20:45:17 +00002144SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2145 StoreSDNode *SD = cast<StoreSDNode>(Op);
2146 EVT MemVT = SD->getMemoryVT();
2147
2148 // Lower unaligned integer stores.
Daniel Sandersac272632014-05-23 13:18:02 +00002149 if (!Subtarget->systemSupportsUnalignedAccess() &&
2150 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002151 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2152 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2153
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002154 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002155}
2156
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002157SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002158 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2159 || cast<ConstantSDNode>
2160 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2161 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2162 return SDValue();
2163
2164 // The pattern
2165 // (add (frameaddr 0), (frame_to_args_offset))
2166 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2167 // (add FrameObject, 0)
2168 // where FrameObject is a fixed StackObject with offset 0 which points to
2169 // the old stack pointer.
2170 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2171 EVT ValTy = Op->getValueType(0);
2172 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2173 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002174 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002175 DAG.getConstant(0, ValTy));
2176}
2177
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002178SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2179 SelectionDAG &DAG) const {
2180 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002181 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002182 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002183 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002184}
2185
Akira Hatanakae2489122011-04-15 21:51:11 +00002186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002187// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002188//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002189
Akira Hatanakae2489122011-04-15 21:51:11 +00002190//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002191// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002192// Mips O32 ABI rules:
2193// ---
2194// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002195// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002196// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002197// f64 - Only passed in two aliased f32 registers if no int reg has been used
2198// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002199// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2200// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002201//
2202// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002203//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002204
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002205static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2206 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002207 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002208
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002209 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002210
Craig Topper840beec2014-04-04 05:16:06 +00002211 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2212 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002213
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002214 // Do not process byval args here.
2215 if (ArgFlags.isByVal())
2216 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002217
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002218 // Promote i8 and i16
2219 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2220 LocVT = MVT::i32;
2221 if (ArgFlags.isSExt())
2222 LocInfo = CCValAssign::SExt;
2223 else if (ArgFlags.isZExt())
2224 LocInfo = CCValAssign::ZExt;
2225 else
2226 LocInfo = CCValAssign::AExt;
2227 }
2228
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002229 unsigned Reg;
2230
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002231 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2232 // is true: function is vararg, argument is 3rd or higher, there is previous
2233 // argument which is not f32 or f64.
2234 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2235 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002236 unsigned OrigAlign = ArgFlags.getOrigAlign();
2237 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002238
2239 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002240 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002241 // If this is the first part of an i64 arg,
2242 // the allocated register must be either A0 or A2.
2243 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2244 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002245 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002246 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2247 // Allocate int register and shadow next int register. If first
2248 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002249 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2250 if (Reg == Mips::A1 || Reg == Mips::A3)
2251 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2252 State.AllocateReg(IntRegs, IntRegsSize);
2253 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002254 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2255 // we are guaranteed to find an available float register
2256 if (ValVT == MVT::f32) {
2257 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2258 // Shadow int register
2259 State.AllocateReg(IntRegs, IntRegsSize);
2260 } else {
2261 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2262 // Shadow int registers
2263 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2264 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2265 State.AllocateReg(IntRegs, IntRegsSize);
2266 State.AllocateReg(IntRegs, IntRegsSize);
2267 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002268 } else
2269 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002270
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002271 if (!Reg) {
2272 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2273 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002274 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002275 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002276 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002277
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002278 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002279}
2280
Akira Hatanakabfb66242013-08-20 23:38:40 +00002281static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2282 MVT LocVT, CCValAssign::LocInfo LocInfo,
2283 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002284 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002285
2286 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2287}
2288
2289static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2290 MVT LocVT, CCValAssign::LocInfo LocInfo,
2291 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002292 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002293
2294 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2295}
2296
Akira Hatanaka202f6402011-11-12 02:20:46 +00002297#include "MipsGenCallingConv.inc"
2298
Akira Hatanakae2489122011-04-15 21:51:11 +00002299//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002300// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002301//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002302
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002303// Return next O32 integer argument register.
2304static unsigned getNextIntArgReg(unsigned Reg) {
2305 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2306 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2307}
2308
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002309SDValue
2310MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002311 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002312 bool IsTailCall, SelectionDAG &DAG) const {
2313 if (!IsTailCall) {
2314 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2315 DAG.getIntPtrConstant(Offset));
2316 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2317 false, 0);
2318 }
2319
2320 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2321 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2322 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2323 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2324 /*isVolatile=*/ true, false, 0);
2325}
2326
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002327void MipsTargetLowering::
2328getOpndList(SmallVectorImpl<SDValue> &Ops,
2329 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2330 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2331 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2332 // Insert node "GP copy globalreg" before call to function.
2333 //
2334 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2335 // in PIC mode) allow symbols to be resolved via lazy binding.
2336 // The lazy binding stub requires GP to point to the GOT.
2337 if (IsPICCall && !InternalLinkage) {
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002338 unsigned GPReg = Subtarget->isABI_N64() ? Mips::GP_64 : Mips::GP;
2339 EVT Ty = Subtarget->isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002340 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2341 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002342
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002343 // Build a sequence of copy-to-reg nodes chained together with token
2344 // chain and flag operands which copy the outgoing args into registers.
2345 // The InFlag in necessary since all emitted instructions must be
2346 // stuck together.
2347 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002348
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002349 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2350 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2351 RegsToPass[i].second, InFlag);
2352 InFlag = Chain.getValue(1);
2353 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002354
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002355 // Add argument registers to the end of the list so that they are
2356 // known live into the call.
2357 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2358 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2359 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002360
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002361 // Add a register mask operand representing the call-preserved registers.
2362 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2363 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2364 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002365 if (Subtarget->inMips16HardFloat()) {
2366 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2367 llvm::StringRef Sym = G->getGlobal()->getName();
2368 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002369 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002370 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2371 }
2372 }
2373 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002374 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2375
2376 if (InFlag.getNode())
2377 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002378}
2379
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002380/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002381/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002382SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002383MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002384 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002385 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002386 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002387 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2388 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2389 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002390 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002391 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002392 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002393 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002394 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002395
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002396 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002397 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002398 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002399 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002400 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002401
2402 // Analyze operands of the call, assigning locations to each operand.
2403 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002404 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002405 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002406 MipsCC::SpecialCallingConvType SpecialCallingConv =
2407 getSpecialCallingConv(Callee);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002408 MipsCC MipsCCInfo(CallConv, Subtarget->isABI_O32(), Subtarget->isFP64bit(),
2409 CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002410
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002411 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002412 Subtarget->mipsSEUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002413 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002414
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002415 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002416 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002417
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002418 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002419 if (IsTailCall)
2420 IsTailCall =
2421 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002422 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002423
Reid Kleckner5772b772014-04-24 20:14:34 +00002424 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2425 report_fatal_error("failed to perform tail call elimination on a call "
2426 "site marked musttail");
2427
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002428 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002429 ++NumTailCalls;
2430
Akira Hatanaka79738332011-09-19 20:26:02 +00002431 // Chain is the output chain of the last Load/Store or CopyToReg node.
2432 // ByValChain is the output chain of the last Memcpy node created for copying
2433 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002434 unsigned StackAlignment = TFL->getStackAlignment();
2435 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002436 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002437
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002438 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002439 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002440
Daniel Sandersd897b562014-03-27 10:46:12 +00002441 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002442 Chain, DL, Subtarget->isABI_N64() ? Mips::SP_64 : Mips::SP,
2443 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002444
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002445 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002446 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002447 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002448 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002449
2450 // Walk the register/memloc assignments, inserting copies/loads.
2451 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002452 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002453 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002454 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002455 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2456
2457 // ByVal Arg.
2458 if (Flags.isByVal()) {
2459 assert(Flags.getByValSize() &&
2460 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002461 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002462 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002463 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002464 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002465 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2466 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002467 continue;
2468 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002469
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002470 // Promote the value if needed.
2471 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002472 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002473 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002474 if (VA.isRegLoc()) {
2475 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002476 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2477 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002478 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002479 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002480 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002481 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002482 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002483 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002484 if (!Subtarget->isLittle())
2485 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002486 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002487 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2488 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2489 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002490 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002491 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002492 }
2493 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002494 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002495 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002496 break;
2497 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002498 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002499 break;
2500 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002501 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002502 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002503 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002504
2505 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002506 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002507 if (VA.isRegLoc()) {
2508 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002509 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002510 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002511
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002512 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002513 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002514
Wesley Peck527da1b2010-11-23 03:31:01 +00002515 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002516 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002517 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002518 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002519 }
2520
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002521 // Transform all store nodes into one single node because all store
2522 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002523 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002524 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002525
Bill Wendling24c79f22008-09-16 21:48:12 +00002526 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002527 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2528 // node so that legalize doesn't hack it.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002529 bool IsPICCall =
2530 (Subtarget->isABI_N64() || IsPIC); // true if calls are translated to
2531 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002532 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002533 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002534 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002535
2536 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002537 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002538 const GlobalValue *Val = G->getGlobal();
2539 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002540
2541 if (InternalLinkage)
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002542 Callee = getAddrLocal(G, Ty, DAG,
2543 Subtarget->isABI_N32() || Subtarget->isABI_N64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002544 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002545 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002546 MipsII::MO_CALL_LO16, Chain,
2547 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002548 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002549 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2550 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002551 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002552 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002553 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002554 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002555 }
2556 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002557 const char *Sym = S->getSymbol();
2558
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002559 if (!Subtarget->isABI_N64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002560 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002561 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002562 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002563 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002564 MipsII::MO_CALL_LO16, Chain,
2565 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002566 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002567 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2568 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002569
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002570 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002571 }
2572
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002573 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002574 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002575
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002576 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2577 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002578
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002579 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002580 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002581
Craig Topper48d114b2014-04-26 18:35:24 +00002582 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002583 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002584
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002585 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002586 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002587 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002588 InFlag = Chain.getValue(1);
2589
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002590 // Handle result values, copying them out of physregs into vregs that we
2591 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002592 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2593 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002594}
2595
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002596/// LowerCallResult - Lower the result values of a call into the
2597/// appropriate copies out of appropriate physical registers.
2598SDValue
2599MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002600 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002601 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002602 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002603 SmallVectorImpl<SDValue> &InVals,
2604 const SDNode *CallNode,
2605 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002606 // Assign locations to each value returned by this call.
2607 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002608 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002609 getTargetMachine(), RVLocs, *DAG.getContext());
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002610 MipsCC MipsCCInfo(CallConv, Subtarget->isABI_O32(), Subtarget->isFP64bit(),
2611 CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002612
Reed Kotlerc03807a2013-08-30 19:40:56 +00002613 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002614 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002615
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002616 // Copy all of the result registers out of their specified physreg.
2617 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002618 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002619 RVLocs[i].getLocVT(), InFlag);
2620 Chain = Val.getValue(1);
2621 InFlag = Val.getValue(2);
2622
2623 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002624 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002625
2626 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002627 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002628
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002629 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002630}
2631
Akira Hatanakae2489122011-04-15 21:51:11 +00002632//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002633// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002634//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002635/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002636/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002637SDValue
2638MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002639 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002640 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002641 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002642 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002643 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002644 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002645 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002646 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002647 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002648
Dan Gohman31ae5862010-04-17 14:41:14 +00002649 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002650
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002651 // Used with vargs to acumulate store chains.
2652 std::vector<SDValue> OutChains;
2653
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002654 // Assign locations to all of the incoming arguments.
2655 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002656 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002657 getTargetMachine(), ArgLocs, *DAG.getContext());
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002658 MipsCC MipsCCInfo(CallConv, Subtarget->isABI_O32(), Subtarget->isFP64bit(),
2659 CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002660 Function::const_arg_iterator FuncArg =
2661 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002662 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002663
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002664 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002665 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2666 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002667
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002668 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002669 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002670
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002671 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002672 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002673 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2674 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002675 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002676 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2677 bool IsRegLoc = VA.isRegLoc();
2678
2679 if (Flags.isByVal()) {
2680 assert(Flags.getByValSize() &&
2681 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002682 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002683 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002684 MipsCCInfo, *ByValArg);
2685 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002686 continue;
2687 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002688
2689 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002690 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002691 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002692 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002693 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002694
Wesley Peck527da1b2010-11-23 03:31:01 +00002695 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002696 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002697 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2698 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002699
2700 // If this is an 8 or 16-bit value, it has been passed promoted
2701 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002702 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002703 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002704 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002705 if (VA.getLocInfo() == CCValAssign::SExt)
2706 Opcode = ISD::AssertSext;
2707 else if (VA.getLocInfo() == CCValAssign::ZExt)
2708 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002709 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002710 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002711 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002712 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002713 }
2714
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002715 // Handle floating point arguments passed in integer registers and
2716 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002717 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002718 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2719 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002720 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002721 else if (Subtarget->isABI_O32() && RegVT == MVT::i32 &&
2722 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002723 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002724 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002725 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002726 if (!Subtarget->isLittle())
2727 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002728 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002729 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002730 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002731
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002732 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002733 } else { // VA.isRegLoc()
2734
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002735 // sanity check
2736 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002737
Wesley Peck527da1b2010-11-23 03:31:01 +00002738 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002739 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002740 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002741
2742 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002743 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002744 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2745 MachinePointerInfo::getFixedStack(FI),
2746 false, false, false, 0);
2747 InVals.push_back(Load);
2748 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002749 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002750 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002751
Reid Kleckner7a59e082014-05-12 22:01:27 +00002752 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002753 // The mips ABIs for returning structs by value requires that we copy
2754 // the sret argument into $v0 for the return. Save the argument into
2755 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002756 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002757 unsigned Reg = MipsFI->getSRetReturnReg();
2758 if (!Reg) {
2759 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002760 getRegClassFor(Subtarget->isABI_N64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002761 MipsFI->setSRetReturnReg(Reg);
2762 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002763 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002764 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002765 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002766 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002767 }
2768
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002769 if (IsVarArg)
2770 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002771
Wesley Peck527da1b2010-11-23 03:31:01 +00002772 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002773 // the size of Ins and InVals. This only happens when on varg functions
2774 if (!OutChains.empty()) {
2775 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002776 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002777 }
2778
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002779 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002780}
2781
Akira Hatanakae2489122011-04-15 21:51:11 +00002782//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002783// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002784//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002785
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002786bool
2787MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002788 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002789 const SmallVectorImpl<ISD::OutputArg> &Outs,
2790 LLVMContext &Context) const {
2791 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002792 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002793 RVLocs, Context);
2794 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2795}
2796
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002797SDValue
2798MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002799 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002800 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002801 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002802 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002803 // CCValAssign - represent the assignment of
2804 // the return value to a location
2805 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002806 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002807
2808 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002809 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002810 *DAG.getContext());
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002811 MipsCC MipsCCInfo(CallConv, Subtarget->isABI_O32(), Subtarget->isFP64bit(),
2812 CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002813
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002814 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002815 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002816 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002817
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002818 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002819 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002820
2821 // Copy the result values into the output registers.
2822 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002823 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002824 CCValAssign &VA = RVLocs[i];
2825 assert(VA.isRegLoc() && "Can only return in registers!");
2826
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002827 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002828 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002829
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002830 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002831
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002832 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002833 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002834 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002835 }
2836
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002837 // The mips ABIs for returning structs by value requires that we copy
2838 // the sret argument into $v0 for the return. We saved the argument into
2839 // a virtual register in the entry block, so now we copy the value out
2840 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002841 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002842 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2843 unsigned Reg = MipsFI->getSRetReturnReg();
2844
Wesley Peck527da1b2010-11-23 03:31:01 +00002845 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002846 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002847 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002848 unsigned V0 = Subtarget->isABI_N64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002849
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002850 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002851 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002852 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002853 }
2854
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002855 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002856
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002857 // Add the flag if we have it.
2858 if (Flag.getNode())
2859 RetOps.push_back(Flag);
2860
2861 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002862 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002863}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002864
Akira Hatanakae2489122011-04-15 21:51:11 +00002865//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002866// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002867//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002868
2869/// getConstraintType - Given a constraint letter, return the type of
2870/// constraint it is for this target.
2871MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002872getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002873{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002874 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002875 // GCC config/mips/constraints.md
2876 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002877 // 'd' : An address register. Equivalent to r
2878 // unless generating MIPS16 code.
2879 // 'y' : Equivalent to r; retained for
2880 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002881 // 'c' : A register suitable for use in an indirect
2882 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002883 // 'l' : The lo register. 1 word storage.
2884 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002885 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002886 switch (Constraint[0]) {
2887 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002888 case 'd':
2889 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002890 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002891 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002892 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002893 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002894 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002895 case 'R':
2896 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002897 }
2898 }
2899 return TargetLowering::getConstraintType(Constraint);
2900}
2901
John Thompsone8360b72010-10-29 17:29:13 +00002902/// Examine constraint type and operand type and determine a weight value.
2903/// This object must already have been set up with the operand type
2904/// and the current alternative constraint selected.
2905TargetLowering::ConstraintWeight
2906MipsTargetLowering::getSingleConstraintMatchWeight(
2907 AsmOperandInfo &info, const char *constraint) const {
2908 ConstraintWeight weight = CW_Invalid;
2909 Value *CallOperandVal = info.CallOperandVal;
2910 // If we don't have a value, we can't do a match,
2911 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002912 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002913 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002914 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002915 // Look at the constraint type.
2916 switch (*constraint) {
2917 default:
2918 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2919 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002920 case 'd':
2921 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002922 if (type->isIntegerTy())
2923 weight = CW_Register;
2924 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002925 case 'f': // FPU or MSA register
2926 if (Subtarget->hasMSA() && type->isVectorTy() &&
2927 cast<VectorType>(type)->getBitWidth() == 128)
2928 weight = CW_Register;
2929 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002930 weight = CW_Register;
2931 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002932 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002933 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002934 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002935 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002936 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002937 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002938 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002939 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002940 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002941 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002942 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002943 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002944 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002945 if (isa<ConstantInt>(CallOperandVal))
2946 weight = CW_Constant;
2947 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002948 case 'R':
2949 weight = CW_Memory;
2950 break;
John Thompsone8360b72010-10-29 17:29:13 +00002951 }
2952 return weight;
2953}
2954
Akira Hatanaka7473b472013-08-14 00:21:25 +00002955/// This is a helper function to parse a physical register string and split it
2956/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2957/// that is returned indicates whether parsing was successful. The second flag
2958/// is true if the numeric part exists.
2959static std::pair<bool, bool>
2960parsePhysicalReg(const StringRef &C, std::string &Prefix,
2961 unsigned long long &Reg) {
2962 if (C.front() != '{' || C.back() != '}')
2963 return std::make_pair(false, false);
2964
2965 // Search for the first numeric character.
2966 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2967 I = std::find_if(B, E, std::ptr_fun(isdigit));
2968
2969 Prefix.assign(B, I - B);
2970
2971 // The second flag is set to false if no numeric characters were found.
2972 if (I == E)
2973 return std::make_pair(true, false);
2974
2975 // Parse the numeric characters.
2976 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2977 true);
2978}
2979
2980std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2981parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2982 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2983 const TargetRegisterClass *RC;
2984 std::string Prefix;
2985 unsigned long long Reg;
2986
2987 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2988
2989 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002990 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002991
2992 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2993 // No numeric characters follow "hi" or "lo".
2994 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002995 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002996
2997 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002998 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002999 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003000 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3001 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3002
3003 // No numeric characters follow the name.
3004 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003005 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003006
3007 Reg = StringSwitch<unsigned long long>(Prefix)
3008 .Case("$msair", Mips::MSAIR)
3009 .Case("$msacsr", Mips::MSACSR)
3010 .Case("$msaaccess", Mips::MSAAccess)
3011 .Case("$msasave", Mips::MSASave)
3012 .Case("$msamodify", Mips::MSAModify)
3013 .Case("$msarequest", Mips::MSARequest)
3014 .Case("$msamap", Mips::MSAMap)
3015 .Case("$msaunmap", Mips::MSAUnmap)
3016 .Default(0);
3017
3018 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003019 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003020
3021 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3022 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003023 }
3024
3025 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003026 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003027
3028 if (Prefix == "$f") { // Parse $f0-$f31.
3029 // If the size of FP registers is 64-bit or Reg is an even number, select
3030 // the 64-bit register class. Otherwise, select the 32-bit register class.
3031 if (VT == MVT::Other)
3032 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
3033
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003034 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003035
3036 if (RC == &Mips::AFGR64RegClass) {
3037 assert(Reg % 2 == 0);
3038 Reg >>= 1;
3039 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003040 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003041 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003042 else if (Prefix == "$w") { // Parse $w0-$w31.
3043 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003044 } else { // Parse $0-$31.
3045 assert(Prefix == "$");
3046 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3047 }
3048
3049 assert(Reg < RC->getNumRegs());
3050 return std::make_pair(*(RC->begin() + Reg), RC);
3051}
3052
Eric Christophereaf77dc2011-06-29 19:33:04 +00003053/// Given a register class constraint, like 'r', if this corresponds directly
3054/// to an LLVM register class, return a register of 0 and the register class
3055/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003056std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003057getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003058{
3059 if (Constraint.size() == 1) {
3060 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003061 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3062 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003063 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003064 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3065 if (Subtarget->inMips16Mode())
3066 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003067 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003068 }
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003069 if (VT == MVT::i64 && !Subtarget->isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003070 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003071 if (VT == MVT::i64 && Subtarget->isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003072 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003073 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003074 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003075 case 'f': // FPU or MSA register
3076 if (VT == MVT::v16i8)
3077 return std::make_pair(0U, &Mips::MSA128BRegClass);
3078 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3079 return std::make_pair(0U, &Mips::MSA128HRegClass);
3080 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3081 return std::make_pair(0U, &Mips::MSA128WRegClass);
3082 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3083 return std::make_pair(0U, &Mips::MSA128DRegClass);
3084 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003085 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003086 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003087 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003088 return std::make_pair(0U, &Mips::FGR64RegClass);
3089 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003090 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003091 break;
3092 case 'c': // register suitable for indirect jump
3093 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003094 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003095 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003096 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003097 case 'l': // register suitable for indirect jump
3098 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003099 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3100 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003101 case 'x': // register suitable for indirect jump
3102 // Fixme: Not triggering the use of both hi and low
3103 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003104 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003105 }
3106 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003107
3108 std::pair<unsigned, const TargetRegisterClass *> R;
3109 R = parseRegForInlineAsmConstraint(Constraint, VT);
3110
3111 if (R.second)
3112 return R;
3113
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003114 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3115}
3116
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003117/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3118/// vector. If it is invalid, don't add anything to Ops.
3119void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3120 std::string &Constraint,
3121 std::vector<SDValue>&Ops,
3122 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003123 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003124
3125 // Only support length 1 constraints for now.
3126 if (Constraint.length() > 1) return;
3127
3128 char ConstraintLetter = Constraint[0];
3129 switch (ConstraintLetter) {
3130 default: break; // This will fall through to the generic implementation
3131 case 'I': // Signed 16 bit constant
3132 // If this fails, the parent routine will give an error
3133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3134 EVT Type = Op.getValueType();
3135 int64_t Val = C->getSExtValue();
3136 if (isInt<16>(Val)) {
3137 Result = DAG.getTargetConstant(Val, Type);
3138 break;
3139 }
3140 }
3141 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003142 case 'J': // integer zero
3143 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3144 EVT Type = Op.getValueType();
3145 int64_t Val = C->getZExtValue();
3146 if (Val == 0) {
3147 Result = DAG.getTargetConstant(0, Type);
3148 break;
3149 }
3150 }
3151 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003152 case 'K': // unsigned 16 bit immediate
3153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3154 EVT Type = Op.getValueType();
3155 uint64_t Val = (uint64_t)C->getZExtValue();
3156 if (isUInt<16>(Val)) {
3157 Result = DAG.getTargetConstant(Val, Type);
3158 break;
3159 }
3160 }
3161 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003162 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3163 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3164 EVT Type = Op.getValueType();
3165 int64_t Val = C->getSExtValue();
3166 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3167 Result = DAG.getTargetConstant(Val, Type);
3168 break;
3169 }
3170 }
3171 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003172 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3173 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3174 EVT Type = Op.getValueType();
3175 int64_t Val = C->getSExtValue();
3176 if ((Val >= -65535) && (Val <= -1)) {
3177 Result = DAG.getTargetConstant(Val, Type);
3178 break;
3179 }
3180 }
3181 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003182 case 'O': // signed 15 bit immediate
3183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3184 EVT Type = Op.getValueType();
3185 int64_t Val = C->getSExtValue();
3186 if ((isInt<15>(Val))) {
3187 Result = DAG.getTargetConstant(Val, Type);
3188 break;
3189 }
3190 }
3191 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003192 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3194 EVT Type = Op.getValueType();
3195 int64_t Val = C->getSExtValue();
3196 if ((Val <= 65535) && (Val >= 1)) {
3197 Result = DAG.getTargetConstant(Val, Type);
3198 break;
3199 }
3200 }
3201 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003202 }
3203
3204 if (Result.getNode()) {
3205 Ops.push_back(Result);
3206 return;
3207 }
3208
3209 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3210}
3211
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003212bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3213 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003214 // No global is ever allowed as a base.
3215 if (AM.BaseGV)
3216 return false;
3217
3218 switch (AM.Scale) {
3219 case 0: // "r+i" or just "i", depending on HasBaseReg.
3220 break;
3221 case 1:
3222 if (!AM.HasBaseReg) // allow "r+i".
3223 break;
3224 return false; // disallow "r+r" or "r+r+i".
3225 default:
3226 return false;
3227 }
3228
3229 return true;
3230}
3231
3232bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003233MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3234 // The Mips target isn't yet aware of offsets.
3235 return false;
3236}
Evan Cheng16993aa2009-10-27 19:56:55 +00003237
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003238EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003239 unsigned SrcAlign,
3240 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003241 bool MemcpyStrSrc,
3242 MachineFunction &MF) const {
3243 if (Subtarget->hasMips64())
3244 return MVT::i64;
3245
3246 return MVT::i32;
3247}
3248
Evan Cheng83896a52009-10-28 01:43:28 +00003249bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3250 if (VT != MVT::f32 && VT != MVT::f64)
3251 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003252 if (Imm.isNegZero())
3253 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003254 return Imm.isZero();
3255}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003256
3257unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003258 if (Subtarget->isABI_N64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003259 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003260
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003261 return TargetLowering::getJumpTableEncoding();
3262}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003263
Akira Hatanakae092f722013-03-05 22:54:59 +00003264/// This function returns true if CallSym is a long double emulation routine.
3265static bool isF128SoftLibCall(const char *CallSym) {
3266 const char *const LibCalls[] =
3267 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3268 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3269 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3270 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3271 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3272 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3273 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3274 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3275 "truncl"};
3276
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003277 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003278
3279 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003280 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003281
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003282#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003283 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003284 assert(Comp(*I, *(I + 1)));
3285#endif
3286
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003287 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003288}
3289
3290/// This function returns true if Ty is fp128 or i128 which was originally a
3291/// fp128.
3292static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3293 if (Ty->isFP128Ty())
3294 return true;
3295
3296 const ExternalSymbolSDNode *ES =
3297 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3298
3299 // If the Ty is i128 and the function being called is a long double emulation
3300 // routine, then the original type is f128.
3301 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3302}
3303
Reed Kotler783c7942013-05-10 22:25:39 +00003304MipsTargetLowering::MipsCC::SpecialCallingConvType
3305 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3306 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003307 MipsCC::NoSpecialCallingConv;
Reed Kotler783c7942013-05-10 22:25:39 +00003308 if (Subtarget->inMips16HardFloat()) {
3309 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3310 llvm::StringRef Sym = G->getGlobal()->getName();
3311 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003312 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003313 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3314 }
3315 }
3316 }
3317 return SpecialCallingConv;
3318}
3319
3320MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003321 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003322 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003323 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003324 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003325 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003326 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003327}
3328
Reed Kotler783c7942013-05-10 22:25:39 +00003329
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003330void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003331analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003332 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3333 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003334 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3335 "CallingConv::Fast shouldn't be used for vararg functions.");
3336
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003337 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003338 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003339
3340 for (unsigned I = 0; I != NumOpnds; ++I) {
3341 MVT ArgVT = Args[I].VT;
3342 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3343 bool R;
3344
3345 if (ArgFlags.isByVal()) {
3346 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3347 continue;
3348 }
3349
Akira Hatanaka5001be52013-02-15 21:45:11 +00003350 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003351 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003352 else {
3353 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3354 IsSoftFloat);
3355 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3356 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003357
3358 if (R) {
3359#ifndef NDEBUG
3360 dbgs() << "Call operand #" << I << " has unhandled type "
3361 << EVT(ArgVT).getEVTString();
3362#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003363 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003364 }
3365 }
3366}
3367
3368void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003369analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3370 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003371 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003372 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003373 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003374
3375 for (unsigned I = 0; I != NumArgs; ++I) {
3376 MVT ArgVT = Args[I].VT;
3377 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003378 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3379 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003380
3381 if (ArgFlags.isByVal()) {
3382 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3383 continue;
3384 }
3385
Craig Topper062a2ba2014-04-25 05:30:21 +00003386 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003387
3388 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003389 continue;
3390
3391#ifndef NDEBUG
3392 dbgs() << "Formal Arg #" << I << " has unhandled type "
3393 << EVT(ArgVT).getEVTString();
3394#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003395 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003396 }
3397}
3398
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003399template<typename Ty>
3400void MipsTargetLowering::MipsCC::
3401analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3402 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003403 CCAssignFn *Fn;
3404
3405 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3406 Fn = RetCC_F128Soft;
3407 else
3408 Fn = RetCC_Mips;
3409
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003410 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3411 MVT VT = RetVals[I].VT;
3412 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3413 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3414
Akira Hatanakae092f722013-03-05 22:54:59 +00003415 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003416#ifndef NDEBUG
3417 dbgs() << "Call result #" << I << " has unhandled type "
3418 << EVT(VT).getEVTString() << '\n';
3419#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003420 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003421 }
3422 }
3423}
3424
3425void MipsTargetLowering::MipsCC::
3426analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3427 const SDNode *CallNode, const Type *RetTy) const {
3428 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3429}
3430
3431void MipsTargetLowering::MipsCC::
3432analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3433 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003434 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003435}
3436
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003437void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3438 MVT LocVT,
3439 CCValAssign::LocInfo LocInfo,
3440 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003441 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3442
3443 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003444 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003445 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3446 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3447 RegSize * 2);
3448
Akira Hatanaka5001be52013-02-15 21:45:11 +00003449 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003450 allocateRegs(ByVal, ByValSize, Align);
3451
3452 // Allocate space on caller's stack.
3453 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3454 Align);
3455 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3456 LocInfo));
3457 ByValArgs.push_back(ByVal);
3458}
3459
Akira Hatanaka5001be52013-02-15 21:45:11 +00003460unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3461 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3462}
3463
3464unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3465 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3466}
3467
Craig Topper840beec2014-04-04 05:16:06 +00003468const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003469 return IsO32 ? O32IntRegs : Mips64IntRegs;
3470}
3471
3472llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3473 if (CallConv == CallingConv::Fast)
3474 return CC_Mips_FastCC;
3475
Reed Kotler783c7942013-05-10 22:25:39 +00003476 if (SpecialCallingConv == Mips16RetHelperConv)
3477 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003478 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003479}
3480
3481llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003482 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003483}
3484
Craig Topper840beec2014-04-04 05:16:06 +00003485const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003486 return IsO32 ? O32IntRegs : Mips64DPRegs;
3487}
3488
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003489void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3490 unsigned ByValSize,
3491 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003492 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003493 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003494 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3495 "Byval argument's size and alignment should be a multiple of"
3496 "RegSize.");
3497
3498 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3499
3500 // If Align > RegSize, the first arg register must be even.
3501 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3502 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3503 ++ByVal.FirstIdx;
3504 }
3505
3506 // Mark the registers allocated.
3507 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3508 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3509 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3510}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003511
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003512MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3513 const SDNode *CallNode,
3514 bool IsSoftFloat) const {
3515 if (IsSoftFloat || IsO32)
3516 return VT;
3517
3518 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003519 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003520 assert(VT == MVT::i64);
3521 return MVT::f64;
3522 }
3523
3524 return VT;
3525}
3526
Akira Hatanaka25dad192012-10-27 00:10:18 +00003527void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003528copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003529 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3530 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3531 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3532 MachineFunction &MF = DAG.getMachineFunction();
3533 MachineFrameInfo *MFI = MF.getFrameInfo();
3534 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3535 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3536 int FrameObjOffset;
3537
3538 if (RegAreaSize)
3539 FrameObjOffset = (int)CC.reservedArgArea() -
3540 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3541 else
3542 FrameObjOffset = ByVal.Address;
3543
3544 // Create frame object.
3545 EVT PtrTy = getPointerTy();
3546 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3547 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3548 InVals.push_back(FIN);
3549
3550 if (!ByVal.NumRegs)
3551 return;
3552
3553 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003554 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003555 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3556
3557 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3558 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003559 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003560 unsigned Offset = I * CC.regSize();
3561 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3562 DAG.getConstant(Offset, PtrTy));
3563 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3564 StorePtr, MachinePointerInfo(FuncArg, Offset),
3565 false, false, 0);
3566 OutChains.push_back(Store);
3567 }
3568}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003569
3570// Copy byVal arg to registers and stack.
3571void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003572passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003573 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003574 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003575 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3576 const MipsCC &CC, const ByValArgInfo &ByVal,
3577 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003578 unsigned ByValSizeInBytes = Flags.getByValSize();
3579 unsigned OffsetInBytes = 0; // From beginning of struct
3580 unsigned RegSizeInBytes = CC.regSize();
3581 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3582 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003583
3584 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003585 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003586 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003587 unsigned I = 0;
3588
3589 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003590 for (; I < ByVal.NumRegs - LeftoverBytes;
3591 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003592 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003593 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003594 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3595 MachinePointerInfo(), false, false, false,
3596 Alignment);
3597 MemOpChains.push_back(LoadVal.getValue(1));
3598 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3599 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3600 }
3601
3602 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003603 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003604 return;
3605
3606 // Copy the remainder of the byval argument with sub-word loads and shifts.
3607 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003608 assert((ByValSizeInBytes > OffsetInBytes) &&
3609 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3610 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003611 SDValue Val;
3612
Daniel Sandersac272632014-05-23 13:18:02 +00003613 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3614 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3615 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003616
Daniel Sandersac272632014-05-23 13:18:02 +00003617 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003618 continue;
3619
3620 // Load subword.
3621 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003622 DAG.getConstant(OffsetInBytes, PtrTy));
3623 SDValue LoadVal = DAG.getExtLoad(
3624 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
3625 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003626 MemOpChains.push_back(LoadVal.getValue(1));
3627
3628 // Shift the loaded value.
3629 unsigned Shamt;
3630
3631 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003632 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003633 else
Daniel Sandersac272632014-05-23 13:18:02 +00003634 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003635
3636 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3637 DAG.getConstant(Shamt, MVT::i32));
3638
3639 if (Val.getNode())
3640 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3641 else
3642 Val = Shift;
3643
Daniel Sandersac272632014-05-23 13:18:02 +00003644 OffsetInBytes += LoadSizeInBytes;
3645 TotalBytesLoaded += LoadSizeInBytes;
3646 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003647 }
3648
3649 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3650 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3651 return;
3652 }
3653 }
3654
3655 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003656 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003657 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003658 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003659 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3660 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003661 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3662 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003663 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003664 MemOpChains.push_back(Chain);
3665}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003666
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003667void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3668 const MipsCC &CC, SDValue Chain,
3669 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003670 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003671 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003672 const CCState &CCInfo = CC.getCCInfo();
3673 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3674 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003675 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003676 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3677 MachineFunction &MF = DAG.getMachineFunction();
3678 MachineFrameInfo *MFI = MF.getFrameInfo();
3679 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3680
3681 // Offset of the first variable argument from stack pointer.
3682 int VaArgOffset;
3683
3684 if (NumRegs == Idx)
3685 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3686 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003687 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003688
3689 // Record the frame index of the first variable argument
3690 // which is a value necessary to VASTART.
3691 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3692 MipsFI->setVarArgsFrameIndex(FI);
3693
3694 // Copy the integer registers that have not been used for argument passing
3695 // to the argument register save area. For O32, the save area is allocated
3696 // in the caller's stack frame, while for N32/64, it is allocated in the
3697 // callee's stack frame.
3698 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003699 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003700 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3701 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3702 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3703 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3704 MachinePointerInfo(), false, false, 0);
Craig Topper062a2ba2014-04-25 05:30:21 +00003705 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue((Value*)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003706 OutChains.push_back(Store);
3707 }
3708}