blob: bb2e61582314eb760599edc3b74b08ec77f43a5a [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Tim Northover69fa84a2016-10-14 22:18:18 +000010/// \file This file implements the LegalizerHelper class to legalize
Tim Northover33b07d62016-07-22 20:03:43 +000011/// individual instructions and the LegalizeMachineIR wrapper pass for the
12/// primary legalization.
13//
14//===----------------------------------------------------------------------===//
15
Tim Northover69fa84a2016-10-14 22:18:18 +000016#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northover69fa84a2016-10-14 22:18:18 +000018#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetLowering.h"
21#include "llvm/CodeGen/TargetSubtargetInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/raw_ostream.h"
Tim Northover33b07d62016-07-22 20:03:43 +000024
25#include <sstream>
26
Daniel Sanders5377fb32017-04-20 15:46:12 +000027#define DEBUG_TYPE "legalizer"
Tim Northover33b07d62016-07-22 20:03:43 +000028
29using namespace llvm;
30
Tim Northover69fa84a2016-10-14 22:18:18 +000031LegalizerHelper::LegalizerHelper(MachineFunction &MF)
Volkan Keles685fbda2017-03-10 18:34:57 +000032 : MRI(MF.getRegInfo()), LI(*MF.getSubtarget().getLegalizerInfo()) {
Tim Northover33b07d62016-07-22 20:03:43 +000033 MIRBuilder.setMF(MF);
34}
35
Tim Northover69fa84a2016-10-14 22:18:18 +000036LegalizerHelper::LegalizeResult
Volkan Keles685fbda2017-03-10 18:34:57 +000037LegalizerHelper::legalizeInstrStep(MachineInstr &MI) {
Daniel Sanders5377fb32017-04-20 15:46:12 +000038 DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs()));
39
Volkan Keles685fbda2017-03-10 18:34:57 +000040 auto Action = LI.getAction(MI, MRI);
Tim Northovera01bece2016-08-23 19:30:42 +000041 switch (std::get<0>(Action)) {
Tim Northover69fa84a2016-10-14 22:18:18 +000042 case LegalizerInfo::Legal:
Daniel Sanders5377fb32017-04-20 15:46:12 +000043 DEBUG(dbgs() << ".. Already legal\n");
Tim Northover33b07d62016-07-22 20:03:43 +000044 return AlreadyLegal;
Tim Northover69fa84a2016-10-14 22:18:18 +000045 case LegalizerInfo::Libcall:
Daniel Sanders5377fb32017-04-20 15:46:12 +000046 DEBUG(dbgs() << ".. Convert to libcall\n");
Tim Northoveredb3c8c2016-08-29 19:07:16 +000047 return libcall(MI);
Tim Northover69fa84a2016-10-14 22:18:18 +000048 case LegalizerInfo::NarrowScalar:
Daniel Sanders5377fb32017-04-20 15:46:12 +000049 DEBUG(dbgs() << ".. Narrow scalar\n");
Tim Northovera01bece2016-08-23 19:30:42 +000050 return narrowScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000051 case LegalizerInfo::WidenScalar:
Daniel Sanders5377fb32017-04-20 15:46:12 +000052 DEBUG(dbgs() << ".. Widen scalar\n");
Tim Northovera01bece2016-08-23 19:30:42 +000053 return widenScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000054 case LegalizerInfo::Lower:
Daniel Sanders5377fb32017-04-20 15:46:12 +000055 DEBUG(dbgs() << ".. Lower\n");
Tim Northovercecee562016-08-26 17:46:13 +000056 return lower(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000057 case LegalizerInfo::FewerElements:
Daniel Sanders5377fb32017-04-20 15:46:12 +000058 DEBUG(dbgs() << ".. Reduce number of elements\n");
Tim Northovera01bece2016-08-23 19:30:42 +000059 return fewerElementsVector(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover91366172017-02-15 23:22:50 +000060 case LegalizerInfo::Custom:
Daniel Sanders5377fb32017-04-20 15:46:12 +000061 DEBUG(dbgs() << ".. Custom legalization\n");
Volkan Keles685fbda2017-03-10 18:34:57 +000062 return LI.legalizeCustom(MI, MRI, MIRBuilder) ? Legalized
63 : UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +000064 default:
Daniel Sanders5377fb32017-04-20 15:46:12 +000065 DEBUG(dbgs() << ".. Unable to legalize\n");
Tim Northover33b07d62016-07-22 20:03:43 +000066 return UnableToLegalize;
67 }
68}
69
Tim Northover69fa84a2016-10-14 22:18:18 +000070void LegalizerHelper::extractParts(unsigned Reg, LLT Ty, int NumParts,
71 SmallVectorImpl<unsigned> &VRegs) {
Tim Northoverbf017292017-03-03 22:46:09 +000072 for (int i = 0; i < NumParts; ++i)
Tim Northover0f140c72016-09-09 11:46:34 +000073 VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
Tim Northoverbf017292017-03-03 22:46:09 +000074 MIRBuilder.buildUnmerge(VRegs, Reg);
Tim Northover33b07d62016-07-22 20:03:43 +000075}
76
Tim Northovere0418412017-02-08 23:23:39 +000077static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
78 switch (Opcode) {
Diana Picuse97822e2017-04-24 07:22:31 +000079 case TargetOpcode::G_SDIV:
80 assert(Size == 32 && "Unsupported size");
81 return RTLIB::SDIV_I32;
82 case TargetOpcode::G_UDIV:
83 assert(Size == 32 && "Unsupported size");
84 return RTLIB::UDIV_I32;
Diana Picus02e11012017-06-15 10:53:31 +000085 case TargetOpcode::G_SREM:
86 assert(Size == 32 && "Unsupported size");
87 return RTLIB::SREM_I32;
88 case TargetOpcode::G_UREM:
89 assert(Size == 32 && "Unsupported size");
90 return RTLIB::UREM_I32;
Diana Picus1314a282017-04-11 10:52:34 +000091 case TargetOpcode::G_FADD:
92 assert((Size == 32 || Size == 64) && "Unsupported size");
93 return Size == 64 ? RTLIB::ADD_F64 : RTLIB::ADD_F32;
Javed Absar5cde1cc2017-10-30 13:51:56 +000094 case TargetOpcode::G_FSUB:
95 assert((Size == 32 || Size == 64) && "Unsupported size");
96 return Size == 64 ? RTLIB::SUB_F64 : RTLIB::SUB_F32;
Diana Picus9faa09b2017-11-23 12:44:20 +000097 case TargetOpcode::G_FMUL:
98 assert((Size == 32 || Size == 64) && "Unsupported size");
99 return Size == 64 ? RTLIB::MUL_F64 : RTLIB::MUL_F32;
Diana Picusc01f7f12017-11-23 13:26:07 +0000100 case TargetOpcode::G_FDIV:
101 assert((Size == 32 || Size == 64) && "Unsupported size");
102 return Size == 64 ? RTLIB::DIV_F64 : RTLIB::DIV_F32;
Tim Northovere0418412017-02-08 23:23:39 +0000103 case TargetOpcode::G_FREM:
104 return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32;
105 case TargetOpcode::G_FPOW:
106 return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32;
107 }
108 llvm_unreachable("Unknown libcall function");
109}
110
Diana Picusfc1675e2017-07-05 12:57:24 +0000111LegalizerHelper::LegalizeResult
112llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall,
113 const CallLowering::ArgInfo &Result,
114 ArrayRef<CallLowering::ArgInfo> Args) {
Diana Picuse97822e2017-04-24 07:22:31 +0000115 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
116 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
Diana Picuse97822e2017-04-24 07:22:31 +0000117 const char *Name = TLI.getLibcallName(Libcall);
Diana Picusd0104ea2017-07-06 09:09:33 +0000118
Diana Picuse97822e2017-04-24 07:22:31 +0000119 MIRBuilder.getMF().getFrameInfo().setHasCalls(true);
Diana Picus02e11012017-06-15 10:53:31 +0000120 if (!CLI.lowerCall(MIRBuilder, TLI.getLibcallCallingConv(Libcall),
121 MachineOperand::CreateES(Name), Result, Args))
122 return LegalizerHelper::UnableToLegalize;
Diana Picusd0104ea2017-07-06 09:09:33 +0000123
Diana Picuse97822e2017-04-24 07:22:31 +0000124 return LegalizerHelper::Legalized;
125}
126
Diana Picus02e11012017-06-15 10:53:31 +0000127static LegalizerHelper::LegalizeResult
128simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size,
129 Type *OpType) {
130 auto Libcall = getRTLibDesc(MI.getOpcode(), Size);
Diana Picusfc1675e2017-07-05 12:57:24 +0000131 return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType},
132 {{MI.getOperand(1).getReg(), OpType},
133 {MI.getOperand(2).getReg(), OpType}});
Diana Picus02e11012017-06-15 10:53:31 +0000134}
135
Tim Northover69fa84a2016-10-14 22:18:18 +0000136LegalizerHelper::LegalizeResult
137LegalizerHelper::libcall(MachineInstr &MI) {
Diana Picus02e11012017-06-15 10:53:31 +0000138 LLT LLTy = MRI.getType(MI.getOperand(0).getReg());
139 unsigned Size = LLTy.getSizeInBits();
Diana Picuse97822e2017-04-24 07:22:31 +0000140 auto &Ctx = MIRBuilder.getMF().getFunction()->getContext();
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000141
Diana Picusfc1675e2017-07-05 12:57:24 +0000142 MIRBuilder.setInstr(MI);
143
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000144 switch (MI.getOpcode()) {
145 default:
146 return UnableToLegalize;
Diana Picuse97822e2017-04-24 07:22:31 +0000147 case TargetOpcode::G_SDIV:
Diana Picus02e11012017-06-15 10:53:31 +0000148 case TargetOpcode::G_UDIV:
149 case TargetOpcode::G_SREM:
150 case TargetOpcode::G_UREM: {
151 Type *HLTy = Type::getInt32Ty(Ctx);
Diana Picusfc1675e2017-07-05 12:57:24 +0000152 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
153 if (Status != Legalized)
154 return Status;
155 break;
Diana Picuse97822e2017-04-24 07:22:31 +0000156 }
Diana Picus1314a282017-04-11 10:52:34 +0000157 case TargetOpcode::G_FADD:
Javed Absar5cde1cc2017-10-30 13:51:56 +0000158 case TargetOpcode::G_FSUB:
Diana Picus9faa09b2017-11-23 12:44:20 +0000159 case TargetOpcode::G_FMUL:
Diana Picusc01f7f12017-11-23 13:26:07 +0000160 case TargetOpcode::G_FDIV:
Tim Northovere0418412017-02-08 23:23:39 +0000161 case TargetOpcode::G_FPOW:
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000162 case TargetOpcode::G_FREM: {
Diana Picus02e11012017-06-15 10:53:31 +0000163 Type *HLTy = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx);
Diana Picusfc1675e2017-07-05 12:57:24 +0000164 auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy);
165 if (Status != Legalized)
166 return Status;
167 break;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000168 }
169 }
Diana Picusfc1675e2017-07-05 12:57:24 +0000170
171 MI.eraseFromParent();
172 return Legalized;
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000173}
174
Tim Northover69fa84a2016-10-14 22:18:18 +0000175LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
176 unsigned TypeIdx,
177 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000178 // FIXME: Don't know how to handle secondary types yet.
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000179 if (TypeIdx != 0 && MI.getOpcode() != TargetOpcode::G_EXTRACT)
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000180 return UnableToLegalize;
Justin Bognerfde01042017-01-18 17:29:54 +0000181
182 MIRBuilder.setInstr(MI);
183
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000184 int64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits();
185 int64_t NarrowSize = NarrowTy.getSizeInBits();
186
Tim Northover9656f142016-08-04 20:54:13 +0000187 switch (MI.getOpcode()) {
188 default:
189 return UnableToLegalize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000190 case TargetOpcode::G_IMPLICIT_DEF: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000191 // FIXME: add support for when SizeOp0 isn't an exact multiple of
192 // NarrowSize.
193 if (SizeOp0 % NarrowSize != 0)
194 return UnableToLegalize;
195 int NumParts = SizeOp0 / NarrowSize;
Tim Northoverff5e7e12017-06-30 20:27:36 +0000196
197 SmallVector<unsigned, 2> DstRegs;
198 for (int i = 0; i < NumParts; ++i) {
199 unsigned Dst = MRI.createGenericVirtualRegister(NarrowTy);
200 MIRBuilder.buildUndef(Dst);
201 DstRegs.push_back(Dst);
202 }
203 MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs);
204 MI.eraseFromParent();
205 return Legalized;
206 }
Tim Northover9656f142016-08-04 20:54:13 +0000207 case TargetOpcode::G_ADD: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000208 // FIXME: add support for when SizeOp0 isn't an exact multiple of
209 // NarrowSize.
210 if (SizeOp0 % NarrowSize != 0)
211 return UnableToLegalize;
Tim Northover9656f142016-08-04 20:54:13 +0000212 // Expand in terms of carry-setting/consuming G_ADDE instructions.
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000213 int NumParts = SizeOp0 / NarrowTy.getSizeInBits();
Tim Northover9656f142016-08-04 20:54:13 +0000214
Tim Northoverb18ea162016-09-20 15:20:36 +0000215 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
Tim Northover9656f142016-08-04 20:54:13 +0000216 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
217 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
218
Tim Northover0f140c72016-09-09 11:46:34 +0000219 unsigned CarryIn = MRI.createGenericVirtualRegister(LLT::scalar(1));
220 MIRBuilder.buildConstant(CarryIn, 0);
Tim Northover9656f142016-08-04 20:54:13 +0000221
222 for (int i = 0; i < NumParts; ++i) {
Tim Northover0f140c72016-09-09 11:46:34 +0000223 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
224 unsigned CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Tim Northover9656f142016-08-04 20:54:13 +0000225
Tim Northover0f140c72016-09-09 11:46:34 +0000226 MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
Tim Northover91c81732016-08-19 17:17:06 +0000227 Src2Regs[i], CarryIn);
Tim Northover9656f142016-08-04 20:54:13 +0000228
229 DstRegs.push_back(DstReg);
230 CarryIn = CarryOut;
231 }
Tim Northover0f140c72016-09-09 11:46:34 +0000232 unsigned DstReg = MI.getOperand(0).getReg();
Tim Northoverbf017292017-03-03 22:46:09 +0000233 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northover9656f142016-08-04 20:54:13 +0000234 MI.eraseFromParent();
235 return Legalized;
236 }
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000237 case TargetOpcode::G_EXTRACT: {
238 if (TypeIdx != 1)
239 return UnableToLegalize;
240
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000241 int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits();
242 // FIXME: add support for when SizeOp1 isn't an exact multiple of
243 // NarrowSize.
244 if (SizeOp1 % NarrowSize != 0)
245 return UnableToLegalize;
246 int NumParts = SizeOp1 / NarrowSize;
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000247
248 SmallVector<unsigned, 2> SrcRegs, DstRegs;
249 SmallVector<uint64_t, 2> Indexes;
250 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
251
252 unsigned OpReg = MI.getOperand(0).getReg();
253 int64_t OpStart = MI.getOperand(2).getImm();
254 int64_t OpSize = MRI.getType(OpReg).getSizeInBits();
255 for (int i = 0; i < NumParts; ++i) {
256 unsigned SrcStart = i * NarrowSize;
257
258 if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) {
259 // No part of the extract uses this subregister, ignore it.
260 continue;
261 } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
262 // The entire subregister is extracted, forward the value.
263 DstRegs.push_back(SrcRegs[i]);
264 continue;
265 }
266
267 // OpSegStart is where this destination segment would start in OpReg if it
268 // extended infinitely in both directions.
269 int64_t ExtractOffset, SegSize;
270 if (OpStart < SrcStart) {
271 ExtractOffset = 0;
272 SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart);
273 } else {
274 ExtractOffset = OpStart - SrcStart;
275 SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize);
276 }
277
278 unsigned SegReg = SrcRegs[i];
279 if (ExtractOffset != 0 || SegSize != NarrowSize) {
280 // A genuine extract is needed.
281 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
282 MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset);
283 }
284
285 DstRegs.push_back(SegReg);
286 }
287
288 MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs);
289 MI.eraseFromParent();
290 return Legalized;
291 }
Tim Northover0e6afbd2017-02-06 21:56:47 +0000292 case TargetOpcode::G_INSERT: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000293 // FIXME: add support for when SizeOp0 isn't an exact multiple of
294 // NarrowSize.
295 if (SizeOp0 % NarrowSize != 0)
Tim Northover0e6afbd2017-02-06 21:56:47 +0000296 return UnableToLegalize;
297
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000298 int NumParts = SizeOp0 / NarrowSize;
Tim Northover0e6afbd2017-02-06 21:56:47 +0000299
300 SmallVector<unsigned, 2> SrcRegs, DstRegs;
301 SmallVector<uint64_t, 2> Indexes;
302 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
303
Tim Northover75e0b912017-03-06 18:23:04 +0000304 unsigned OpReg = MI.getOperand(2).getReg();
305 int64_t OpStart = MI.getOperand(3).getImm();
306 int64_t OpSize = MRI.getType(OpReg).getSizeInBits();
Tim Northover0e6afbd2017-02-06 21:56:47 +0000307 for (int i = 0; i < NumParts; ++i) {
308 unsigned DstStart = i * NarrowSize;
Tim Northover0e6afbd2017-02-06 21:56:47 +0000309
Tim Northover75e0b912017-03-06 18:23:04 +0000310 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
Tim Northover0e6afbd2017-02-06 21:56:47 +0000311 // No part of the insert affects this subregister, forward the original.
312 DstRegs.push_back(SrcRegs[i]);
313 continue;
Tim Northover75e0b912017-03-06 18:23:04 +0000314 } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
Tim Northover0e6afbd2017-02-06 21:56:47 +0000315 // The entire subregister is defined by this insert, forward the new
316 // value.
Tim Northover75e0b912017-03-06 18:23:04 +0000317 DstRegs.push_back(OpReg);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000318 continue;
319 }
320
Tim Northover2eb18d32017-03-07 21:24:33 +0000321 // OpSegStart is where this destination segment would start in OpReg if it
322 // extended infinitely in both directions.
323 int64_t ExtractOffset, InsertOffset, SegSize;
324 if (OpStart < DstStart) {
325 InsertOffset = 0;
326 ExtractOffset = DstStart - OpStart;
327 SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart);
328 } else {
329 InsertOffset = OpStart - DstStart;
330 ExtractOffset = 0;
331 SegSize =
332 std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart);
333 }
334
335 unsigned SegReg = OpReg;
336 if (ExtractOffset != 0 || SegSize != OpSize) {
Tim Northover75e0b912017-03-06 18:23:04 +0000337 // A genuine extract is needed.
Tim Northover2eb18d32017-03-07 21:24:33 +0000338 SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize));
339 MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000340 }
341
Tim Northover75e0b912017-03-06 18:23:04 +0000342 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
Tim Northover2eb18d32017-03-07 21:24:33 +0000343 MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000344 DstRegs.push_back(DstReg);
345 }
346
347 assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
Tim Northoverbf017292017-03-03 22:46:09 +0000348 MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000349 MI.eraseFromParent();
350 return Legalized;
351 }
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000352 case TargetOpcode::G_LOAD: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000353 // FIXME: add support for when SizeOp0 isn't an exact multiple of
354 // NarrowSize.
355 if (SizeOp0 % NarrowSize != 0)
356 return UnableToLegalize;
357 int NumParts = SizeOp0 / NarrowSize;
Daniel Sanders4e523662017-06-13 23:42:32 +0000358 LLT OffsetTy = LLT::scalar(
359 MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits());
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000360
361 SmallVector<unsigned, 2> DstRegs;
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000362 for (int i = 0; i < NumParts; ++i) {
363 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
Daniel Sanders4e523662017-06-13 23:42:32 +0000364 unsigned SrcReg = 0;
365 unsigned Adjustment = i * NarrowSize / 8;
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000366
Daniel Sanders4e523662017-06-13 23:42:32 +0000367 MIRBuilder.materializeGEP(SrcReg, MI.getOperand(1).getReg(), OffsetTy,
368 Adjustment);
369
Justin Bognere094cc42017-01-20 00:30:17 +0000370 // TODO: This is conservatively correct, but we probably want to split the
371 // memory operands in the future.
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000372 MIRBuilder.buildLoad(DstReg, SrcReg, **MI.memoperands_begin());
373
374 DstRegs.push_back(DstReg);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000375 }
376 unsigned DstReg = MI.getOperand(0).getReg();
Tim Northoverbf017292017-03-03 22:46:09 +0000377 MIRBuilder.buildMerge(DstReg, DstRegs);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000378 MI.eraseFromParent();
379 return Legalized;
380 }
Justin Bognerfde01042017-01-18 17:29:54 +0000381 case TargetOpcode::G_STORE: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000382 // FIXME: add support for when SizeOp0 isn't an exact multiple of
383 // NarrowSize.
384 if (SizeOp0 % NarrowSize != 0)
385 return UnableToLegalize;
386 int NumParts = SizeOp0 / NarrowSize;
Daniel Sanders4e523662017-06-13 23:42:32 +0000387 LLT OffsetTy = LLT::scalar(
388 MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits());
Justin Bognerfde01042017-01-18 17:29:54 +0000389
390 SmallVector<unsigned, 2> SrcRegs;
391 extractParts(MI.getOperand(0).getReg(), NarrowTy, NumParts, SrcRegs);
392
393 for (int i = 0; i < NumParts; ++i) {
Daniel Sanders4e523662017-06-13 23:42:32 +0000394 unsigned DstReg = 0;
395 unsigned Adjustment = i * NarrowSize / 8;
396
397 MIRBuilder.materializeGEP(DstReg, MI.getOperand(1).getReg(), OffsetTy,
398 Adjustment);
399
Justin Bognere094cc42017-01-20 00:30:17 +0000400 // TODO: This is conservatively correct, but we probably want to split the
401 // memory operands in the future.
Justin Bognerfde01042017-01-18 17:29:54 +0000402 MIRBuilder.buildStore(SrcRegs[i], DstReg, **MI.memoperands_begin());
403 }
404 MI.eraseFromParent();
405 return Legalized;
406 }
Igor Breger29537882017-04-07 14:41:59 +0000407 case TargetOpcode::G_CONSTANT: {
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000408 // FIXME: add support for when SizeOp0 isn't an exact multiple of
409 // NarrowSize.
410 if (SizeOp0 % NarrowSize != 0)
411 return UnableToLegalize;
412 int NumParts = SizeOp0 / NarrowSize;
Igor Breger29537882017-04-07 14:41:59 +0000413 const APInt &Cst = MI.getOperand(1).getCImm()->getValue();
414 LLVMContext &Ctx = MIRBuilder.getMF().getFunction()->getContext();
415
416 SmallVector<unsigned, 2> DstRegs;
417 for (int i = 0; i < NumParts; ++i) {
418 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
419 ConstantInt *CI =
420 ConstantInt::get(Ctx, Cst.lshr(NarrowSize * i).trunc(NarrowSize));
421 MIRBuilder.buildConstant(DstReg, *CI);
422 DstRegs.push_back(DstReg);
423 }
424 unsigned DstReg = MI.getOperand(0).getReg();
425 MIRBuilder.buildMerge(DstReg, DstRegs);
426 MI.eraseFromParent();
427 return Legalized;
428 }
Quentin Colombetc2f3cea2017-10-03 04:53:56 +0000429 case TargetOpcode::G_OR: {
430 // Legalize bitwise operation:
431 // A = BinOp<Ty> B, C
432 // into:
433 // B1, ..., BN = G_UNMERGE_VALUES B
434 // C1, ..., CN = G_UNMERGE_VALUES C
435 // A1 = BinOp<Ty/N> B1, C2
436 // ...
437 // AN = BinOp<Ty/N> BN, CN
438 // A = G_MERGE_VALUES A1, ..., AN
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000439
440 // FIXME: add support for when SizeOp0 isn't an exact multiple of
441 // NarrowSize.
442 if (SizeOp0 % NarrowSize != 0)
443 return UnableToLegalize;
444 int NumParts = SizeOp0 / NarrowSize;
Quentin Colombetc2f3cea2017-10-03 04:53:56 +0000445
446 // List the registers where the destination will be scattered.
447 SmallVector<unsigned, 2> DstRegs;
448 // List the registers where the first argument will be split.
449 SmallVector<unsigned, 2> SrcsReg1;
450 // List the registers where the second argument will be split.
451 SmallVector<unsigned, 2> SrcsReg2;
452 // Create all the temporary registers.
453 for (int i = 0; i < NumParts; ++i) {
454 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
455 unsigned SrcReg1 = MRI.createGenericVirtualRegister(NarrowTy);
456 unsigned SrcReg2 = MRI.createGenericVirtualRegister(NarrowTy);
457
458 DstRegs.push_back(DstReg);
459 SrcsReg1.push_back(SrcReg1);
460 SrcsReg2.push_back(SrcReg2);
461 }
462 // Explode the big arguments into smaller chunks.
463 MIRBuilder.buildUnmerge(SrcsReg1, MI.getOperand(1).getReg());
464 MIRBuilder.buildUnmerge(SrcsReg2, MI.getOperand(2).getReg());
465
466 // Do the operation on each small part.
467 for (int i = 0; i < NumParts; ++i)
468 MIRBuilder.buildOr(DstRegs[i], SrcsReg1[i], SrcsReg2[i]);
469
470 // Gather the destination registers into the final destination.
471 unsigned DstReg = MI.getOperand(0).getReg();
472 MIRBuilder.buildMerge(DstReg, DstRegs);
473 MI.eraseFromParent();
474 return Legalized;
475 }
Tim Northover9656f142016-08-04 20:54:13 +0000476 }
Tim Northover33b07d62016-07-22 20:03:43 +0000477}
478
Tim Northover69fa84a2016-10-14 22:18:18 +0000479LegalizerHelper::LegalizeResult
480LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
Tim Northover3c73e362016-08-23 18:20:09 +0000481 MIRBuilder.setInstr(MI);
482
Tim Northover32335812016-08-04 18:35:11 +0000483 switch (MI.getOpcode()) {
484 default:
485 return UnableToLegalize;
Tim Northover61c16142016-08-04 21:39:49 +0000486 case TargetOpcode::G_ADD:
487 case TargetOpcode::G_AND:
488 case TargetOpcode::G_MUL:
489 case TargetOpcode::G_OR:
490 case TargetOpcode::G_XOR:
Justin Bognerddb80ae2017-01-19 07:51:17 +0000491 case TargetOpcode::G_SUB:
492 case TargetOpcode::G_SHL: {
Tim Northover32335812016-08-04 18:35:11 +0000493 // Perform operation at larger width (any extension is fine here, high bits
494 // don't affect the result) and then truncate the result back to the
495 // original type.
Tim Northover0f140c72016-09-09 11:46:34 +0000496 unsigned Src1Ext = MRI.createGenericVirtualRegister(WideTy);
497 unsigned Src2Ext = MRI.createGenericVirtualRegister(WideTy);
498 MIRBuilder.buildAnyExt(Src1Ext, MI.getOperand(1).getReg());
499 MIRBuilder.buildAnyExt(Src2Ext, MI.getOperand(2).getReg());
Tim Northover32335812016-08-04 18:35:11 +0000500
Tim Northover0f140c72016-09-09 11:46:34 +0000501 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
502 MIRBuilder.buildInstr(MI.getOpcode())
503 .addDef(DstExt)
504 .addUse(Src1Ext)
505 .addUse(Src2Ext);
Tim Northover32335812016-08-04 18:35:11 +0000506
Tim Northover0f140c72016-09-09 11:46:34 +0000507 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northover32335812016-08-04 18:35:11 +0000508 MI.eraseFromParent();
509 return Legalized;
510 }
Tim Northover7a753d92016-08-26 17:46:06 +0000511 case TargetOpcode::G_SDIV:
Justin Bognerddb80ae2017-01-19 07:51:17 +0000512 case TargetOpcode::G_UDIV:
Diana Picusdf4100b2017-07-18 09:08:47 +0000513 case TargetOpcode::G_SREM:
514 case TargetOpcode::G_UREM:
Justin Bognerddb80ae2017-01-19 07:51:17 +0000515 case TargetOpcode::G_ASHR:
516 case TargetOpcode::G_LSHR: {
517 unsigned ExtOp = MI.getOpcode() == TargetOpcode::G_SDIV ||
Diana Picusdf4100b2017-07-18 09:08:47 +0000518 MI.getOpcode() == TargetOpcode::G_SREM ||
Justin Bognerddb80ae2017-01-19 07:51:17 +0000519 MI.getOpcode() == TargetOpcode::G_ASHR
520 ? TargetOpcode::G_SEXT
521 : TargetOpcode::G_ZEXT;
Tim Northover7a753d92016-08-26 17:46:06 +0000522
Tim Northover0f140c72016-09-09 11:46:34 +0000523 unsigned LHSExt = MRI.createGenericVirtualRegister(WideTy);
524 MIRBuilder.buildInstr(ExtOp).addDef(LHSExt).addUse(
525 MI.getOperand(1).getReg());
Tim Northover7a753d92016-08-26 17:46:06 +0000526
Tim Northover0f140c72016-09-09 11:46:34 +0000527 unsigned RHSExt = MRI.createGenericVirtualRegister(WideTy);
528 MIRBuilder.buildInstr(ExtOp).addDef(RHSExt).addUse(
529 MI.getOperand(2).getReg());
Tim Northover7a753d92016-08-26 17:46:06 +0000530
Tim Northover0f140c72016-09-09 11:46:34 +0000531 unsigned ResExt = MRI.createGenericVirtualRegister(WideTy);
532 MIRBuilder.buildInstr(MI.getOpcode())
Tim Northover7a753d92016-08-26 17:46:06 +0000533 .addDef(ResExt)
534 .addUse(LHSExt)
535 .addUse(RHSExt);
536
Tim Northover0f140c72016-09-09 11:46:34 +0000537 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), ResExt);
Tim Northover7a753d92016-08-26 17:46:06 +0000538 MI.eraseFromParent();
539 return Legalized;
540 }
Tim Northover868332d2017-02-06 23:41:27 +0000541 case TargetOpcode::G_SELECT: {
542 if (TypeIdx != 0)
543 return UnableToLegalize;
544
545 // Perform operation at larger width (any extension is fine here, high bits
546 // don't affect the result) and then truncate the result back to the
547 // original type.
548 unsigned Src1Ext = MRI.createGenericVirtualRegister(WideTy);
549 unsigned Src2Ext = MRI.createGenericVirtualRegister(WideTy);
550 MIRBuilder.buildAnyExt(Src1Ext, MI.getOperand(2).getReg());
551 MIRBuilder.buildAnyExt(Src2Ext, MI.getOperand(3).getReg());
552
553 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
554 MIRBuilder.buildInstr(TargetOpcode::G_SELECT)
555 .addDef(DstExt)
556 .addReg(MI.getOperand(1).getReg())
557 .addUse(Src1Ext)
558 .addUse(Src2Ext);
559
560 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
561 MI.eraseFromParent();
562 return Legalized;
563 }
Ahmed Bougachab6137062017-01-23 21:10:14 +0000564 case TargetOpcode::G_FPTOSI:
565 case TargetOpcode::G_FPTOUI: {
566 if (TypeIdx != 0)
567 return UnableToLegalize;
568
569 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
570 MIRBuilder.buildInstr(MI.getOpcode())
571 .addDef(DstExt)
572 .addUse(MI.getOperand(1).getReg());
573
574 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
575 MI.eraseFromParent();
576 return Legalized;
577 }
Ahmed Bougachad2948232017-01-20 01:37:24 +0000578 case TargetOpcode::G_SITOFP:
579 case TargetOpcode::G_UITOFP: {
580 if (TypeIdx != 1)
581 return UnableToLegalize;
582
583 unsigned Src = MI.getOperand(1).getReg();
584 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
585
586 if (MI.getOpcode() == TargetOpcode::G_SITOFP) {
587 MIRBuilder.buildSExt(SrcExt, Src);
588 } else {
589 assert(MI.getOpcode() == TargetOpcode::G_UITOFP && "Unexpected conv op");
590 MIRBuilder.buildZExt(SrcExt, Src);
591 }
592
593 MIRBuilder.buildInstr(MI.getOpcode())
594 .addDef(MI.getOperand(0).getReg())
595 .addUse(SrcExt);
596
597 MI.eraseFromParent();
598 return Legalized;
599 }
Tim Northover0e6afbd2017-02-06 21:56:47 +0000600 case TargetOpcode::G_INSERT: {
601 if (TypeIdx != 0)
602 return UnableToLegalize;
603
604 unsigned Src = MI.getOperand(1).getReg();
605 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
606 MIRBuilder.buildAnyExt(SrcExt, Src);
607
608 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
609 auto MIB = MIRBuilder.buildInsert(DstExt, SrcExt, MI.getOperand(2).getReg(),
610 MI.getOperand(3).getImm());
611 for (unsigned OpNum = 4; OpNum < MI.getNumOperands(); OpNum += 2) {
612 MIB.addReg(MI.getOperand(OpNum).getReg());
613 MIB.addImm(MI.getOperand(OpNum + 1).getImm());
614 }
615
616 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
617 MI.eraseFromParent();
618 return Legalized;
619 }
Tim Northover3c73e362016-08-23 18:20:09 +0000620 case TargetOpcode::G_LOAD: {
Rui Ueyamaa5edf652016-09-09 18:37:08 +0000621 assert(alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) ==
622 WideTy.getSizeInBits() &&
Tim Northover3c73e362016-08-23 18:20:09 +0000623 "illegal to increase number of bytes loaded");
624
Tim Northover0f140c72016-09-09 11:46:34 +0000625 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
626 MIRBuilder.buildLoad(DstExt, MI.getOperand(1).getReg(),
627 **MI.memoperands_begin());
628 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northover3c73e362016-08-23 18:20:09 +0000629 MI.eraseFromParent();
630 return Legalized;
631 }
632 case TargetOpcode::G_STORE: {
Tim Northover548feee2017-03-21 22:22:05 +0000633 if (MRI.getType(MI.getOperand(0).getReg()) != LLT::scalar(1) ||
634 WideTy != LLT::scalar(8))
635 return UnableToLegalize;
636
637 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
638 auto Content = TLI.getBooleanContents(false, false);
639
640 unsigned ExtOp = TargetOpcode::G_ANYEXT;
641 if (Content == TargetLoweringBase::ZeroOrOneBooleanContent)
642 ExtOp = TargetOpcode::G_ZEXT;
643 else if (Content == TargetLoweringBase::ZeroOrNegativeOneBooleanContent)
644 ExtOp = TargetOpcode::G_SEXT;
645 else
646 ExtOp = TargetOpcode::G_ANYEXT;
Tim Northover3c73e362016-08-23 18:20:09 +0000647
Tim Northover0f140c72016-09-09 11:46:34 +0000648 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
Tim Northover548feee2017-03-21 22:22:05 +0000649 MIRBuilder.buildInstr(ExtOp).addDef(SrcExt).addUse(
650 MI.getOperand(0).getReg());
Tim Northover0f140c72016-09-09 11:46:34 +0000651 MIRBuilder.buildStore(SrcExt, MI.getOperand(1).getReg(),
652 **MI.memoperands_begin());
Tim Northover3c73e362016-08-23 18:20:09 +0000653 MI.eraseFromParent();
654 return Legalized;
655 }
Tim Northoverea904f92016-08-19 22:40:00 +0000656 case TargetOpcode::G_CONSTANT: {
Tim Northover0f140c72016-09-09 11:46:34 +0000657 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
Tim Northover9267ac52016-12-05 21:47:07 +0000658 MIRBuilder.buildConstant(DstExt, *MI.getOperand(1).getCImm());
Tim Northover0f140c72016-09-09 11:46:34 +0000659 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northoverea904f92016-08-19 22:40:00 +0000660 MI.eraseFromParent();
661 return Legalized;
662 }
Tim Northovera11be042016-08-19 22:40:08 +0000663 case TargetOpcode::G_FCONSTANT: {
Tim Northover0f140c72016-09-09 11:46:34 +0000664 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
665 MIRBuilder.buildFConstant(DstExt, *MI.getOperand(1).getFPImm());
666 MIRBuilder.buildFPTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northovera11be042016-08-19 22:40:08 +0000667 MI.eraseFromParent();
668 return Legalized;
669 }
Tim Northoverb3a0be42016-08-23 21:01:20 +0000670 case TargetOpcode::G_BRCOND: {
Tim Northover0f140c72016-09-09 11:46:34 +0000671 unsigned TstExt = MRI.createGenericVirtualRegister(WideTy);
672 MIRBuilder.buildAnyExt(TstExt, MI.getOperand(0).getReg());
673 MIRBuilder.buildBrCond(TstExt, *MI.getOperand(1).getMBB());
Tim Northoverb3a0be42016-08-23 21:01:20 +0000674 MI.eraseFromParent();
675 return Legalized;
676 }
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000677 case TargetOpcode::G_FCMP: {
678 unsigned Op0Ext, Op1Ext, DstReg;
679 unsigned Cmp1 = MI.getOperand(2).getReg();
680 unsigned Cmp2 = MI.getOperand(3).getReg();
681 if (TypeIdx == 0) {
682 Op0Ext = Cmp1;
683 Op1Ext = Cmp2;
684 DstReg = MRI.createGenericVirtualRegister(WideTy);
685 } else {
686 Op0Ext = MRI.createGenericVirtualRegister(WideTy);
687 Op1Ext = MRI.createGenericVirtualRegister(WideTy);
688 DstReg = MI.getOperand(0).getReg();
689 MIRBuilder.buildInstr(TargetOpcode::G_FPEXT, Op0Ext, Cmp1);
690 MIRBuilder.buildInstr(TargetOpcode::G_FPEXT, Op1Ext, Cmp2);
691 }
692 MIRBuilder.buildFCmp(
693 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()),
694 DstReg, Op0Ext, Op1Ext);
695 if (TypeIdx == 0)
696 MIRBuilder.buildInstr(TargetOpcode::G_TRUNC, MI.getOperand(0).getReg(),
697 DstReg);
698 MI.eraseFromParent();
699 return Legalized;
700 }
Tim Northover6cd4b232016-08-23 21:01:26 +0000701 case TargetOpcode::G_ICMP: {
Tim Northover051b8ad2016-08-26 17:46:17 +0000702 bool IsSigned = CmpInst::isSigned(
703 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()));
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000704 unsigned Cmp1 = MI.getOperand(2).getReg();
705 unsigned Cmp2 = MI.getOperand(3).getReg();
706 unsigned Op0Ext, Op1Ext, DstReg;
707 if (TypeIdx == 0) {
708 Op0Ext = Cmp1;
709 Op1Ext = Cmp2;
710 DstReg = MRI.createGenericVirtualRegister(WideTy);
Tim Northover6cd4b232016-08-23 21:01:26 +0000711 } else {
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000712 Op0Ext = MRI.createGenericVirtualRegister(WideTy);
713 Op1Ext = MRI.createGenericVirtualRegister(WideTy);
714 DstReg = MI.getOperand(0).getReg();
715 if (IsSigned) {
716 MIRBuilder.buildSExt(Op0Ext, Cmp1);
717 MIRBuilder.buildSExt(Op1Ext, Cmp2);
718 } else {
719 MIRBuilder.buildZExt(Op0Ext, Cmp1);
720 MIRBuilder.buildZExt(Op1Ext, Cmp2);
721 }
Tim Northover6cd4b232016-08-23 21:01:26 +0000722 }
Tim Northover051b8ad2016-08-26 17:46:17 +0000723 MIRBuilder.buildICmp(
Tim Northover051b8ad2016-08-26 17:46:17 +0000724 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()),
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000725 DstReg, Op0Ext, Op1Ext);
726 if (TypeIdx == 0)
727 MIRBuilder.buildInstr(TargetOpcode::G_TRUNC, MI.getOperand(0).getReg(),
728 DstReg);
Tim Northover051b8ad2016-08-26 17:46:17 +0000729 MI.eraseFromParent();
730 return Legalized;
Tim Northover6cd4b232016-08-23 21:01:26 +0000731 }
Tim Northover22d82cf2016-09-15 11:02:19 +0000732 case TargetOpcode::G_GEP: {
733 assert(TypeIdx == 1 && "unable to legalize pointer of GEP");
734 unsigned OffsetExt = MRI.createGenericVirtualRegister(WideTy);
735 MIRBuilder.buildSExt(OffsetExt, MI.getOperand(2).getReg());
736 MI.getOperand(2).setReg(OffsetExt);
737 return Legalized;
738 }
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000739 case TargetOpcode::G_PHI: {
740 assert(TypeIdx == 0 && "Expecting only Idx 0");
David Blaikie196f53b22017-08-25 16:46:07 +0000741 auto getExtendedReg = [&](unsigned Reg, MachineBasicBlock &MBB) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000742 auto FirstTermIt = MBB.getFirstTerminator();
743 MIRBuilder.setInsertPt(MBB, FirstTermIt);
744 MachineInstr *DefMI = MRI.getVRegDef(Reg);
745 MachineInstrBuilder MIB;
746 if (DefMI->getOpcode() == TargetOpcode::G_TRUNC)
747 MIB = MIRBuilder.buildAnyExtOrTrunc(WideTy,
748 DefMI->getOperand(1).getReg());
749 else
750 MIB = MIRBuilder.buildAnyExt(WideTy, Reg);
751 return MIB->getOperand(0).getReg();
752 };
753 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI, WideTy);
754 for (auto OpIt = MI.operands_begin() + 1, OpE = MI.operands_end();
755 OpIt != OpE;) {
756 unsigned Reg = OpIt++->getReg();
757 MachineBasicBlock *OpMBB = OpIt++->getMBB();
758 MIB.addReg(getExtendedReg(Reg, *OpMBB));
759 MIB.addMBB(OpMBB);
760 }
761 auto *MBB = MI.getParent();
762 MIRBuilder.setInsertPt(*MBB, MBB->getFirstNonPHI());
763 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(),
764 MIB->getOperand(0).getReg());
765 MI.eraseFromParent();
766 return Legalized;
767 }
Tim Northover32335812016-08-04 18:35:11 +0000768 }
Tim Northover33b07d62016-07-22 20:03:43 +0000769}
770
Tim Northover69fa84a2016-10-14 22:18:18 +0000771LegalizerHelper::LegalizeResult
772LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
Tim Northovercecee562016-08-26 17:46:13 +0000773 using namespace TargetOpcode;
Tim Northovercecee562016-08-26 17:46:13 +0000774 MIRBuilder.setInstr(MI);
775
776 switch(MI.getOpcode()) {
777 default:
778 return UnableToLegalize;
779 case TargetOpcode::G_SREM:
780 case TargetOpcode::G_UREM: {
Tim Northover0f140c72016-09-09 11:46:34 +0000781 unsigned QuotReg = MRI.createGenericVirtualRegister(Ty);
782 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV)
Tim Northovercecee562016-08-26 17:46:13 +0000783 .addDef(QuotReg)
784 .addUse(MI.getOperand(1).getReg())
785 .addUse(MI.getOperand(2).getReg());
786
Tim Northover0f140c72016-09-09 11:46:34 +0000787 unsigned ProdReg = MRI.createGenericVirtualRegister(Ty);
788 MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2).getReg());
789 MIRBuilder.buildSub(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(),
790 ProdReg);
Tim Northovercecee562016-08-26 17:46:13 +0000791 MI.eraseFromParent();
792 return Legalized;
793 }
Tim Northover0a9b2792017-02-08 21:22:15 +0000794 case TargetOpcode::G_SMULO:
795 case TargetOpcode::G_UMULO: {
796 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
797 // result.
798 unsigned Res = MI.getOperand(0).getReg();
799 unsigned Overflow = MI.getOperand(1).getReg();
800 unsigned LHS = MI.getOperand(2).getReg();
801 unsigned RHS = MI.getOperand(3).getReg();
802
803 MIRBuilder.buildMul(Res, LHS, RHS);
804
805 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
806 ? TargetOpcode::G_SMULH
807 : TargetOpcode::G_UMULH;
808
809 unsigned HiPart = MRI.createGenericVirtualRegister(Ty);
810 MIRBuilder.buildInstr(Opcode)
811 .addDef(HiPart)
812 .addUse(LHS)
813 .addUse(RHS);
814
815 unsigned Zero = MRI.createGenericVirtualRegister(Ty);
816 MIRBuilder.buildConstant(Zero, 0);
817 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
818 MI.eraseFromParent();
819 return Legalized;
820 }
Volkan Keles5698b2a2017-03-08 18:09:14 +0000821 case TargetOpcode::G_FNEG: {
822 // TODO: Handle vector types once we are able to
823 // represent them.
824 if (Ty.isVector())
825 return UnableToLegalize;
826 unsigned Res = MI.getOperand(0).getReg();
827 Type *ZeroTy;
828 LLVMContext &Ctx = MIRBuilder.getMF().getFunction()->getContext();
829 switch (Ty.getSizeInBits()) {
830 case 16:
831 ZeroTy = Type::getHalfTy(Ctx);
832 break;
833 case 32:
834 ZeroTy = Type::getFloatTy(Ctx);
835 break;
836 case 64:
837 ZeroTy = Type::getDoubleTy(Ctx);
838 break;
839 default:
840 llvm_unreachable("unexpected floating-point type");
841 }
842 ConstantFP &ZeroForNegation =
843 *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy));
844 unsigned Zero = MRI.createGenericVirtualRegister(Ty);
845 MIRBuilder.buildFConstant(Zero, ZeroForNegation);
846 MIRBuilder.buildInstr(TargetOpcode::G_FSUB)
847 .addDef(Res)
848 .addUse(Zero)
849 .addUse(MI.getOperand(1).getReg());
850 MI.eraseFromParent();
851 return Legalized;
852 }
Volkan Keles225921a2017-03-10 21:25:09 +0000853 case TargetOpcode::G_FSUB: {
854 // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)).
855 // First, check if G_FNEG is marked as Lower. If so, we may
856 // end up with an infinite loop as G_FSUB is used to legalize G_FNEG.
857 if (LI.getAction({G_FNEG, Ty}).first == LegalizerInfo::Lower)
858 return UnableToLegalize;
859 unsigned Res = MI.getOperand(0).getReg();
860 unsigned LHS = MI.getOperand(1).getReg();
861 unsigned RHS = MI.getOperand(2).getReg();
862 unsigned Neg = MRI.createGenericVirtualRegister(Ty);
863 MIRBuilder.buildInstr(TargetOpcode::G_FNEG).addDef(Neg).addUse(RHS);
864 MIRBuilder.buildInstr(TargetOpcode::G_FADD)
865 .addDef(Res)
866 .addUse(LHS)
867 .addUse(Neg);
868 MI.eraseFromParent();
869 return Legalized;
870 }
Tim Northovercecee562016-08-26 17:46:13 +0000871 }
872}
873
Tim Northover69fa84a2016-10-14 22:18:18 +0000874LegalizerHelper::LegalizeResult
875LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
876 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000877 // FIXME: Don't know how to handle secondary types yet.
878 if (TypeIdx != 0)
879 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000880 switch (MI.getOpcode()) {
881 default:
882 return UnableToLegalize;
883 case TargetOpcode::G_ADD: {
884 unsigned NarrowSize = NarrowTy.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000885 unsigned DstReg = MI.getOperand(0).getReg();
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000886 unsigned Size = MRI.getType(DstReg).getSizeInBits();
887 int NumParts = Size / NarrowSize;
888 // FIXME: Don't know how to handle the situation where the small vectors
889 // aren't all the same size yet.
890 if (Size % NarrowSize != 0)
891 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000892
893 MIRBuilder.setInstr(MI);
894
Tim Northoverb18ea162016-09-20 15:20:36 +0000895 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
Tim Northover33b07d62016-07-22 20:03:43 +0000896 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
897 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
898
899 for (int i = 0; i < NumParts; ++i) {
Tim Northover0f140c72016-09-09 11:46:34 +0000900 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
901 MIRBuilder.buildAdd(DstReg, Src1Regs[i], Src2Regs[i]);
Tim Northover33b07d62016-07-22 20:03:43 +0000902 DstRegs.push_back(DstReg);
903 }
904
Tim Northoverbf017292017-03-03 22:46:09 +0000905 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northover33b07d62016-07-22 20:03:43 +0000906 MI.eraseFromParent();
907 return Legalized;
908 }
909 }
910}