blob: e7ea2b4563f96af3685afee9e8b91ce590724650 [file] [log] [blame]
Matthias Braun31d19d42016-05-10 03:21:59 +00001//===-- TargetPassConfig.cpp - Target independent code generation passes --===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
16
Chandler Carruth17e0bc32015-08-06 07:33:15 +000017#include "llvm/Analysis/BasicAliasAnalysis.h"
George Burgess IVbfa401e2016-07-06 00:26:41 +000018#include "llvm/Analysis/CFLAndersAliasAnalysis.h"
19#include "llvm/Analysis/CFLSteensAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000020#include "llvm/Analysis/CallGraphSCCPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000022#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000023#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000025#include "llvm/CodeGen/RegAllocRegistry.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000026#include "llvm/CodeGen/RegisterUsageInfo.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000030#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000031#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000032#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000033#include "llvm/Support/raw_ostream.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/Target/TargetMachine.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000035#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000037#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000038
Chris Lattner27dd6422003-12-28 07:59:53 +000039using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000040
Matthias Braune2d2ead2016-12-08 00:16:08 +000041static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
42 cl::desc("Disable Post Regalloc Scheduler"));
Andrew Trickde401d32012-02-04 02:56:48 +000043static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
44 cl::desc("Disable branch folding"));
45static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
46 cl::desc("Disable tail duplication"));
47static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
48 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000049static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000050 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
52 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000053static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
54 cl::desc("Disable Stack Slot Coloring"));
55static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
56 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000057static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
58 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000059static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
60 cl::desc("Disable Machine LICM"));
61static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
62 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000063static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
64 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000065 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000066static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
67 cl::Hidden,
68 cl::desc("Disable Machine LICM"));
69static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
70 cl::desc("Disable Machine Sinking"));
71static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
72 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000073static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
74 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000075static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
76 cl::desc("Disable Codegen Prepare"));
77static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000078 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000079static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
80 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000081static cl::opt<bool> EnableImplicitNullChecks(
82 "enable-implicit-null-checks",
83 cl::desc("Fold null checks into faulting memory operations"),
84 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000085static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
86 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
87static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
88 cl::desc("Print LLVM IR input to isel pass"));
89static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
90 cl::desc("Dump garbage collector data"));
91static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
92 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000093 cl::init(false),
94 cl::ZeroOrMore);
95
Bob Wilson33e51882012-05-30 00:17:12 +000096static cl::opt<std::string>
97PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
98 cl::desc("Print machine instrs"),
99 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +0000100
Quentin Colombet1c06a732016-08-31 18:43:04 +0000101static cl::opt<int> EnableGlobalISelAbort(
Quentin Colombet0de43b22016-08-26 22:32:59 +0000102 "global-isel-abort", cl::Hidden,
103 cl::desc("Enable abort calls when \"global\" instruction selection "
Quentin Colombet1c06a732016-08-31 18:43:04 +0000104 "fails to lower/select an instruction: 0 disable the abort, "
105 "1 enable the abort, and "
106 "2 disable the abort but emit a diagnostic on failure"),
107 cl::init(1));
Quentin Colombet0de43b22016-08-26 22:32:59 +0000108
Andrew Trick17080b92013-12-28 21:56:51 +0000109// Temporary option to allow experimenting with MachineScheduler as a post-RA
110// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000111// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
112// Targets can return true in targetSchedulesPostRAScheduling() and
113// insert a PostRA scheduling pass wherever it wants.
114cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000115 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
116
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000117// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000118static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
119 cl::desc("Run live interval analysis earlier in the pipeline"));
120
George Burgess IVbfa401e2016-07-06 00:26:41 +0000121// Experimental option to use CFL-AA in codegen
122enum class CFLAAType { None, Steensgaard, Andersen, Both };
123static cl::opt<CFLAAType> UseCFLAA(
124 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
125 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
126 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
127 clEnumValN(CFLAAType::Steensgaard, "steens",
128 "Enable unification-based CFL-AA"),
129 clEnumValN(CFLAAType::Andersen, "anders",
130 "Enable inclusion-based CFL-AA"),
131 clEnumValN(CFLAAType::Both, "both",
Mehdi Amini732afdd2016-10-08 19:41:06 +0000132 "Enable both variants of CFL-AA")));
Hal Finkel445dda52014-09-02 22:12:54 +0000133
Andrew Tricke9a951c2012-02-15 03:21:51 +0000134/// Allow standard passes to be disabled by command line options. This supports
135/// simple binary flags that either suppress the pass or do nothing.
136/// i.e. -disable-mypass=false has no effect.
137/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000138static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
139 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000140 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000141 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000142 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000143}
144
Andrew Tricke9a951c2012-02-15 03:21:51 +0000145/// Allow standard passes to be disabled by the command line, regardless of who
146/// is adding the pass.
147///
148/// StandardID is the pass identified in the standard pass pipeline and provided
149/// to addPass(). It may be a target-specific ID in the case that the target
150/// directly adds its own pass, but in that case we harmlessly fall through.
151///
152/// TargetID is the pass that the target has configured to override StandardID.
153///
154/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
155/// pass to run. This allows multiple options to control a single pass depending
156/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000157static IdentifyingPassPtr overridePass(AnalysisID StandardID,
158 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000159 if (StandardID == &PostRASchedulerID)
Matthias Braune2d2ead2016-12-08 00:16:08 +0000160 return applyDisable(TargetID, DisablePostRASched);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000161
162 if (StandardID == &BranchFolderPassID)
163 return applyDisable(TargetID, DisableBranchFold);
164
165 if (StandardID == &TailDuplicateID)
166 return applyDisable(TargetID, DisableTailDuplicate);
167
168 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
169 return applyDisable(TargetID, DisableEarlyTailDup);
170
171 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000172 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000173
174 if (StandardID == &StackSlotColoringID)
175 return applyDisable(TargetID, DisableSSC);
176
177 if (StandardID == &DeadMachineInstructionElimID)
178 return applyDisable(TargetID, DisableMachineDCE);
179
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000180 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000181 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000182
Andrew Tricke9a951c2012-02-15 03:21:51 +0000183 if (StandardID == &MachineLICMID)
184 return applyDisable(TargetID, DisableMachineLICM);
185
186 if (StandardID == &MachineCSEID)
187 return applyDisable(TargetID, DisableMachineCSE);
188
Andrew Tricke9a951c2012-02-15 03:21:51 +0000189 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
190 return applyDisable(TargetID, DisablePostRAMachineLICM);
191
192 if (StandardID == &MachineSinkingID)
193 return applyDisable(TargetID, DisableMachineSink);
194
195 if (StandardID == &MachineCopyPropagationID)
196 return applyDisable(TargetID, DisableCopyProp);
197
198 return TargetID;
199}
200
Jim Laskey29e635d2006-08-02 12:30:23 +0000201//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000202/// TargetPassConfig
203//===---------------------------------------------------------------------===//
204
205INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
206 "Target Pass Configuration", false, false)
207char TargetPassConfig::ID = 0;
208
Andrew Tricke9a951c2012-02-15 03:21:51 +0000209// Pseudo Pass IDs.
210char TargetPassConfig::EarlyTailDuplicateID = 0;
211char TargetPassConfig::PostRAMachineLICMID = 0;
212
Justin Bogner468c9982015-10-08 00:36:22 +0000213namespace {
214struct InsertedPass {
215 AnalysisID TargetPassID;
216 IdentifyingPassPtr InsertedPassID;
217 bool VerifyAfter;
218 bool PrintAfter;
219
220 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
221 bool VerifyAfter, bool PrintAfter)
222 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
223 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
224
225 Pass *getInsertedPass() const {
226 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
227 if (InsertedPassID.isInstance())
228 return InsertedPassID.getInstance();
229 Pass *NP = Pass::createPass(InsertedPassID.getID());
230 assert(NP && "Pass ID not registered");
231 return NP;
232 }
233};
234}
235
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000236namespace llvm {
237class PassConfigImpl {
238public:
239 // List of passes explicitly substituted by this target. Normally this is
240 // empty, but it is a convenient way to suppress or replace specific passes
241 // that are part of a standard pass pipeline without overridding the entire
242 // pipeline. This mechanism allows target options to inherit a standard pass's
243 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000244 // default by substituting a pass ID of zero, and the user may still enable
245 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000246 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000247
248 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
249 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000250 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000251};
252} // namespace llvm
253
Andrew Trickb7551332012-02-04 02:56:45 +0000254// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000255TargetPassConfig::~TargetPassConfig() {
256 delete Impl;
257}
Andrew Trickb7551332012-02-04 02:56:45 +0000258
Andrew Trick58648e42012-02-08 21:22:48 +0000259// Out of line constructor provides default values for pass options and
260// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000261TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Matthias Braun729c9892016-09-23 21:46:02 +0000262 : ImmutablePass(ID), PM(&pm), Started(true), Stopped(false),
Alex Lorenze2d75232015-07-06 17:44:26 +0000263 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Junmo Park3347e782016-01-18 06:42:51 +0000264 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000265
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000266 Impl = new PassConfigImpl();
267
Andrew Trickb7551332012-02-04 02:56:45 +0000268 // Register all target independent codegen passes to activate their PassIDs,
269 // including this pass itself.
270 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000271
Chandler Carruth7b560d42015-09-09 17:55:00 +0000272 // Also register alias analysis passes required by codegen passes.
273 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
274 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
275
Andrew Tricke9a951c2012-02-15 03:21:51 +0000276 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000277 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
278 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000279
280 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
281 TM->Options.PrintMachineCode = true;
Andrew Trickb7551332012-02-04 02:56:45 +0000282}
283
Matthias Braun31d19d42016-05-10 03:21:59 +0000284CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
285 return TM->getOptLevel();
286}
287
Bob Wilson33e51882012-05-30 00:17:12 +0000288/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000289void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000290 IdentifyingPassPtr InsertedPassID,
291 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000292 assert(((!InsertedPassID.isInstance() &&
293 TargetPassID != InsertedPassID.getID()) ||
294 (InsertedPassID.isInstance() &&
295 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000296 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000297 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
298 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000299}
300
Andrew Trickb7551332012-02-04 02:56:45 +0000301/// createPassConfig - Create a pass configuration object to be used by
302/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
303///
304/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000305TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
306 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000307}
308
309TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000310 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000311 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
312}
313
Andrew Trickdd37d522012-02-08 21:22:39 +0000314// Helper to verify the analysis is really immutable.
315void TargetPassConfig::setOpt(bool &Opt, bool Val) {
316 assert(!Initialized && "PassConfig is immutable");
317 Opt = Val;
318}
319
Bob Wilsonb9b69362012-07-02 19:48:37 +0000320void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000321 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000322 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000323}
Andrew Trickee874db2012-02-11 07:11:32 +0000324
Andrew Tricke2203232013-04-10 01:06:56 +0000325IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
326 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000327 I = Impl->TargetPasses.find(ID);
328 if (I == Impl->TargetPasses.end())
329 return ID;
330 return I->second;
331}
332
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000333bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
334 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
335 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
336 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
337 FinalPtr.getID() != ID;
338}
339
Bob Wilsoncac3b902012-07-02 19:48:45 +0000340/// Add a pass to the PassManager if that pass is supposed to be run. If the
341/// Started/Stopped flags indicate either that the compilation should start at
342/// a later pass or that it should stop after an earlier pass, then do not add
343/// the pass. Finally, compare the current pass against the StartAfter
344/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000345void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000346 assert(!Initialized && "PassConfig is immutable");
347
Chandler Carruth34263a02012-07-02 22:56:41 +0000348 // Cache the Pass ID here in case the pass manager finds this pass is
349 // redundant with ones already scheduled / available, and deletes it.
350 // Fundamentally, once we add the pass to the manager, we no longer own it
351 // and shouldn't reference it.
352 AnalysisID PassID = P->getPassID();
353
Alex Lorenze2d75232015-07-06 17:44:26 +0000354 if (StartBefore == PassID)
355 Started = true;
Matthias Braun729c9892016-09-23 21:46:02 +0000356 if (StopBefore == PassID)
357 Stopped = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000358 if (Started && !Stopped) {
359 std::string Banner;
360 // Construct banner message before PM->add() as that may delete the pass.
361 if (AddingMachinePasses && (printAfter || verifyAfter))
362 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000363 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000364 if (AddingMachinePasses) {
365 if (printAfter)
366 addPrintPass(Banner);
367 if (verifyAfter)
368 addVerifyPass(Banner);
369 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000370
371 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000372 for (auto IP : Impl->InsertedPasses) {
373 if (IP.TargetPassID == PassID)
374 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000375 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000376 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000377 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000378 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000379 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000380 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000381 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000382 Started = true;
383 if (Stopped && !Started)
384 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000385}
386
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000387/// Add a CodeGen pass at this point in the pipeline after checking for target
388/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000389///
390/// addPass cannot return a pointer to the pass instance because is internal the
391/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000392AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
393 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000394 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
395 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
396 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000397 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000398
Andrew Tricke2203232013-04-10 01:06:56 +0000399 Pass *P;
400 if (FinalPtr.isInstance())
401 P = FinalPtr.getInstance();
402 else {
403 P = Pass::createPass(FinalPtr.getID());
404 if (!P)
405 llvm_unreachable("Pass ID not registered");
406 }
407 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000408 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000409
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000410 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000411}
Andrew Trickde401d32012-02-04 02:56:48 +0000412
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000413void TargetPassConfig::printAndVerify(const std::string &Banner) {
414 addPrintPass(Banner);
415 addVerifyPass(Banner);
416}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000417
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000418void TargetPassConfig::addPrintPass(const std::string &Banner) {
419 if (TM->shouldPrintMachineCode())
420 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
421}
422
423void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000424 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000425 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000426}
427
Andrew Trickf8ea1082012-02-04 02:56:59 +0000428/// Add common target configurable passes that perform LLVM IR to IR transforms
429/// following machine independent optimization.
430void TargetPassConfig::addIRPasses() {
George Burgess IVbfa401e2016-07-06 00:26:41 +0000431 switch (UseCFLAA) {
432 case CFLAAType::Steensgaard:
433 addPass(createCFLSteensAAWrapperPass());
434 break;
435 case CFLAAType::Andersen:
436 addPass(createCFLAndersAAWrapperPass());
437 break;
438 case CFLAAType::Both:
439 addPass(createCFLAndersAAWrapperPass());
440 addPass(createCFLSteensAAWrapperPass());
441 break;
442 default:
443 break;
444 }
445
Andrew Trickde401d32012-02-04 02:56:48 +0000446 // Basic AliasAnalysis support.
447 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
448 // BasicAliasAnalysis wins if they disagree. This is intended to help
449 // support "obvious" type-punning idioms.
Chandler Carruth7b560d42015-09-09 17:55:00 +0000450 addPass(createTypeBasedAAWrapperPass());
451 addPass(createScopedNoAliasAAWrapperPass());
452 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000453
454 // Before running any passes, run the verifier to determine if the input
455 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000456 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000457 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000458
459 // Run loop strength reduction before anything else.
460 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000461 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000462 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000463 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000464 }
465
Philip Reames23cf2e22015-01-28 19:28:03 +0000466 // Run GC lowering passes for builtin collectors
467 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000468 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000469 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000470
471 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000472 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000473
474 // Prepare expensive constants for SelectionDAG.
475 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
476 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000477
478 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
479 addPass(createPartiallyInlineLibCallsPass());
Hal Finkel40d7f5c2016-09-01 09:42:39 +0000480
481 // Insert calls to mcount-like functions.
482 addPass(createCountingFunctionInserterPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000483}
484
485/// Turn exception handling constructs into something the code generators can
486/// handle.
487void TargetPassConfig::addPassesToHandleExceptions() {
Alex Bradbury3447ca32016-08-18 13:08:58 +0000488 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
489 assert(MCAI && "No MCAsmInfo");
490 switch (MCAI->getExceptionHandlingType()) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000491 case ExceptionHandling::SjLj:
492 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
493 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
494 // catch info can get misplaced when a selector ends up more than one block
495 // removed from the parent invoke(s). This could happen when a landing
496 // pad is shared by multiple invokes and is also a target of a normal
497 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000498 addPass(createSjLjEHPreparePass());
Justin Bognerb03fd122016-08-17 05:10:15 +0000499 LLVM_FALLTHROUGH;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000500 case ExceptionHandling::DwarfCFI:
501 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000502 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000503 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000504 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000505 // We support using both GCC-style and MSVC-style exceptions on Windows, so
506 // add both preparation passes. Each pass will only actually run if it
507 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000508 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000509 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000510 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000511 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000512 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000513
514 // The lower invoke pass may create unreachable code. Remove it.
515 addPass(createUnreachableBlockEliminationPass());
516 break;
517 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000518}
Andrew Trickde401d32012-02-04 02:56:48 +0000519
Bill Wendlingc786b312012-11-30 22:08:55 +0000520/// Add pass to prepare the LLVM IR for code generation. This should be done
521/// before exception handling preparation passes.
522void TargetPassConfig::addCodeGenPrepare() {
523 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000524 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000525 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000526}
527
Andrew Trickf8ea1082012-02-04 02:56:59 +0000528/// Add common passes that perform LLVM IR to IR transforms in preparation for
529/// instruction selection.
530void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000531 addPreISel();
532
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000533 // Force codegen to run according to the callgraph.
Mehdi Aminicfed2562016-07-13 23:39:46 +0000534 if (TM->Options.EnableIPRA)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000535 addPass(new DummyCGSCCPass);
536
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000537 // Add both the safe stack and the stack protection passes: each of them will
538 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000539 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000540 addPass(createStackProtectorPass(TM));
541
Andrew Trickde401d32012-02-04 02:56:48 +0000542 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000543 addPass(createPrintFunctionPass(
544 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000545
546 // All passes which modify the LLVM IR are now complete; run the verifier
547 // to ensure that the IR is valid.
548 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000549 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000550}
Andrew Trickde401d32012-02-04 02:56:48 +0000551
Andrew Trickf5426752012-02-09 00:40:55 +0000552/// Add the complete set of target-independent postISel code generator passes.
553///
554/// This can be read as the standard order of major LLVM CodeGen stages. Stages
555/// with nontrivial configuration or multiple passes are broken out below in
556/// add%Stage routines.
557///
558/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
559/// addPre/Post methods with empty header implementations allow injecting
560/// target-specific fixups just before or after major stages. Additionally,
561/// targets have the flexibility to change pass order within a stage by
562/// overriding default implementation of add%Stage routines below. Each
563/// technique has maintainability tradeoffs because alternate pass orders are
564/// not well supported. addPre/Post works better if the target pass is easily
565/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000566/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000567///
568/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
569/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000570void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000571 AddingMachinePasses = true;
572
Bob Wilson33e51882012-05-30 00:17:12 +0000573 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000574 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
575 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000576 const PassRegistry *PR = PassRegistry::getPassRegistry();
577 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000578 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000579 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000580 const char *TID = (const char *)(TPI->getTypeInfo());
581 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000582 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000583 }
584
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000585 // Print the instruction selected machine code...
586 printAndVerify("After Instruction Selection");
587
Matthias Braun35a024f2016-10-28 18:05:05 +0000588 if (TM->Options.EnableIPRA)
589 addPass(createRegUsageInfoPropPass());
590
Andrew Trickde401d32012-02-04 02:56:48 +0000591 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000592 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000593
Andrew Trickf5426752012-02-09 00:40:55 +0000594 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000595 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000596 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000597 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000598 // If the target requests it, assign local variables to stack slots relative
599 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000600 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000601 }
602
603 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000604 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000605
Andrew Trickf5426752012-02-09 00:40:55 +0000606 // Run register allocation and passes that are tightly coupled with it,
607 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000608 if (getOptimizeRegAlloc())
609 addOptimizedRegAlloc(createRegAllocPass(true));
610 else
611 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000612
613 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000614 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000615
616 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000617 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000618 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000619
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000620 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
621 // do so if it hasn't been disabled, substituted, or overridden.
622 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
623 addPass(createPrologEpilogInserterPass(TM));
Andrew Trickde401d32012-02-04 02:56:48 +0000624
Andrew Trickf5426752012-02-09 00:40:55 +0000625 /// Add passes that optimize machine instructions after register allocation.
626 if (getOptLevel() != CodeGenOpt::None)
627 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000628
629 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000630 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000631
632 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000633 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000634
Sanjoy Das69fad072015-06-15 18:44:27 +0000635 if (EnableImplicitNullChecks)
636 addPass(&ImplicitNullChecksID);
637
Andrew Trickde401d32012-02-04 02:56:48 +0000638 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000639 // Let Target optionally insert this pass by itself at some other
640 // point.
641 if (getOptLevel() != CodeGenOpt::None &&
642 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000643 if (MISchedPostRA)
644 addPass(&PostMachineSchedulerID);
645 else
646 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000647 }
648
Andrew Trickf5426752012-02-09 00:40:55 +0000649 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000650 if (addGCPasses()) {
651 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000652 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000653 }
Andrew Trickde401d32012-02-04 02:56:48 +0000654
Andrew Trickf5426752012-02-09 00:40:55 +0000655 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000656 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000657 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000658
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000659 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000660
Mehdi Aminicfed2562016-07-13 23:39:46 +0000661 if (TM->Options.EnableIPRA)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000662 // Collect register usage information and produce a register mask of
663 // clobbered registers, to be used to optimize call sites.
664 addPass(createRegUsageInfoCollector());
665
David Majnemer97890232015-09-17 20:45:18 +0000666 addPass(&FuncletLayoutID, false);
667
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000668 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000669 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000670
Dean Michael Berris52735fc2016-07-14 04:06:33 +0000671 addPass(&XRayInstrumentationID, false);
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000672 addPass(&PatchableFunctionID, false);
673
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000674 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000675}
676
Andrew Trickf5426752012-02-09 00:40:55 +0000677/// Add passes that optimize machine instructions in SSA form.
678void TargetPassConfig::addMachineSSAOptimization() {
679 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000680 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000681
682 // Optimize PHIs before DCE: removing dead PHI cycles may make more
683 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000684 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000685
Nadav Rotem7c277da2012-09-06 09:17:37 +0000686 // This pass merges large allocas. StackSlotColoring is a different pass
687 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000688 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000689
Andrew Trickf5426752012-02-09 00:40:55 +0000690 // If the target requests it, assign local variables to stack slots relative
691 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000692 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000693
694 // With optimization, dead code should already be eliminated. However
695 // there is one known exception: lowered code for arguments that are only
696 // used by tail calls, where the tail calls reuse the incoming stack
697 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000698 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000699
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000700 // Allow targets to insert passes that improve instruction level parallelism,
701 // like if-conversion. Such passes will typically need dominator trees and
702 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000703 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000704
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000705 addPass(&MachineLICMID, false);
706 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000707 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000708
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000709 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000710 // Clean-up the dead code that may have been generated by peephole
711 // rewriting.
712 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000713}
714
Andrew Trickb7551332012-02-04 02:56:45 +0000715//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000716/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000717//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000718
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000719bool TargetPassConfig::getOptimizeRegAlloc() const {
720 switch (OptimizeRegAlloc) {
721 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
722 case cl::BOU_TRUE: return true;
723 case cl::BOU_FALSE: return false;
724 }
725 llvm_unreachable("Invalid optimize-regalloc state");
726}
727
Andrew Trickf5426752012-02-09 00:40:55 +0000728/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000729MachinePassRegistry RegisterRegAlloc::Registry;
730
Andrew Trickf5426752012-02-09 00:40:55 +0000731/// A dummy default pass factory indicates whether the register allocator is
732/// overridden on the command line.
David Majnemerd9d02d82016-07-08 16:39:00 +0000733LLVM_DEFINE_ONCE_FLAG(InitializeDefaultRegisterAllocatorFlag);
Craig Topperc0196b12014-04-14 00:51:57 +0000734static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000735static RegisterRegAlloc
736defaultRegAlloc("default",
737 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000738 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000739
Andrew Trickf5426752012-02-09 00:40:55 +0000740/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000741static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
742 RegisterPassParser<RegisterRegAlloc> >
743RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000744 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000745 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000746
David Majnemerd9d02d82016-07-08 16:39:00 +0000747static void initializeDefaultRegisterAllocatorOnce() {
748 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
749
750 if (!Ctor) {
751 Ctor = RegAlloc;
752 RegisterRegAlloc::setDefault(RegAlloc);
753 }
754}
755
Jim Laskey29e635d2006-08-02 12:30:23 +0000756
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000757/// Instantiate the default register allocator pass for this target for either
758/// the optimized or unoptimized allocation path. This will be added to the pass
759/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
760/// in the optimized case.
761///
762/// A target that uses the standard regalloc pass order for fast or optimized
763/// allocation may still override this for per-target regalloc
764/// selection. But -regalloc=... always takes precedence.
765FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
766 if (Optimized)
767 return createGreedyRegisterAllocator();
768 else
769 return createFastRegisterAllocator();
770}
771
772/// Find and instantiate the register allocation pass requested by this target
773/// at the current optimization level. Different register allocators are
774/// defined as separate passes because they may require different analysis.
775///
776/// This helper ensures that the regalloc= option is always available,
777/// even for targets that override the default allocator.
778///
779/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
780/// this can be folded into addPass.
781FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000782 // Initialize the global default.
David Majnemerd9d02d82016-07-08 16:39:00 +0000783 llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
784 initializeDefaultRegisterAllocatorOnce);
785
786 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000787 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000788 return Ctor();
789
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000790 // With no -regalloc= override, ask the target for a regalloc pass.
791 return createTargetRegisterAllocator(Optimized);
792}
793
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000794/// Return true if the default global register allocator is in use and
795/// has not be overriden on the command line with '-regalloc=...'
796bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000797 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000798}
799
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000800/// Add the minimum set of target-independent passes that are required for
801/// register allocation. No coalescing or scheduling.
802void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000803 addPass(&PHIEliminationID, false);
804 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000805
Dan Gohmane32c5742015-09-08 20:36:33 +0000806 if (RegAllocPass)
807 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000808}
Andrew Trickf5426752012-02-09 00:40:55 +0000809
810/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000811/// optimized register allocation, including coalescing, machine instruction
812/// scheduling, and register allocation itself.
813void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +0000814 addPass(&DetectDeadLanesID, false);
815
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000816 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000817
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000818 // LiveVariables currently requires pure SSA form.
819 //
820 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
821 // LiveVariables can be removed completely, and LiveIntervals can be directly
822 // computed. (We still either need to regenerate kill flags after regalloc, or
823 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000824 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000825
Rafael Espindola9770bde2013-10-14 16:39:04 +0000826 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000827 addPass(&MachineLoopInfoID, false);
828 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000829
830 // Eventually, we want to run LiveIntervals before PHI elimination.
831 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000832 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000833
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000834 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000835 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000836
Matthias Braunf9acaca2016-05-31 22:38:06 +0000837 // The machine scheduler may accidentally create disconnected components
838 // when moving subregister definitions around, avoid this by splitting them to
839 // separate vregs before. Splitting can also improve reg. allocation quality.
840 addPass(&RenameIndependentSubregsID);
841
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000842 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000843 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000844
Dan Gohmane32c5742015-09-08 20:36:33 +0000845 if (RegAllocPass) {
846 // Add the selected register allocation pass.
847 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000848
Dan Gohmane32c5742015-09-08 20:36:33 +0000849 // Allow targets to change the register assignments before rewriting.
850 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000851
Dan Gohmane32c5742015-09-08 20:36:33 +0000852 // Finally rewrite virtual registers.
853 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000854
Dan Gohmane32c5742015-09-08 20:36:33 +0000855 // Perform stack slot coloring and post-ra machine LICM.
856 //
857 // FIXME: Re-enable coloring with register when it's capable of adding
858 // kill markers.
859 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000860
Dan Gohmane32c5742015-09-08 20:36:33 +0000861 // Run post-ra machine LICM to hoist reloads / remats.
862 //
863 // FIXME: can this move into MachineLateOptimization?
864 addPass(&PostRAMachineLICMID);
865 }
Andrew Trickf5426752012-02-09 00:40:55 +0000866}
867
868//===---------------------------------------------------------------------===//
869/// Post RegAlloc Pass Configuration
870//===---------------------------------------------------------------------===//
871
872/// Add passes that optimize machine instructions after register allocation.
873void TargetPassConfig::addMachineLateOptimization() {
874 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000875 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000876
877 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000878 // Note that duplicating tail just increases code size and degrades
879 // performance for targets that require Structured Control Flow.
880 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000881 if (!TM->requiresStructuredCFG())
882 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000883
884 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000885 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000886}
887
Evan Cheng59421ae2012-12-21 02:57:04 +0000888/// Add standard GC passes.
889bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000890 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000891 return true;
892}
893
Andrew Trickf5426752012-02-09 00:40:55 +0000894/// Add standard basic block placement passes.
895void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +0000896 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000897 // Run a separate pass to collect block placement statistics.
898 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000899 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000900 }
901}
Quentin Colombet0de43b22016-08-26 22:32:59 +0000902
903//===---------------------------------------------------------------------===//
904/// GlobalISel Configuration
905//===---------------------------------------------------------------------===//
906bool TargetPassConfig::isGlobalISelAbortEnabled() const {
Quentin Colombet1c06a732016-08-31 18:43:04 +0000907 return EnableGlobalISelAbort == 1;
908}
909
910bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
911 return EnableGlobalISelAbort == 2;
Quentin Colombet0de43b22016-08-26 22:32:59 +0000912}