blob: 3eef06950a48f13b0e8ec19cf6433d6062e21614 [file] [log] [blame]
Matt Arsenault70b92822017-11-12 23:53:44 +00001; RUN: llc -O0 -mtriple=amdgcn--amdhsa -march=amdgcn -amdgpu-spill-sgpr-to-vgpr=0 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=VMEM -check-prefix=GCN %s
2; RUN: llc -O0 -mtriple=amdgcn--amdhsa -march=amdgcn -amdgpu-spill-sgpr-to-vgpr=1 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=VGPR -check-prefix=GCN %s
Matt Arsenaulte6740752016-09-29 01:44:16 +00003
4; Verify registers used for tracking exec mask changes when all
5; registers are spilled at the end of the block. The SGPR spill
6; placement relative to the exec modifications are important.
7
8; FIXME: This checks with SGPR to VGPR spilling disabled, but this may
9; not work correctly in cases where no workitems take a branch.
10
11
12; GCN-LABEL: {{^}}divergent_if_endif:
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +000013; VGPR: workitem_private_segment_byte_size = 12{{$}}
14
Matt Arsenaulte6740752016-09-29 01:44:16 +000015
16; GCN: {{^}}; BB#0:
17; GCN: s_mov_b32 m0, -1
18; GCN: ds_read_b32 [[LOAD0:v[0-9]+]]
19
Matt Arsenault3d463192016-11-01 22:55:07 +000020; GCN: v_cmp_eq_u32_e64 [[CMP0:s\[[0-9]+:[0-9]\]]], s{{[0-9]+}}, v0
Matt Arsenaulte6740752016-09-29 01:44:16 +000021; GCN: s_mov_b64 s{{\[}}[[SAVEEXEC_LO:[0-9]+]]:[[SAVEEXEC_HI:[0-9]+]]{{\]}}, exec
22; GCN: s_and_b64 s{{\[}}[[ANDEXEC_LO:[0-9]+]]:[[ANDEXEC_HI:[0-9]+]]{{\]}}, s{{\[}}[[SAVEEXEC_LO]]:[[SAVEEXEC_HI]]{{\]}}, [[CMP0]]
Matt Arsenaulte6740752016-09-29 01:44:16 +000023
24; Spill saved exec
25; VGPR: v_writelane_b32 [[SPILL_VGPR:v[0-9]+]], s[[SAVEEXEC_LO]], [[SAVEEXEC_LO_LANE:[0-9]+]]
26; VGPR: v_writelane_b32 [[SPILL_VGPR]], s[[SAVEEXEC_HI]], [[SAVEEXEC_HI_LANE:[0-9]+]]
27
28
29; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_LO:[0-9]+]], s[[SAVEEXEC_LO]]
Matt Arsenault707780b2017-02-22 21:05:25 +000030; VMEM: buffer_store_dword v[[V_SAVEEXEC_LO]], off, s[0:3], s7 offset:4 ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +000031; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_HI:[0-9]+]], s[[SAVEEXEC_HI]]
Matt Arsenault707780b2017-02-22 21:05:25 +000032; VMEM: buffer_store_dword v[[V_SAVEEXEC_HI]], off, s[0:3], s7 offset:8 ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +000033
34; Spill load
Matt Arsenault707780b2017-02-22 21:05:25 +000035; GCN: buffer_store_dword [[LOAD0]], off, s[0:3], s7 offset:[[LOAD0_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +000036
Matt Arsenaulte6740752016-09-29 01:44:16 +000037; GCN: s_mov_b64 exec, s{{\[}}[[ANDEXEC_LO]]:[[ANDEXEC_HI]]{{\]}}
38
Matt Arsenaulte6740752016-09-29 01:44:16 +000039; GCN: mask branch [[ENDIF:BB[0-9]+_[0-9]+]]
40
41; GCN: {{^}}BB{{[0-9]+}}_1: ; %if
42; GCN: s_mov_b32 m0, -1
43; GCN: ds_read_b32 [[LOAD1:v[0-9]+]]
Mark Searles70359ac2017-06-02 14:19:25 +000044; GCN: s_waitcnt lgkmcnt(0)
Matt Arsenault707780b2017-02-22 21:05:25 +000045; GCN: buffer_load_dword [[RELOAD_LOAD0:v[0-9]+]], off, s[0:3], s7 offset:[[LOAD0_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +000046
47; Spill val register
48; GCN: v_add_i32_e32 [[VAL:v[0-9]+]], vcc, [[LOAD1]], [[RELOAD_LOAD0]]
Matt Arsenault253640e2016-10-13 13:10:00 +000049; GCN: buffer_store_dword [[VAL]], off, s[0:3], s7 offset:[[VAL_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +000050
51; VMEM: [[ENDIF]]:
52; Reload and restore exec mask
Mark Searles70359ac2017-06-02 14:19:25 +000053; VGPR: s_waitcnt lgkmcnt(0)
Matt Arsenaulte6740752016-09-29 01:44:16 +000054; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_LO_LANE]]
55; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_HI_LANE]]
56
57
58
Matt Arsenault707780b2017-02-22 21:05:25 +000059; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_LO:[0-9]+]], off, s[0:3], s7 offset:4 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +000060; VMEM: s_waitcnt vmcnt(0)
61; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], v[[V_RELOAD_SAVEEXEC_LO]]
62
Matt Arsenault707780b2017-02-22 21:05:25 +000063; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_HI:[0-9]+]], off, s[0:3], s7 offset:8 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +000064; VMEM: s_waitcnt vmcnt(0)
65; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], v[[V_RELOAD_SAVEEXEC_HI]]
66
67; GCN: s_or_b64 exec, exec, s{{\[}}[[S_RELOAD_SAVEEXEC_LO]]:[[S_RELOAD_SAVEEXEC_HI]]{{\]}}
68
69; Restore val
Matt Arsenault253640e2016-10-13 13:10:00 +000070; GCN: buffer_load_dword [[RELOAD_VAL:v[0-9]+]], off, s[0:3], s7 offset:[[VAL_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +000071
72; GCN: flat_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[RELOAD_VAL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000073define amdgpu_kernel void @divergent_if_endif(i32 addrspace(1)* %out) #0 {
Matt Arsenaulte6740752016-09-29 01:44:16 +000074entry:
75 %tid = call i32 @llvm.amdgcn.workitem.id.x()
76 %load0 = load volatile i32, i32 addrspace(3)* undef
77 %cmp0 = icmp eq i32 %tid, 0
78 br i1 %cmp0, label %if, label %endif
79
80if:
81 %load1 = load volatile i32, i32 addrspace(3)* undef
82 %val = add i32 %load0, %load1
83 br label %endif
84
85endif:
86 %tmp4 = phi i32 [ %val, %if ], [ 0, %entry ]
87 store i32 %tmp4, i32 addrspace(1)* %out
88 ret void
89}
90
91; GCN-LABEL: {{^}}divergent_loop:
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +000092; VGPR: workitem_private_segment_byte_size = 16{{$}}
93
Matt Arsenaulte6740752016-09-29 01:44:16 +000094; GCN: {{^}}; BB#0:
95
96; GCN: s_mov_b32 m0, -1
97; GCN: ds_read_b32 [[LOAD0:v[0-9]+]]
98
Matt Arsenault3d463192016-11-01 22:55:07 +000099; GCN: v_cmp_eq_u32_e64 [[CMP0:s\[[0-9]+:[0-9]\]]], s{{[0-9]+}}, v0
Matt Arsenaulte6740752016-09-29 01:44:16 +0000100
101; GCN: s_mov_b64 s{{\[}}[[SAVEEXEC_LO:[0-9]+]]:[[SAVEEXEC_HI:[0-9]+]]{{\]}}, exec
102; GCN: s_and_b64 s{{\[}}[[ANDEXEC_LO:[0-9]+]]:[[ANDEXEC_HI:[0-9]+]]{{\]}}, s{{\[}}[[SAVEEXEC_LO:[0-9]+]]:[[SAVEEXEC_HI:[0-9]+]]{{\]}}, [[CMP0]]
Matt Arsenaulte6740752016-09-29 01:44:16 +0000103
Matt Arsenault3d463192016-11-01 22:55:07 +0000104; Spill load
Matt Arsenault707780b2017-02-22 21:05:25 +0000105; GCN: buffer_store_dword [[LOAD0]], off, s[0:3], s7 offset:4 ; 4-byte Folded Spill
Matt Arsenault3d463192016-11-01 22:55:07 +0000106
Matt Arsenaulte6740752016-09-29 01:44:16 +0000107; Spill saved exec
108; VGPR: v_writelane_b32 [[SPILL_VGPR:v[0-9]+]], s[[SAVEEXEC_LO]], [[SAVEEXEC_LO_LANE:[0-9]+]]
109; VGPR: v_writelane_b32 [[SPILL_VGPR]], s[[SAVEEXEC_HI]], [[SAVEEXEC_HI_LANE:[0-9]+]]
110
111
112; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_LO:[0-9]+]], s[[SAVEEXEC_LO]]
Matt Arsenault707780b2017-02-22 21:05:25 +0000113; VMEM: buffer_store_dword v[[V_SAVEEXEC_LO]], off, s[0:3], s7 offset:20 ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000114; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_HI:[0-9]+]], s[[SAVEEXEC_HI]]
Matt Arsenault707780b2017-02-22 21:05:25 +0000115; VMEM: buffer_store_dword v[[V_SAVEEXEC_HI]], off, s[0:3], s7 offset:24 ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000116
117; GCN: s_mov_b64 exec, s{{\[}}[[ANDEXEC_LO]]:[[ANDEXEC_HI]]{{\]}}
118
Matt Arsenaulte6740752016-09-29 01:44:16 +0000119; GCN-NEXT: ; mask branch [[END:BB[0-9]+_[0-9]+]]
120; GCN-NEXT: s_cbranch_execz [[END]]
121
122
123; GCN: [[LOOP:BB[0-9]+_[0-9]+]]:
Matt Arsenault707780b2017-02-22 21:05:25 +0000124; GCN: buffer_load_dword v[[VAL_LOOP_RELOAD:[0-9]+]], off, s[0:3], s7 offset:4 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000125; GCN: v_subrev_i32_e32 [[VAL_LOOP:v[0-9]+]], vcc, v{{[0-9]+}}, v[[VAL_LOOP_RELOAD]]
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000126; GCN: v_cmp_ne_u32_e32 vcc,
Matt Arsenaulte6740752016-09-29 01:44:16 +0000127; GCN: s_and_b64 vcc, exec, vcc
Matt Arsenault253640e2016-10-13 13:10:00 +0000128; GCN: buffer_store_dword [[VAL_LOOP]], off, s[0:3], s7 offset:[[VAL_SUB_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000129; GCN-NEXT: s_cbranch_vccnz [[LOOP]]
130
131
132; GCN: [[END]]:
133; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_LO_LANE]]
134; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_HI_LANE]]
135
Matt Arsenault707780b2017-02-22 21:05:25 +0000136; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_LO:[0-9]+]], off, s[0:3], s7 offset:20 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000137; VMEM: s_waitcnt vmcnt(0)
138; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], v[[V_RELOAD_SAVEEXEC_LO]]
139
Matt Arsenault707780b2017-02-22 21:05:25 +0000140; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_HI:[0-9]+]], off, s[0:3], s7 offset:24 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000141; VMEM: s_waitcnt vmcnt(0)
142; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], v[[V_RELOAD_SAVEEXEC_HI]]
143
144; GCN: s_or_b64 exec, exec, s{{\[}}[[S_RELOAD_SAVEEXEC_LO]]:[[S_RELOAD_SAVEEXEC_HI]]{{\]}}
Matt Arsenault253640e2016-10-13 13:10:00 +0000145; GCN: buffer_load_dword v[[VAL_END:[0-9]+]], off, s[0:3], s7 offset:[[VAL_SUB_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000146
147; GCN: flat_store_dword v{{\[[0-9]+:[0-9]+\]}}, v[[VAL_END]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000148define amdgpu_kernel void @divergent_loop(i32 addrspace(1)* %out) #0 {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000149entry:
150 %tid = call i32 @llvm.amdgcn.workitem.id.x()
151 %load0 = load volatile i32, i32 addrspace(3)* undef
152 %cmp0 = icmp eq i32 %tid, 0
153 br i1 %cmp0, label %loop, label %end
154
155loop:
156 %i = phi i32 [ %i.inc, %loop ], [ 0, %entry ]
157 %val = phi i32 [ %val.sub, %loop ], [ %load0, %entry ]
158 %load1 = load volatile i32, i32 addrspace(3)* undef
159 %i.inc = add i32 %i, 1
160 %val.sub = sub i32 %val, %load1
161 %cmp1 = icmp ne i32 %i, 256
162 br i1 %cmp1, label %loop, label %end
163
164end:
165 %tmp4 = phi i32 [ %val.sub, %loop ], [ 0, %entry ]
166 store i32 %tmp4, i32 addrspace(1)* %out
167 ret void
168}
169
170; GCN-LABEL: {{^}}divergent_if_else_endif:
171; GCN: {{^}}; BB#0:
172
173; GCN: s_mov_b32 m0, -1
Matt Arsenault70b92822017-11-12 23:53:44 +0000174; GCN: ds_read_b32 [[LOAD0:v[0-9]+]]
Matt Arsenaulte6740752016-09-29 01:44:16 +0000175
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000176; GCN: v_cmp_ne_u32_e64 [[CMP0:s\[[0-9]+:[0-9]\]]], v0,
Matt Arsenaulte6740752016-09-29 01:44:16 +0000177
178; GCN: s_mov_b64 s{{\[}}[[SAVEEXEC_LO:[0-9]+]]:[[SAVEEXEC_HI:[0-9]+]]{{\]}}, exec
179; GCN: s_and_b64 s{{\[}}[[ANDEXEC_LO:[0-9]+]]:[[ANDEXEC_HI:[0-9]+]]{{\]}}, s{{\[}}[[SAVEEXEC_LO:[0-9]+]]:[[SAVEEXEC_HI:[0-9]+]]{{\]}}, [[CMP0]]
180; GCN: s_xor_b64 s{{\[}}[[SAVEEXEC_LO]]:[[SAVEEXEC_HI]]{{\]}}, s{{\[}}[[ANDEXEC_LO]]:[[ANDEXEC_HI]]{{\]}}, s{{\[}}[[SAVEEXEC_LO]]:[[SAVEEXEC_HI]]{{\]}}
181
182; Spill load
Matt Arsenault707780b2017-02-22 21:05:25 +0000183; GCN: buffer_store_dword [[LOAD0]], off, s[0:3], s7 offset:4 ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000184
185; Spill saved exec
186; VGPR: v_writelane_b32 [[SPILL_VGPR:v[0-9]+]], s[[SAVEEXEC_LO]], [[SAVEEXEC_LO_LANE:[0-9]+]]
187; VGPR: v_writelane_b32 [[SPILL_VGPR]], s[[SAVEEXEC_HI]], [[SAVEEXEC_HI_LANE:[0-9]+]]
188
189; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_LO:[0-9]+]], s[[SAVEEXEC_LO]]
Marek Olsak79c05872016-11-25 17:37:09 +0000190; VMEM: buffer_store_dword v[[V_SAVEEXEC_LO]], off, s[0:3], s7 offset:[[SAVEEXEC_LO_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000191; VMEM: v_mov_b32_e32 v[[V_SAVEEXEC_HI:[0-9]+]], s[[SAVEEXEC_HI]]
Marek Olsak79c05872016-11-25 17:37:09 +0000192; VMEM: buffer_store_dword v[[V_SAVEEXEC_HI]], off, s[0:3], s7 offset:[[SAVEEXEC_HI_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000193
194; GCN: s_mov_b64 exec, [[CMP0]]
Matt Arsenaulte6740752016-09-29 01:44:16 +0000195
196; FIXME: It makes no sense to put this skip here
197; GCN-NEXT: ; mask branch [[FLOW:BB[0-9]+_[0-9]+]]
198; GCN: s_cbranch_execz [[FLOW]]
199; GCN-NEXT: s_branch [[ELSE:BB[0-9]+_[0-9]+]]
200
201; GCN: [[FLOW]]: ; %Flow
202; VGPR: v_readlane_b32 s[[FLOW_S_RELOAD_SAVEEXEC_LO:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_LO_LANE]]
203; VGPR: v_readlane_b32 s[[FLOW_S_RELOAD_SAVEEXEC_HI:[0-9]+]], [[SPILL_VGPR]], [[SAVEEXEC_HI_LANE]]
204
205
Matt Arsenault253640e2016-10-13 13:10:00 +0000206; VMEM: buffer_load_dword v[[FLOW_V_RELOAD_SAVEEXEC_LO:[0-9]+]], off, s[0:3], s7 offset:[[SAVEEXEC_LO_OFFSET]]
Matt Arsenaulte6740752016-09-29 01:44:16 +0000207; VMEM: s_waitcnt vmcnt(0)
208; VMEM: v_readfirstlane_b32 s[[FLOW_S_RELOAD_SAVEEXEC_LO:[0-9]+]], v[[FLOW_V_RELOAD_SAVEEXEC_LO]]
209
Marek Olsak79c05872016-11-25 17:37:09 +0000210; VMEM: buffer_load_dword v[[FLOW_V_RELOAD_SAVEEXEC_HI:[0-9]+]], off, s[0:3], s7 offset:[[SAVEEXEC_HI_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000211; VMEM: s_waitcnt vmcnt(0)
212; VMEM: v_readfirstlane_b32 s[[FLOW_S_RELOAD_SAVEEXEC_HI:[0-9]+]], v[[FLOW_V_RELOAD_SAVEEXEC_HI]]
213
214; GCN: s_or_saveexec_b64 s{{\[}}[[FLOW_S_RELOAD_SAVEEXEC_LO]]:[[FLOW_S_RELOAD_SAVEEXEC_HI]]{{\]}}, s{{\[}}[[FLOW_S_RELOAD_SAVEEXEC_LO]]:[[FLOW_S_RELOAD_SAVEEXEC_HI]]{{\]}}
215
216; Regular spill value restored after exec modification
Matt Arsenault253640e2016-10-13 13:10:00 +0000217; GCN: buffer_load_dword [[FLOW_VAL:v[0-9]+]], off, s[0:3], s7 offset:[[FLOW_VAL_OFFSET:[0-9]+]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000218
219
220; Spill saved exec
221; VGPR: v_writelane_b32 [[SPILL_VGPR]], s[[FLOW_S_RELOAD_SAVEEXEC_LO]], [[FLOW_SAVEEXEC_LO_LANE:[0-9]+]]
222; VGPR: v_writelane_b32 [[SPILL_VGPR]], s[[FLOW_S_RELOAD_SAVEEXEC_HI]], [[FLOW_SAVEEXEC_HI_LANE:[0-9]+]]
223
224
225; VMEM: v_mov_b32_e32 v[[FLOW_V_SAVEEXEC_LO:[0-9]+]], s[[FLOW_S_RELOAD_SAVEEXEC_LO]]
Marek Olsak79c05872016-11-25 17:37:09 +0000226; VMEM: buffer_store_dword v[[FLOW_V_SAVEEXEC_LO]], off, s[0:3], s7 offset:[[FLOW_SAVEEXEC_LO_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000227; VMEM: v_mov_b32_e32 v[[FLOW_V_SAVEEXEC_HI:[0-9]+]], s[[FLOW_S_RELOAD_SAVEEXEC_HI]]
Marek Olsak79c05872016-11-25 17:37:09 +0000228; VMEM: buffer_store_dword v[[FLOW_V_SAVEEXEC_HI]], off, s[0:3], s7 offset:[[FLOW_SAVEEXEC_HI_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000229
Matt Arsenault253640e2016-10-13 13:10:00 +0000230; GCN: buffer_store_dword [[FLOW_VAL]], off, s[0:3], s7 offset:[[RESULT_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000231; GCN: s_xor_b64 exec, exec, s{{\[}}[[FLOW_S_RELOAD_SAVEEXEC_LO]]:[[FLOW_S_RELOAD_SAVEEXEC_HI]]{{\]}}
Matt Arsenaulte6740752016-09-29 01:44:16 +0000232; GCN-NEXT: ; mask branch [[ENDIF:BB[0-9]+_[0-9]+]]
233; GCN-NEXT: s_cbranch_execz [[ENDIF]]
234
235
236; GCN: BB{{[0-9]+}}_2: ; %if
237; GCN: ds_read_b32
Matt Arsenault707780b2017-02-22 21:05:25 +0000238; GCN: buffer_load_dword v[[LOAD0_RELOAD:[0-9]+]], off, s[0:3], s7 offset:4 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000239; GCN: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, v{{[0-9]+}}, v[[LOAD0_RELOAD]]
Matt Arsenault253640e2016-10-13 13:10:00 +0000240; GCN: buffer_store_dword [[ADD]], off, s[0:3], s7 offset:[[RESULT_OFFSET]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000241; GCN-NEXT: s_branch [[ENDIF:BB[0-9]+_[0-9]+]]
242
243; GCN: [[ELSE]]: ; %else
Matt Arsenault707780b2017-02-22 21:05:25 +0000244; GCN: buffer_load_dword v[[LOAD0_RELOAD:[0-9]+]], off, s[0:3], s7 offset:4 ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000245; GCN: v_subrev_i32_e32 [[SUB:v[0-9]+]], vcc, v{{[0-9]+}}, v[[LOAD0_RELOAD]]
Matt Arsenault253640e2016-10-13 13:10:00 +0000246; GCN: buffer_store_dword [[ADD]], off, s[0:3], s7 offset:[[FLOW_RESULT_OFFSET:[0-9]+]] ; 4-byte Folded Spill
Matt Arsenaulte6740752016-09-29 01:44:16 +0000247; GCN-NEXT: s_branch [[FLOW]]
248
249; GCN: [[ENDIF]]:
250; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], [[SPILL_VGPR]], [[FLOW_SAVEEXEC_LO_LANE]]
251; VGPR: v_readlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], [[SPILL_VGPR]], [[FLOW_SAVEEXEC_HI_LANE]]
252
253
Marek Olsak79c05872016-11-25 17:37:09 +0000254; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_LO:[0-9]+]], off, s[0:3], s7 offset:[[FLOW_SAVEEXEC_LO_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000255; VMEM: s_waitcnt vmcnt(0)
256; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_LO:[0-9]+]], v[[V_RELOAD_SAVEEXEC_LO]]
257
Marek Olsak79c05872016-11-25 17:37:09 +0000258; VMEM: buffer_load_dword v[[V_RELOAD_SAVEEXEC_HI:[0-9]+]], off, s[0:3], s7 offset:[[FLOW_SAVEEXEC_HI_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000259; VMEM: s_waitcnt vmcnt(0)
260; VMEM: v_readfirstlane_b32 s[[S_RELOAD_SAVEEXEC_HI:[0-9]+]], v[[V_RELOAD_SAVEEXEC_HI]]
261
262; GCN: s_or_b64 exec, exec, s{{\[}}[[S_RELOAD_SAVEEXEC_LO]]:[[S_RELOAD_SAVEEXEC_HI]]{{\]}}
263
Matt Arsenault253640e2016-10-13 13:10:00 +0000264; GCN: buffer_load_dword v[[RESULT:[0-9]+]], off, s[0:3], s7 offset:[[RESULT_OFFSET]] ; 4-byte Folded Reload
Matt Arsenaulte6740752016-09-29 01:44:16 +0000265; GCN: flat_store_dword v{{\[[0-9]+:[0-9]+\]}}, v[[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000266define amdgpu_kernel void @divergent_if_else_endif(i32 addrspace(1)* %out) #0 {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000267entry:
268 %tid = call i32 @llvm.amdgcn.workitem.id.x()
269 %load0 = load volatile i32, i32 addrspace(3)* undef
270 %cmp0 = icmp eq i32 %tid, 0
271 br i1 %cmp0, label %if, label %else
272
273if:
274 %load1 = load volatile i32, i32 addrspace(3)* undef
275 %val0 = add i32 %load0, %load1
276 br label %endif
277
278else:
279 %load2 = load volatile i32, i32 addrspace(3)* undef
280 %val1 = sub i32 %load0, %load2
281 br label %endif
282
283endif:
284 %result = phi i32 [ %val0, %if ], [ %val1, %else ]
285 store i32 %result, i32 addrspace(1)* %out
286 ret void
287}
288
289declare i32 @llvm.amdgcn.workitem.id.x() #1
290
291attributes #0 = { nounwind }
292attributes #1 = { nounwind readnone }