blob: d12d2b689b3d513c27feeaaf68ea3c6de76e0f31 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCCodeEmitter.cpp - Convert X86 code to machine code -----------===//
Chris Lattnerf914be02010-02-03 21:24:49 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86MCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng7e763d82011-07-25 18:43:53 +000014#include "MCTargetDesc/X86BaseInfo.h"
15#include "MCTargetDesc/X86FixupKinds.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000016#include "MCTargetDesc/X86MCTargetDesc.h"
17#include "llvm/ADT/SmallVector.h"
Chris Lattnerf914be02010-02-03 21:24:49 +000018#include "llvm/MC/MCCodeEmitter.h"
Michael Liaof54249b2012-10-04 19:50:43 +000019#include "llvm/MC/MCContext.h"
Chris Lattner1e827fd2010-02-12 23:24:09 +000020#include "llvm/MC/MCExpr.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000021#include "llvm/MC/MCFixup.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000022#include "llvm/MC/MCInst.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000023#include "llvm/MC/MCInstrDesc.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000024#include "llvm/MC/MCInstrInfo.h"
25#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola89f66132010-10-20 16:46:08 +000027#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattner6794f9b2010-02-03 21:43:43 +000029#include "llvm/Support/raw_ostream.h"
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000030#include <cassert>
31#include <cstdint>
32#include <cstdlib>
Evan Chengc5e6d2f2011-07-11 03:57:24 +000033
Chris Lattnerf914be02010-02-03 21:24:49 +000034using namespace llvm;
35
Chandler Carruth84e68b22014-04-22 02:41:26 +000036#define DEBUG_TYPE "mccodeemitter"
37
Chris Lattnerf914be02010-02-03 21:24:49 +000038namespace {
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000039
Chris Lattnerf914be02010-02-03 21:24:49 +000040class X86MCCodeEmitter : public MCCodeEmitter {
Evan Chengc5e6d2f2011-07-11 03:57:24 +000041 const MCInstrInfo &MCII;
Chris Lattner1e827fd2010-02-12 23:24:09 +000042 MCContext &Ctx;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000043
Chris Lattnerf914be02010-02-03 21:24:49 +000044public:
David Woodhoused2cca112014-01-28 23:13:25 +000045 X86MCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx)
46 : MCII(mcii), Ctx(ctx) {
Chris Lattnerf914be02010-02-03 21:24:49 +000047 }
Eugene Zelenkofbd13c52017-02-02 22:55:55 +000048 X86MCCodeEmitter(const X86MCCodeEmitter &) = delete;
49 X86MCCodeEmitter &operator=(const X86MCCodeEmitter &) = delete;
50 ~X86MCCodeEmitter() override = default;
Daniel Dunbarb311a6b2010-02-09 22:59:55 +000051
David Woodhoused2cca112014-01-28 23:13:25 +000052 bool is64BitMode(const MCSubtargetInfo &STI) const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000053 return STI.getFeatureBits()[X86::Mode64Bit];
Evan Chengc5e6d2f2011-07-11 03:57:24 +000054 }
55
David Woodhoused2cca112014-01-28 23:13:25 +000056 bool is32BitMode(const MCSubtargetInfo &STI) const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000057 return STI.getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +000058 }
59
David Woodhoused2cca112014-01-28 23:13:25 +000060 bool is16BitMode(const MCSubtargetInfo &STI) const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000061 return STI.getFeatureBits()[X86::Mode16Bit];
Joerg Sonnenberger5463e662012-03-21 05:48:07 +000062 }
63
David Woodhouse374243a2014-01-08 12:58:18 +000064 /// Is16BitMemOperand - Return true if the specified instruction has
65 /// a 16-bit memory operand. Op specifies the operand # of the memoperand.
David Woodhoused2cca112014-01-28 23:13:25 +000066 bool Is16BitMemOperand(const MCInst &MI, unsigned Op,
67 const MCSubtargetInfo &STI) const {
David Woodhouse374243a2014-01-08 12:58:18 +000068 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
69 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
70 const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp);
71
David Woodhoused2cca112014-01-28 23:13:25 +000072 if (is16BitMode(STI) && BaseReg.getReg() == 0 &&
David Woodhouse374243a2014-01-08 12:58:18 +000073 Disp.isImm() && Disp.getImm() < 0x10000)
74 return true;
75 if ((BaseReg.getReg() != 0 &&
76 X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) ||
77 (IndexReg.getReg() != 0 &&
78 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg.getReg())))
79 return true;
80 return false;
81 }
82
Michael Liaof54249b2012-10-04 19:50:43 +000083 unsigned GetX86RegNum(const MCOperand &MO) const {
Bill Wendlingbc07a892013-06-18 07:20:20 +000084 return Ctx.getRegisterInfo()->getEncodingValue(MO.getReg()) & 0x7;
Chris Lattner4f627ba2010-02-05 01:53:19 +000085 }
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +000086
Craig Topper581c0082016-03-06 08:12:47 +000087 unsigned getX86RegEncoding(const MCInst &MI, unsigned OpNum) const {
88 return Ctx.getRegisterInfo()->getEncodingValue(
89 MI.getOperand(OpNum).getReg());
Craig Toppera2674312016-03-02 06:06:18 +000090 }
91
Craig Topper6943aa32016-08-27 17:13:43 +000092 // Does this register require a bit to be set in REX prefix.
93 bool isREXExtendedReg(const MCInst &MI, unsigned OpNum) const {
Craig Topper581c0082016-03-06 08:12:47 +000094 return (getX86RegEncoding(MI, OpNum) >> 3) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +000095 }
96
Craig Topper5e038cf2016-03-06 08:12:42 +000097 void EmitByte(uint8_t C, unsigned &CurByte, raw_ostream &OS) const {
Chris Lattner6794f9b2010-02-03 21:43:43 +000098 OS << (char)C;
Chris Lattnerf58d0072010-02-10 06:41:02 +000099 ++CurByte;
Chris Lattnerf914be02010-02-03 21:24:49 +0000100 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000101
Chris Lattnerf58d0072010-02-10 06:41:02 +0000102 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
103 raw_ostream &OS) const {
Chris Lattner4f627ba2010-02-05 01:53:19 +0000104 // Output the constant in little endian byte order.
105 for (unsigned i = 0; i != Size; ++i) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000106 EmitByte(Val & 255, CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000107 Val >>= 8;
108 }
109 }
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000110
Jim Grosbach8f28dbd2012-01-27 00:51:27 +0000111 void EmitImmediate(const MCOperand &Disp, SMLoc Loc,
Chris Lattner0055e752010-02-12 22:36:47 +0000112 unsigned ImmSize, MCFixupKind FixupKind,
Chris Lattner167842f2010-02-11 06:54:23 +0000113 unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +0000114 SmallVectorImpl<MCFixup> &Fixups,
115 int ImmOffset = 0) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000116
Eugene Zelenkofbd13c52017-02-02 22:55:55 +0000117 static uint8_t ModRMByte(unsigned Mod, unsigned RegOpcode, unsigned RM) {
Chris Lattner4f627ba2010-02-05 01:53:19 +0000118 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
119 return RM | (RegOpcode << 3) | (Mod << 6);
120 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000121
Chris Lattner4f627ba2010-02-05 01:53:19 +0000122 void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000123 unsigned &CurByte, raw_ostream &OS) const {
124 EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +0000125 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000126
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000127 void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
Chris Lattnerf58d0072010-02-10 06:41:02 +0000128 unsigned &CurByte, raw_ostream &OS) const {
129 // SIB byte is in the same format as the ModRMByte.
130 EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000131 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000132
Rafael Espindola52bd3302016-05-28 15:51:38 +0000133 void emitMemModRMByte(const MCInst &MI, unsigned Op, unsigned RegOpcodeField,
134 uint64_t TSFlags, bool Rex, unsigned &CurByte,
135 raw_ostream &OS, SmallVectorImpl<MCFixup> &Fixups,
David Woodhoused2cca112014-01-28 23:13:25 +0000136 const MCSubtargetInfo &STI) const;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000137
Jim Grosbach91df21f2015-05-15 19:13:16 +0000138 void encodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000139 SmallVectorImpl<MCFixup> &Fixups,
Craig Topper39012cc2014-03-09 18:03:14 +0000140 const MCSubtargetInfo &STI) const override;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000141
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000142 void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000143 const MCInst &MI, const MCInstrDesc &Desc,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000144 raw_ostream &OS) const;
145
Craig Topper35da3d12014-01-16 07:36:58 +0000146 void EmitSegmentOverridePrefix(unsigned &CurByte, unsigned SegOperand,
147 const MCInst &MI, raw_ostream &OS) const;
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000148
Rafael Espindola52bd3302016-05-28 15:51:38 +0000149 bool emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000150 const MCInst &MI, const MCInstrDesc &Desc,
Rafael Espindola52bd3302016-05-28 15:51:38 +0000151 const MCSubtargetInfo &STI, raw_ostream &OS) const;
Craig Topper581c0082016-03-06 08:12:47 +0000152
153 uint8_t DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
154 int MemOperand, const MCInstrDesc &Desc) const;
Chris Lattnerf914be02010-02-03 21:24:49 +0000155};
156
157} // end anonymous namespace
158
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000159/// isDisp8 - Return true if this signed displacement fits in a 8-bit
160/// sign-extended field.
Chris Lattner610c84a2010-02-05 02:18:40 +0000161static bool isDisp8(int Value) {
Craig Topper5e038cf2016-03-06 08:12:42 +0000162 return Value == (int8_t)Value;
Chris Lattner610c84a2010-02-05 02:18:40 +0000163}
164
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000165/// isCDisp8 - Return true if this signed displacement fits in a 8-bit
166/// compressed dispacement field.
167static bool isCDisp8(uint64_t TSFlags, int Value, int& CValue) {
Craig Topperf655cdd2014-11-11 07:32:32 +0000168 assert(((TSFlags & X86II::EncodingMask) == X86II::EVEX) &&
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000169 "Compressed 8-bit displacement is only valid for EVEX inst.");
170
Adam Nemet54adb0f2014-07-17 17:04:50 +0000171 unsigned CD8_Scale =
Craig Topperf655cdd2014-11-11 07:32:32 +0000172 (TSFlags & X86II::CD8_Scale_Mask) >> X86II::CD8_Scale_Shift;
Adam Nemet54adb0f2014-07-17 17:04:50 +0000173 if (CD8_Scale == 0) {
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000174 CValue = Value;
175 return isDisp8(Value);
176 }
Adam Nemete311c3c2014-07-11 05:23:12 +0000177
Adam Nemet54adb0f2014-07-17 17:04:50 +0000178 unsigned Mask = CD8_Scale - 1;
179 assert((CD8_Scale & Mask) == 0 && "Invalid memory object size.");
180 if (Value & Mask) // Unaligned offset
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000181 return false;
Adam Nemet54adb0f2014-07-17 17:04:50 +0000182 Value /= (int)CD8_Scale;
Craig Topper5e038cf2016-03-06 08:12:42 +0000183 bool Ret = (Value == (int8_t)Value);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000184
185 if (Ret)
186 CValue = Value;
187 return Ret;
188}
189
Chris Lattner0055e752010-02-12 22:36:47 +0000190/// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
191/// in an instruction with the specified TSFlags.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000192static MCFixupKind getImmFixupKind(uint64_t TSFlags) {
Chris Lattner0055e752010-02-12 22:36:47 +0000193 unsigned Size = X86II::getSizeOfImm(TSFlags);
194 bool isPCRel = X86II::isImmPCRel(TSFlags);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000195
David Woodhouse0b6c9492014-01-30 22:20:41 +0000196 if (X86II::isImmSigned(TSFlags)) {
197 switch (Size) {
198 default: llvm_unreachable("Unsupported signed fixup size!");
199 case 4: return MCFixupKind(X86::reloc_signed_4byte);
200 }
201 }
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000202 return MCFixup::getKindForSize(Size, isPCRel);
Chris Lattner0055e752010-02-12 22:36:47 +0000203}
204
Joerg Sonnenberger5463e662012-03-21 05:48:07 +0000205/// Is32BitMemOperand - Return true if the specified instruction has
206/// a 32-bit memory operand. Op specifies the operand # of the memoperand.
Chris Lattnera4e1c742010-09-29 03:33:25 +0000207static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) {
208 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
209 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000210
Evan Cheng7e763d82011-07-25 18:43:53 +0000211 if ((BaseReg.getReg() != 0 &&
212 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
213 (IndexReg.getReg() != 0 &&
214 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg())))
Chris Lattnera4e1c742010-09-29 03:33:25 +0000215 return true;
Derek Schuffc6d8fd32016-02-02 17:20:04 +0000216 if (BaseReg.getReg() == X86::EIP) {
217 assert(IndexReg.getReg() == 0 && "Invalid eip-based address.");
218 return true;
219 }
Chris Lattnera4e1c742010-09-29 03:33:25 +0000220 return false;
221}
Chris Lattner0055e752010-02-12 22:36:47 +0000222
Joerg Sonnenberger5463e662012-03-21 05:48:07 +0000223/// Is64BitMemOperand - Return true if the specified instruction has
224/// a 64-bit memory operand. Op specifies the operand # of the memoperand.
Joerg Sonnenbergera29b5bd2012-03-21 14:09:26 +0000225#ifndef NDEBUG
Joerg Sonnenberger5463e662012-03-21 05:48:07 +0000226static bool Is64BitMemOperand(const MCInst &MI, unsigned Op) {
227 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
228 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
229
230 if ((BaseReg.getReg() != 0 &&
231 X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) ||
232 (IndexReg.getReg() != 0 &&
233 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg.getReg())))
234 return true;
235 return false;
236}
Joerg Sonnenbergera29b5bd2012-03-21 14:09:26 +0000237#endif
Joerg Sonnenberger5463e662012-03-21 05:48:07 +0000238
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000239/// StartsWithGlobalOffsetTable - Check if this expression starts with
240/// _GLOBAL_OFFSET_TABLE_ and if it is of the form
241/// _GLOBAL_OFFSET_TABLE_-symbol. This is needed to support PIC on ELF
242/// i386 as _GLOBAL_OFFSET_TABLE_ is magical. We check only simple case that
Rafael Espindola89f66132010-10-20 16:46:08 +0000243/// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start
244/// of a binary expression.
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000245enum GlobalOffsetTableExprKind {
246 GOT_None,
247 GOT_Normal,
248 GOT_SymDiff
249};
250static GlobalOffsetTableExprKind
251StartsWithGlobalOffsetTable(const MCExpr *Expr) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000252 const MCExpr *RHS = nullptr;
Rafael Espindola89f66132010-10-20 16:46:08 +0000253 if (Expr->getKind() == MCExpr::Binary) {
254 const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr);
255 Expr = BE->getLHS();
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000256 RHS = BE->getRHS();
Rafael Espindola89f66132010-10-20 16:46:08 +0000257 }
258
259 if (Expr->getKind() != MCExpr::SymbolRef)
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000260 return GOT_None;
Rafael Espindola89f66132010-10-20 16:46:08 +0000261
262 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
263 const MCSymbol &S = Ref->getSymbol();
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000264 if (S.getName() != "_GLOBAL_OFFSET_TABLE_")
265 return GOT_None;
266 if (RHS && RHS->getKind() == MCExpr::SymbolRef)
267 return GOT_SymDiff;
268 return GOT_Normal;
Rafael Espindola89f66132010-10-20 16:46:08 +0000269}
270
Rafael Espindolab770f892013-04-25 19:27:05 +0000271static bool HasSecRelSymbolRef(const MCExpr *Expr) {
272 if (Expr->getKind() == MCExpr::SymbolRef) {
273 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
274 return Ref->getKind() == MCSymbolRefExpr::VK_SECREL;
275 }
276 return false;
277}
278
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000279void X86MCCodeEmitter::
Jim Grosbach8f28dbd2012-01-27 00:51:27 +0000280EmitImmediate(const MCOperand &DispOp, SMLoc Loc, unsigned Size,
281 MCFixupKind FixupKind, unsigned &CurByte, raw_ostream &OS,
Chris Lattner4ad96052010-02-12 23:00:36 +0000282 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000283 const MCExpr *Expr = nullptr;
Chris Lattnera725d782010-02-10 06:30:00 +0000284 if (DispOp.isImm()) {
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000285 // If this is a simple integer displacement that doesn't require a
286 // relocation, emit it now.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000287 if (FixupKind != FK_PCRel_1 &&
Bruno Cardoso Lopes05f3f492011-09-20 21:39:06 +0000288 FixupKind != FK_PCRel_2 &&
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +0000289 FixupKind != FK_PCRel_4) {
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000290 EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
291 return;
292 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000293 Expr = MCConstantExpr::create(DispOp.getImm(), Ctx);
Rafael Espindola3c7cab12010-11-23 07:20:12 +0000294 } else {
295 Expr = DispOp.getExpr();
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000296 }
Chris Lattnerf58d0072010-02-10 06:41:02 +0000297
Chris Lattner4ad96052010-02-12 23:00:36 +0000298 // If we have an immoffset, add it to the expression.
Eli Friedmanae60b6b2011-07-20 19:36:11 +0000299 if ((FixupKind == FK_Data_4 ||
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000300 FixupKind == FK_Data_8 ||
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000301 FixupKind == MCFixupKind(X86::reloc_signed_4byte))) {
302 GlobalOffsetTableExprKind Kind = StartsWithGlobalOffsetTable(Expr);
303 if (Kind != GOT_None) {
304 assert(ImmOffset == 0);
Rafael Espindola800fd352010-10-24 17:35:42 +0000305
Rafael Espindola6c76d1d2014-04-21 21:15:45 +0000306 if (Size == 8) {
307 FixupKind = MCFixupKind(X86::reloc_global_offset_table8);
308 } else {
309 assert(Size == 4);
310 FixupKind = MCFixupKind(X86::reloc_global_offset_table);
311 }
312
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000313 if (Kind == GOT_Normal)
314 ImmOffset = CurByte;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000315 } else if (Expr->getKind() == MCExpr::SymbolRef) {
Rafael Espindolab770f892013-04-25 19:27:05 +0000316 if (HasSecRelSymbolRef(Expr)) {
317 FixupKind = MCFixupKind(FK_SecRel_4);
318 }
319 } else if (Expr->getKind() == MCExpr::Binary) {
320 const MCBinaryExpr *Bin = static_cast<const MCBinaryExpr*>(Expr);
321 if (HasSecRelSymbolRef(Bin->getLHS())
322 || HasSecRelSymbolRef(Bin->getRHS())) {
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000323 FixupKind = MCFixupKind(FK_SecRel_4);
324 }
Rafael Espindolac7f355b2011-12-10 02:28:43 +0000325 }
Rafael Espindola89f66132010-10-20 16:46:08 +0000326 }
327
Chris Lattner4964ef82010-02-16 05:03:17 +0000328 // If the fixup is pc-relative, we need to bias the value to be relative to
329 // the start of the field, not the end of the field.
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000330 if (FixupKind == FK_PCRel_4 ||
Daniel Dunbar2ca11082010-03-18 21:53:54 +0000331 FixupKind == MCFixupKind(X86::reloc_riprel_4byte) ||
Rafael Espindola52bd3302016-05-28 15:51:38 +0000332 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load) ||
333 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax) ||
334 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax_rex))
Chris Lattner4964ef82010-02-16 05:03:17 +0000335 ImmOffset -= 4;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000336 if (FixupKind == FK_PCRel_2)
Chris Lattner05ea2a42010-07-07 22:35:13 +0000337 ImmOffset -= 2;
Rafael Espindola8a3a7922010-11-28 14:17:56 +0000338 if (FixupKind == FK_PCRel_1)
Chris Lattner4964ef82010-02-16 05:03:17 +0000339 ImmOffset -= 1;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000340
Chris Lattner1e827fd2010-02-12 23:24:09 +0000341 if (ImmOffset)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000342 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(ImmOffset, Ctx),
Chris Lattner1e827fd2010-02-12 23:24:09 +0000343 Ctx);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000344
Chris Lattnerde03bd02010-02-10 06:52:12 +0000345 // Emit a symbolic constant as a fixup and 4 zeros.
Jim Grosbach63661f82015-05-15 19:13:05 +0000346 Fixups.push_back(MCFixup::create(CurByte, Expr, FixupKind, Loc));
Chris Lattner167842f2010-02-11 06:54:23 +0000347 EmitConstant(0, Size, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000348}
349
Rafael Espindola52bd3302016-05-28 15:51:38 +0000350void X86MCCodeEmitter::emitMemModRMByte(const MCInst &MI, unsigned Op,
Chris Lattner610c84a2010-02-05 02:18:40 +0000351 unsigned RegOpcodeField,
Rafael Espindola52bd3302016-05-28 15:51:38 +0000352 uint64_t TSFlags, bool Rex,
353 unsigned &CurByte, raw_ostream &OS,
David Woodhoused2cca112014-01-28 23:13:25 +0000354 SmallVectorImpl<MCFixup> &Fixups,
Rafael Espindola52bd3302016-05-28 15:51:38 +0000355 const MCSubtargetInfo &STI) const {
Chris Lattnera4e1c742010-09-29 03:33:25 +0000356 const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp);
357 const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg);
358 const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt);
359 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Chris Lattner610c84a2010-02-05 02:18:40 +0000360 unsigned BaseReg = Base.getReg();
Craig Topperf655cdd2014-11-11 07:32:32 +0000361 bool HasEVEX = (TSFlags & X86II::EncodingMask) == X86II::EVEX;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000362
Chris Lattnerd1832032010-02-12 22:47:55 +0000363 // Handle %rip relative addressing.
Derek Schuffc6d8fd32016-02-02 17:20:04 +0000364 if (BaseReg == X86::RIP ||
365 BaseReg == X86::EIP) { // [disp32+rIP] in X86-64 mode
David Woodhoused2cca112014-01-28 23:13:25 +0000366 assert(is64BitMode(STI) && "Rip-relative addressing requires 64-bit mode");
Eric Christopher6ab55c52010-06-08 22:57:33 +0000367 assert(IndexReg.getReg() == 0 && "Invalid rip-relative address");
Chris Lattnerd1832032010-02-12 22:47:55 +0000368 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000369
Rafael Espindola52bd3302016-05-28 15:51:38 +0000370 unsigned Opcode = MI.getOpcode();
Chris Lattnera3a66b22010-03-18 18:10:56 +0000371 // movq loads are handled with a special relocation form which allows the
372 // linker to eliminate some loads for GOT references which end up in the
373 // same linkage unit.
Rafael Espindola52bd3302016-05-28 15:51:38 +0000374 unsigned FixupKind = [=]() {
375 switch (Opcode) {
376 default:
377 return X86::reloc_riprel_4byte;
378 case X86::MOV64rm:
379 assert(Rex);
380 return X86::reloc_riprel_4byte_movq_load;
381 case X86::CALL64m:
382 case X86::JMP64m:
Craig Topperc20b46d2017-10-01 23:53:53 +0000383 case X86::TEST64mr:
Rafael Espindola52bd3302016-05-28 15:51:38 +0000384 case X86::ADC64rm:
385 case X86::ADD64rm:
386 case X86::AND64rm:
387 case X86::CMP64rm:
388 case X86::OR64rm:
389 case X86::SBB64rm:
390 case X86::SUB64rm:
391 case X86::XOR64rm:
392 return Rex ? X86::reloc_riprel_4byte_relax_rex
393 : X86::reloc_riprel_4byte_relax;
394 }
395 }();
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000396
Chris Lattner4ad96052010-02-12 23:00:36 +0000397 // rip-relative addressing is actually relative to the *next* instruction.
398 // Since an immediate can follow the mod/rm byte for an instruction, this
399 // means that we need to bias the immediate field of the instruction with
400 // the size of the immediate field. If we have this case, add it into the
401 // expression to emit.
402 int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000403
Jim Grosbach8f28dbd2012-01-27 00:51:27 +0000404 EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind),
Chris Lattner4ad96052010-02-12 23:00:36 +0000405 CurByte, OS, Fixups, -ImmSize);
Chris Lattnerd1832032010-02-12 22:47:55 +0000406 return;
407 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000408
Chris Lattnerd1832032010-02-12 22:47:55 +0000409 unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000410
Craig Topper21ba8fb2014-01-05 19:40:56 +0000411 // 16-bit addressing forms of the ModR/M byte have a different encoding for
412 // the R/M field and are far more limited in which registers can be used.
David Woodhoused2cca112014-01-28 23:13:25 +0000413 if (Is16BitMemOperand(MI, Op, STI)) {
Craig Topper21ba8fb2014-01-05 19:40:56 +0000414 if (BaseReg) {
415 // For 32-bit addressing, the row and column values in Table 2-2 are
416 // basically the same. It's AX/CX/DX/BX/SP/BP/SI/DI in that order, with
417 // some special cases. And GetX86RegNum reflects that numbering.
418 // For 16-bit addressing it's more fun, as shown in the SDM Vol 2A,
419 // Table 2-1 "16-Bit Addressing Forms with the ModR/M byte". We can only
420 // use SI/DI/BP/BX, which have "row" values 4-7 in no particular order,
421 // while values 0-3 indicate the allowed combinations (base+index) of
422 // those: 0 for BX+SI, 1 for BX+DI, 2 for BP+SI, 3 for BP+DI.
423 //
424 // R16Table[] is a lookup from the normal RegNo, to the row values from
425 // Table 2-1 for 16-bit addressing modes. Where zero means disallowed.
426 static const unsigned R16Table[] = { 0, 0, 0, 7, 0, 6, 4, 5 };
427 unsigned RMfield = R16Table[BaseRegNo];
428
429 assert(RMfield && "invalid 16-bit base register");
430
431 if (IndexReg.getReg()) {
432 unsigned IndexReg16 = R16Table[GetX86RegNum(IndexReg)];
433
434 assert(IndexReg16 && "invalid 16-bit index register");
435 // We must have one of SI/DI (4,5), and one of BP/BX (6,7).
436 assert(((IndexReg16 ^ RMfield) & 2) &&
437 "invalid 16-bit base/index register combination");
438 assert(Scale.getImm() == 1 &&
439 "invalid scale for 16-bit memory reference");
440
441 // Allow base/index to appear in either order (although GAS doesn't).
442 if (IndexReg16 & 2)
443 RMfield = (RMfield & 1) | ((7 - IndexReg16) << 1);
444 else
445 RMfield = (IndexReg16 & 1) | ((7 - RMfield) << 1);
446 }
447
448 if (Disp.isImm() && isDisp8(Disp.getImm())) {
449 if (Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
450 // There is no displacement; just the register.
451 EmitByte(ModRMByte(0, RegOpcodeField, RMfield), CurByte, OS);
452 return;
453 }
454 // Use the [REG]+disp8 form, including for [BP] which cannot be encoded.
455 EmitByte(ModRMByte(1, RegOpcodeField, RMfield), CurByte, OS);
456 EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups);
457 return;
458 }
459 // This is the [REG]+disp16 case.
460 EmitByte(ModRMByte(2, RegOpcodeField, RMfield), CurByte, OS);
461 } else {
462 // There is no BaseReg; this is the plain [disp16] case.
463 EmitByte(ModRMByte(0, RegOpcodeField, 6), CurByte, OS);
464 }
465
466 // Emit 16-bit displacement for plain disp16 or [REG]+disp16 cases.
467 EmitImmediate(Disp, MI.getLoc(), 2, FK_Data_2, CurByte, OS, Fixups);
468 return;
469 }
470
Chris Lattner8aef06f2010-02-09 21:57:34 +0000471 // Determine whether a SIB byte is needed.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000472 // If no BaseReg, issue a RIP relative instruction only if the MCE can
Chris Lattner610c84a2010-02-05 02:18:40 +0000473 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
474 // 2-7) and absolute references.
Chris Lattner5a4ec872010-02-11 08:41:21 +0000475
Chris Lattner8aef06f2010-02-09 21:57:34 +0000476 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000477 IndexReg.getReg() == 0 &&
Chris Lattner5a4ec872010-02-11 08:41:21 +0000478 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
479 // encode to an R/M value of 4, which indicates that a SIB byte is
480 // present.
481 BaseRegNo != N86::ESP &&
Chris Lattner8aef06f2010-02-09 21:57:34 +0000482 // If there is no base register and we're in 64-bit mode, we need a SIB
483 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
David Woodhoused2cca112014-01-28 23:13:25 +0000484 (!is64BitMode(STI) || BaseReg != 0)) {
Chris Lattner8aef06f2010-02-09 21:57:34 +0000485
Chris Lattnerd1832032010-02-12 22:47:55 +0000486 if (BaseReg == 0) { // [disp32] in X86-32 mode
Chris Lattnerf58d0072010-02-10 06:41:02 +0000487 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +0000488 EmitImmediate(Disp, MI.getLoc(), 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000489 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000490 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000491
Chris Lattner8aef06f2010-02-09 21:57:34 +0000492 // If the base is not EBP/ESP and there is no displacement, use simple
493 // indirect register encoding, this handles addresses like [EAX]. The
494 // encoding for [EBP] with no displacement means [disp32] so we handle it
495 // by emitting a displacement of 0 below.
Chris Lattnera725d782010-02-10 06:30:00 +0000496 if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerf58d0072010-02-10 06:41:02 +0000497 EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattner8aef06f2010-02-09 21:57:34 +0000498 return;
499 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000500
Chris Lattner8aef06f2010-02-09 21:57:34 +0000501 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000502 if (Disp.isImm()) {
503 if (!HasEVEX && isDisp8(Disp.getImm())) {
504 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
505 EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups);
506 return;
507 }
508 // Try EVEX compressed 8-bit displacement first; if failed, fall back to
509 // 32-bit displacement.
510 int CDisp8 = 0;
511 if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) {
512 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
513 EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups,
514 CDisp8 - Disp.getImm());
515 return;
516 }
Chris Lattner8aef06f2010-02-09 21:57:34 +0000517 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000518
Chris Lattner8aef06f2010-02-09 21:57:34 +0000519 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000520 EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
Rafael Espindolaa29971f2016-07-06 21:19:11 +0000521 unsigned Opcode = MI.getOpcode();
522 unsigned FixupKind = Opcode == X86::MOV32rm ? X86::reloc_signed_4byte_relax
523 : X86::reloc_signed_4byte;
524 EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind), CurByte, OS,
525 Fixups);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000526 return;
Chris Lattner610c84a2010-02-05 02:18:40 +0000527 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000528
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000529 // We need a SIB byte, so start by outputting the ModR/M byte first
530 assert(IndexReg.getReg() != X86::ESP &&
531 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000532
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000533 bool ForceDisp32 = false;
534 bool ForceDisp8 = false;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000535 int CDisp8 = 0;
536 int ImmOffset = 0;
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000537 if (BaseReg == 0) {
538 // If there is no base register, we emit the special case SIB byte with
539 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000540 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000541 ForceDisp32 = true;
Chris Lattnera725d782010-02-10 06:30:00 +0000542 } else if (!Disp.isImm()) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000543 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000544 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000545 ForceDisp32 = true;
Chris Lattnerb3f659c2010-03-18 20:04:36 +0000546 } else if (Disp.getImm() == 0 &&
547 // Base reg can't be anything that ends up with '5' as the base
548 // reg, it is the magic [*] nomenclature that indicates no base.
549 BaseRegNo != N86::EBP) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000550 // Emit no displacement ModR/M byte
Chris Lattnerf58d0072010-02-10 06:41:02 +0000551 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000552 } else if (!HasEVEX && isDisp8(Disp.getImm())) {
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000553 // Emit the disp8 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000554 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000555 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000556 } else if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) {
557 // Emit the disp8 encoding.
558 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
559 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
560 ImmOffset = CDisp8 - Disp.getImm();
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000561 } else {
562 // Emit the normal disp32 encoding.
Chris Lattnerf58d0072010-02-10 06:41:02 +0000563 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000564 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000565
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000566 // Calculate what the SS field value should be...
Jeffrey Yasskin6381c012011-07-27 06:22:51 +0000567 static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000568 unsigned SS = SSTable[Scale.getImm()];
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000569
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000570 if (BaseReg == 0) {
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000571 // Handle the SIB byte for the case where there is no base, see Intel
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000572 // Manual 2A, table 2-7. The displacement has already been output.
573 unsigned IndexRegNo;
574 if (IndexReg.getReg())
575 IndexRegNo = GetX86RegNum(IndexReg);
576 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
577 IndexRegNo = 4;
Chris Lattnerf58d0072010-02-10 06:41:02 +0000578 EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000579 } else {
580 unsigned IndexRegNo;
581 if (IndexReg.getReg())
582 IndexRegNo = GetX86RegNum(IndexReg);
583 else
584 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerf58d0072010-02-10 06:41:02 +0000585 EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000586 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +0000587
Chris Lattnerdf84b1a2010-02-05 06:16:07 +0000588 // Do we need to output a displacement?
589 if (ForceDisp8)
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000590 EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups, ImmOffset);
Chris Lattnera725d782010-02-10 06:30:00 +0000591 else if (ForceDisp32 || Disp.getImm() != 0)
Jim Grosbach8f28dbd2012-01-27 00:51:27 +0000592 EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(X86::reloc_signed_4byte),
593 CurByte, OS, Fixups);
Chris Lattner610c84a2010-02-05 02:18:40 +0000594}
595
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000596/// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix
597/// called VEX.
598void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000599 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +0000600 const MCInstrDesc &Desc,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +0000601 raw_ostream &OS) const {
JF Bastien388b8792014-12-15 22:34:58 +0000602 assert(!(TSFlags & X86II::LOCK) && "Can't have LOCK VEX.");
603
Craig Topperf655cdd2014-11-11 07:32:32 +0000604 uint64_t Encoding = TSFlags & X86II::EncodingMask;
605 bool HasEVEX_K = TSFlags & X86II::EVEX_K;
606 bool HasVEX_4V = TSFlags & X86II::VEX_4V;
Craig Topperf655cdd2014-11-11 07:32:32 +0000607 bool HasEVEX_RC = TSFlags & X86II::EVEX_RC;
Bruno Cardoso Lopes4398fd72010-06-24 20:48:23 +0000608
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000609 // VEX_R: opcode externsion equivalent to REX.R in
610 // 1's complement (inverted) form
611 //
612 // 1: Same as REX_R=0 (must be 1 in 32-bit mode)
613 // 0: Same as REX_R=1 (64 bit mode only)
614 //
Craig Topper5e038cf2016-03-06 08:12:42 +0000615 uint8_t VEX_R = 0x1;
616 uint8_t EVEX_R2 = 0x1;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000617
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000618 // VEX_X: equivalent to REX.X, only used when a
619 // register is used for index in SIB Byte.
620 //
621 // 1: Same as REX.X=0 (must be 1 in 32-bit mode)
622 // 0: Same as REX.X=1 (64-bit mode only)
Craig Topper5e038cf2016-03-06 08:12:42 +0000623 uint8_t VEX_X = 0x1;
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000624
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000625 // VEX_B:
626 //
627 // 1: Same as REX_B=0 (ignored in 32-bit mode)
628 // 0: Same as REX_B=1 (64 bit mode only)
629 //
Craig Topper5e038cf2016-03-06 08:12:42 +0000630 uint8_t VEX_B = 0x1;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000631
632 // VEX_W: opcode specific (use like REX.W, or used for
633 // opcode extension, or ignored, depending on the opcode byte)
Craig Topper5e038cf2016-03-06 08:12:42 +0000634 uint8_t VEX_W = (TSFlags & X86II::VEX_W) ? 1 : 0;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000635
636 // VEX_5M (VEX m-mmmmm field):
637 //
638 // 0b00000: Reserved for future use
639 // 0b00001: implied 0F leading opcode
640 // 0b00010: implied 0F 38 leading opcode bytes
641 // 0b00011: implied 0F 3A leading opcode bytes
642 // 0b00100-0b11111: Reserved for future use
Jan Sjödin6dd24882011-12-12 19:12:26 +0000643 // 0b01000: XOP map select - 08h instructions with imm byte
Craig Toppere75666f2013-09-29 06:31:18 +0000644 // 0b01001: XOP map select - 09h instructions with no imm byte
645 // 0b01010: XOP map select - 0Ah instructions with imm dword
Craig Topper5e038cf2016-03-06 08:12:42 +0000646 uint8_t VEX_5M;
Craig Topper10243c82014-01-31 08:47:06 +0000647 switch (TSFlags & X86II::OpMapMask) {
648 default: llvm_unreachable("Invalid prefix!");
649 case X86II::TB: VEX_5M = 0x1; break; // 0F
650 case X86II::T8: VEX_5M = 0x2; break; // 0F 38
651 case X86II::TA: VEX_5M = 0x3; break; // 0F 3A
652 case X86II::XOP8: VEX_5M = 0x8; break;
653 case X86II::XOP9: VEX_5M = 0x9; break;
654 case X86II::XOPA: VEX_5M = 0xA; break;
655 }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000656
Craig Topperd40a5502016-03-01 05:42:16 +0000657 // VEX_4V (VEX vvvv field): a register specifier
658 // (in 1's complement form) or 1111 if unused.
Craig Topper5e038cf2016-03-06 08:12:42 +0000659 uint8_t VEX_4V = 0xf;
660 uint8_t EVEX_V2 = 0x1;
Craig Topperd40a5502016-03-01 05:42:16 +0000661
662 // EVEX_L2/VEX_L (Vector Length):
663 //
664 // L2 L
665 // 0 0: scalar or 128-bit vector
666 // 0 1: 256-bit vector
667 // 1 0: 512-bit vector
668 //
Craig Topper5e038cf2016-03-06 08:12:42 +0000669 uint8_t VEX_L = (TSFlags & X86II::VEX_L) ? 1 : 0;
670 uint8_t EVEX_L2 = (TSFlags & X86II::EVEX_L2) ? 1 : 0;
Craig Topperd40a5502016-03-01 05:42:16 +0000671
672 // VEX_PP: opcode extension providing equivalent
673 // functionality of a SIMD prefix
674 //
675 // 0b00: None
676 // 0b01: 66
677 // 0b10: F3
678 // 0b11: F2
679 //
Craig Topper5e038cf2016-03-06 08:12:42 +0000680 uint8_t VEX_PP;
Craig Topperd40a5502016-03-01 05:42:16 +0000681 switch (TSFlags & X86II::OpPrefixMask) {
682 default: llvm_unreachable("Invalid op prefix!");
683 case X86II::PS: VEX_PP = 0x0; break; // none
684 case X86II::PD: VEX_PP = 0x1; break; // 66
685 case X86II::XS: VEX_PP = 0x2; break; // F3
686 case X86II::XD: VEX_PP = 0x3; break; // F2
687 }
688
689 // EVEX_U
Craig Topper5e038cf2016-03-06 08:12:42 +0000690 uint8_t EVEX_U = 1; // Always '1' so far
Craig Topperd40a5502016-03-01 05:42:16 +0000691
692 // EVEX_z
Craig Topper5e038cf2016-03-06 08:12:42 +0000693 uint8_t EVEX_z = (HasEVEX_K && (TSFlags & X86II::EVEX_Z)) ? 1 : 0;
Craig Topperd40a5502016-03-01 05:42:16 +0000694
695 // EVEX_b
Craig Topper5e038cf2016-03-06 08:12:42 +0000696 uint8_t EVEX_b = (TSFlags & X86II::EVEX_B) ? 1 : 0;
Craig Topperd40a5502016-03-01 05:42:16 +0000697
698 // EVEX_rc
Craig Topper5e038cf2016-03-06 08:12:42 +0000699 uint8_t EVEX_rc = 0;
Craig Topperd40a5502016-03-01 05:42:16 +0000700
701 // EVEX_aaa
Craig Topper5e038cf2016-03-06 08:12:42 +0000702 uint8_t EVEX_aaa = 0;
Craig Topperd40a5502016-03-01 05:42:16 +0000703
704 bool EncodeRC = false;
705
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000706 // Classify VEX_B, VEX_4V, VEX_R, VEX_X
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000707 unsigned NumOps = Desc.getNumOperands();
Craig Topper3cbe1602014-01-17 06:42:38 +0000708 unsigned CurOp = X86II::getOperandBias(Desc);
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000709
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000710 switch (TSFlags & X86II::FormMask) {
Craig Topper8a60fff2014-01-16 06:14:45 +0000711 default: llvm_unreachable("Unexpected form in EmitVEXOpcodePrefix!");
712 case X86II::RawFrm:
713 break;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000714 case X86II::MRMDestMem: {
715 // MRMDestMem instructions forms:
716 // MemAddr, src1(ModR/M)
717 // MemAddr, src1(VEX_4V), src2(ModR/M)
718 // MemAddr, src1(ModR/M), imm8
719 //
Craig Topper581c0082016-03-06 08:12:47 +0000720 unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
721 VEX_B = ~(BaseRegEnc >> 3) & 1;
722 unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
723 VEX_X = ~(IndexRegEnc >> 3) & 1;
724 if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV.
725 EVEX_V2 = ~(IndexRegEnc >> 4) & 1;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000726
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000727 CurOp += X86::AddrNumOperands;
728
729 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000730 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000731
732 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000733 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
734 VEX_4V = ~VRegEnc & 0xf;
735 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000736 }
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000737
Craig Topper581c0082016-03-06 08:12:47 +0000738 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
739 VEX_R = ~(RegEnc >> 3) & 1;
740 EVEX_R2 = ~(RegEnc >> 4) & 1;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000741 break;
742 }
Craig Topper581c0082016-03-06 08:12:47 +0000743 case X86II::MRMSrcMem: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000744 // MRMSrcMem instructions forms:
745 // src1(ModR/M), MemAddr
746 // src1(ModR/M), src2(VEX_4V), MemAddr
747 // src1(ModR/M), MemAddr, imm8
Craig Topperca0eda32016-08-22 01:37:19 +0000748 // src1(ModR/M), MemAddr, src2(Imm[7:4])
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000749 //
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000750 // FMA4:
Craig Topperca0eda32016-08-22 01:37:19 +0000751 // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(Imm[7:4])
Craig Topper581c0082016-03-06 08:12:47 +0000752 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
753 VEX_R = ~(RegEnc >> 3) & 1;
754 EVEX_R2 = ~(RegEnc >> 4) & 1;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000755
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000756 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000757 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000758
759 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000760 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
761 VEX_4V = ~VRegEnc & 0xf;
762 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000763 }
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000764
Craig Topper581c0082016-03-06 08:12:47 +0000765 unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
766 VEX_B = ~(BaseRegEnc >> 3) & 1;
767 unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
768 VEX_X = ~(IndexRegEnc >> 3) & 1;
769 if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV.
770 EVEX_V2 = ~(IndexRegEnc >> 4) & 1;
Craig Topper25ea4e52011-10-16 03:51:13 +0000771
Craig Topper5f8419d2016-08-22 07:38:50 +0000772 break;
773 }
774 case X86II::MRMSrcMem4VOp3: {
775 // Instruction format for 4VOp3:
776 // src1(ModR/M), MemAddr, src3(VEX_4V)
777 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
778 VEX_R = ~(RegEnc >> 3) & 1;
779
780 unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
781 VEX_B = ~(BaseRegEnc >> 3) & 1;
782 unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
783 VEX_X = ~(IndexRegEnc >> 3) & 1;
784
785 VEX_4V = ~getX86RegEncoding(MI, CurOp + X86::AddrNumOperands) & 0xf;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000786 break;
Craig Topper581c0082016-03-06 08:12:47 +0000787 }
Craig Topper9b20fec2016-08-22 07:38:45 +0000788 case X86II::MRMSrcMemOp4: {
789 // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M),
790 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
791 VEX_R = ~(RegEnc >> 3) & 1;
792
793 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
794 VEX_4V = ~VRegEnc & 0xf;
795
796 unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
797 VEX_B = ~(BaseRegEnc >> 3) & 1;
798 unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
799 VEX_X = ~(IndexRegEnc >> 3) & 1;
800 break;
801 }
Bruno Cardoso Lopes30689a32010-06-29 20:35:48 +0000802 case X86II::MRM0m: case X86II::MRM1m:
803 case X86II::MRM2m: case X86II::MRM3m:
804 case X86II::MRM4m: case X86II::MRM5m:
Craig Topper27ad1252011-10-15 20:46:47 +0000805 case X86II::MRM6m: case X86II::MRM7m: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000806 // MRM[0-9]m instructions forms:
807 // MemAddr
Craig Topper27ad1252011-10-15 20:46:47 +0000808 // src1(VEX_4V), MemAddr
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000809 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000810 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
811 VEX_4V = ~VRegEnc & 0xf;
812 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000813 }
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000814
815 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000816 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Craig Topper27ad1252011-10-15 20:46:47 +0000817
Craig Topper581c0082016-03-06 08:12:47 +0000818 unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
819 VEX_B = ~(BaseRegEnc >> 3) & 1;
820 unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
821 VEX_X = ~(IndexRegEnc >> 3) & 1;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000822 break;
Craig Topper27ad1252011-10-15 20:46:47 +0000823 }
Craig Topper581c0082016-03-06 08:12:47 +0000824 case X86II::MRMSrcReg: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000825 // MRMSrcReg instructions forms:
Craig Topperca0eda32016-08-22 01:37:19 +0000826 // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(Imm[7:4])
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000827 // dst(ModR/M), src1(ModR/M)
828 // dst(ModR/M), src1(ModR/M), imm8
829 //
Craig Topper87299972013-03-14 07:40:52 +0000830 // FMA4:
Craig Topperca0eda32016-08-22 01:37:19 +0000831 // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M),
Craig Topper581c0082016-03-06 08:12:47 +0000832 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
833 VEX_R = ~(RegEnc >> 3) & 1;
834 EVEX_R2 = ~(RegEnc >> 4) & 1;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000835
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000836 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000837 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000838
839 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000840 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
841 VEX_4V = ~VRegEnc & 0xf;
842 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000843 }
Craig Topper87299972013-03-14 07:40:52 +0000844
Craig Topper581c0082016-03-06 08:12:47 +0000845 RegEnc = getX86RegEncoding(MI, CurOp++);
846 VEX_B = ~(RegEnc >> 3) & 1;
847 VEX_X = ~(RegEnc >> 4) & 1;
Craig Topper5f8419d2016-08-22 07:38:50 +0000848
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000849 if (EVEX_b) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000850 if (HasEVEX_RC) {
851 unsigned RcOperand = NumOps-1;
852 assert(RcOperand >= CurOp);
853 EVEX_rc = MI.getOperand(RcOperand).getImm() & 0x3;
854 }
855 EncodeRC = true;
Michael Liao5bf95782014-12-04 05:20:33 +0000856 }
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000857 break;
Craig Topper581c0082016-03-06 08:12:47 +0000858 }
Craig Topper5f8419d2016-08-22 07:38:50 +0000859 case X86II::MRMSrcReg4VOp3: {
860 // Instruction format for 4VOp3:
861 // src1(ModR/M), src2(ModR/M), src3(VEX_4V)
862 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
863 VEX_R = ~(RegEnc >> 3) & 1;
864
865 RegEnc = getX86RegEncoding(MI, CurOp++);
866 VEX_B = ~(RegEnc >> 3) & 1;
867
868 VEX_4V = ~getX86RegEncoding(MI, CurOp++) & 0xf;
869 break;
870 }
Craig Topper9b20fec2016-08-22 07:38:45 +0000871 case X86II::MRMSrcRegOp4: {
872 // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M),
873 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
874 VEX_R = ~(RegEnc >> 3) & 1;
875
876 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
877 VEX_4V = ~VRegEnc & 0xf;
878
879 // Skip second register source (encoded in Imm[7:4])
880 ++CurOp;
881
882 RegEnc = getX86RegEncoding(MI, CurOp++);
883 VEX_B = ~(RegEnc >> 3) & 1;
884 VEX_X = ~(RegEnc >> 4) & 1;
885 break;
886 }
Craig Topper581c0082016-03-06 08:12:47 +0000887 case X86II::MRMDestReg: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000888 // MRMDestReg instructions forms:
889 // dst(ModR/M), src(ModR/M)
890 // dst(ModR/M), src(ModR/M), imm8
Craig Topper612f7bf2013-03-16 03:44:31 +0000891 // dst(ModR/M), src1(VEX_4V), src2(ModR/M)
Craig Topper581c0082016-03-06 08:12:47 +0000892 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
893 VEX_B = ~(RegEnc >> 3) & 1;
894 VEX_X = ~(RegEnc >> 4) & 1;
Craig Topper612f7bf2013-03-16 03:44:31 +0000895
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000896 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000897 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000898
899 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000900 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
901 VEX_4V = ~VRegEnc & 0xf;
902 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000903 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000904
Craig Topper581c0082016-03-06 08:12:47 +0000905 RegEnc = getX86RegEncoding(MI, CurOp++);
906 VEX_R = ~(RegEnc >> 3) & 1;
907 EVEX_R2 = ~(RegEnc >> 4) & 1;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000908 if (EVEX_b)
909 EncodeRC = true;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000910 break;
Craig Topper581c0082016-03-06 08:12:47 +0000911 }
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000912 case X86II::MRM0r: case X86II::MRM1r:
913 case X86II::MRM2r: case X86II::MRM3r:
914 case X86II::MRM4r: case X86II::MRM5r:
Craig Topper581c0082016-03-06 08:12:47 +0000915 case X86II::MRM6r: case X86II::MRM7r: {
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000916 // MRM0r-MRM7r instructions forms:
917 // dst(VEX_4V), src(ModR/M), imm8
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000918 if (HasVEX_4V) {
Craig Topper581c0082016-03-06 08:12:47 +0000919 unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
920 VEX_4V = ~VRegEnc & 0xf;
921 EVEX_V2 = ~(VRegEnc >> 4) & 1;
Craig Topperd402df32014-02-02 07:08:01 +0000922 }
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000923 if (HasEVEX_K)
Craig Topper581c0082016-03-06 08:12:47 +0000924 EVEX_aaa = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000925
Craig Topper581c0082016-03-06 08:12:47 +0000926 unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
927 VEX_B = ~(RegEnc >> 3) & 1;
928 VEX_X = ~(RegEnc >> 4) & 1;
Bruno Cardoso Lopesd1263472011-08-19 22:27:29 +0000929 break;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000930 }
Craig Topper581c0082016-03-06 08:12:47 +0000931 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000932
Craig Topperd402df32014-02-02 07:08:01 +0000933 if (Encoding == X86II::VEX || Encoding == X86II::XOP) {
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000934 // VEX opcode prefix can have 2 or 3 bytes
935 //
936 // 3 bytes:
937 // +-----+ +--------------+ +-------------------+
938 // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
939 // +-----+ +--------------+ +-------------------+
940 // 2 bytes:
941 // +-----+ +-------------------+
942 // | C5h | | R | vvvv | L | pp |
943 // +-----+ +-------------------+
944 //
Craig Topperd402df32014-02-02 07:08:01 +0000945 // XOP uses a similar prefix:
946 // +-----+ +--------------+ +-------------------+
947 // | 8Fh | | RXB | m-mmmm | | W | vvvv | L | pp |
948 // +-----+ +--------------+ +-------------------+
Craig Topper5e038cf2016-03-06 08:12:42 +0000949 uint8_t LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000950
Craig Topperd402df32014-02-02 07:08:01 +0000951 // Can we use the 2 byte VEX prefix?
952 if (Encoding == X86II::VEX && VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) {
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000953 EmitByte(0xC5, CurByte, OS);
954 EmitByte(LastByte | (VEX_R << 7), CurByte, OS);
955 return;
956 }
957
958 // 3 byte VEX prefix
Craig Topperd402df32014-02-02 07:08:01 +0000959 EmitByte(Encoding == X86II::XOP ? 0x8F : 0xC4, CurByte, OS);
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000960 EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS);
961 EmitByte(LastByte | (VEX_W << 7), CurByte, OS);
962 } else {
Craig Topperd402df32014-02-02 07:08:01 +0000963 assert(Encoding == X86II::EVEX && "unknown encoding!");
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000964 // EVEX opcode prefix can have 4 bytes
965 //
966 // +-----+ +--------------+ +-------------------+ +------------------------+
967 // | 62h | | RXBR' | 00mm | | W | vvvv | U | pp | | z | L'L | b | v' | aaa |
968 // +-----+ +--------------+ +-------------------+ +------------------------+
969 assert((VEX_5M & 0x3) == VEX_5M
970 && "More than 2 significant bits in VEX.m-mmmm fields for EVEX!");
971
Elena Demikhovskyb1266b52013-08-01 13:34:06 +0000972 EmitByte(0x62, CurByte, OS);
973 EmitByte((VEX_R << 7) |
974 (VEX_X << 6) |
975 (VEX_B << 5) |
976 (EVEX_R2 << 4) |
977 VEX_5M, CurByte, OS);
978 EmitByte((VEX_W << 7) |
979 (VEX_4V << 3) |
980 (EVEX_U << 2) |
981 VEX_PP, CurByte, OS);
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000982 if (EncodeRC)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000983 EmitByte((EVEX_z << 7) |
Craig Topper84f2f182016-02-22 08:00:04 +0000984 (EVEX_rc << 5) |
985 (EVEX_b << 4) |
986 (EVEX_V2 << 3) |
987 EVEX_aaa, CurByte, OS);
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000988 else
989 EmitByte((EVEX_z << 7) |
Craig Topper84f2f182016-02-22 08:00:04 +0000990 (EVEX_L2 << 6) |
991 (VEX_L << 5) |
992 (EVEX_b << 4) |
993 (EVEX_V2 << 3) |
994 EVEX_aaa, CurByte, OS);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000995 }
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000996}
997
Chris Lattner58827ff2010-02-05 22:10:22 +0000998/// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
999/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
1000/// size, and 3) use of X86-64 extended registers.
Craig Topper581c0082016-03-06 08:12:47 +00001001uint8_t X86MCCodeEmitter::DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
1002 int MemOperand,
1003 const MCInstrDesc &Desc) const {
Craig Topper6a7cd422016-03-02 07:32:43 +00001004 uint8_t REX = 0;
Douglas Katzmana1403972015-11-11 15:51:16 +00001005 bool UsesHighByteReg = false;
1006
Chris Lattner58827ff2010-02-05 22:10:22 +00001007 if (TSFlags & X86II::REX_W)
Bruno Cardoso Lopes8947c322010-06-12 00:03:52 +00001008 REX |= 1 << 3; // set REX.W
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001009
Chris Lattner58827ff2010-02-05 22:10:22 +00001010 if (MI.getNumOperands() == 0) return REX;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001011
Chris Lattner58827ff2010-02-05 22:10:22 +00001012 unsigned NumOps = MI.getNumOperands();
Craig Topper6a7cd422016-03-02 07:32:43 +00001013 unsigned CurOp = X86II::getOperandBias(Desc);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001014
Chris Lattner58827ff2010-02-05 22:10:22 +00001015 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
Craig Topper6a7cd422016-03-02 07:32:43 +00001016 for (unsigned i = CurOp; i != NumOps; ++i) {
Chris Lattner58827ff2010-02-05 22:10:22 +00001017 const MCOperand &MO = MI.getOperand(i);
1018 if (!MO.isReg()) continue;
1019 unsigned Reg = MO.getReg();
Douglas Katzmana1403972015-11-11 15:51:16 +00001020 if (Reg == X86::AH || Reg == X86::BH || Reg == X86::CH || Reg == X86::DH)
1021 UsesHighByteReg = true;
Craig Topper45793a12016-08-27 17:13:41 +00001022 if (X86II::isX86_64NonExtLowByteReg(Reg))
1023 // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
1024 // that returns non-zero.
1025 REX |= 0x40; // REX fixed encoding prefix
Chris Lattner58827ff2010-02-05 22:10:22 +00001026 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001027
Chris Lattner58827ff2010-02-05 22:10:22 +00001028 switch (TSFlags & X86II::FormMask) {
Craig Topper6a7cd422016-03-02 07:32:43 +00001029 case X86II::AddRegFrm:
Craig Topper6943aa32016-08-27 17:13:43 +00001030 REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B
Craig Topper6a7cd422016-03-02 07:32:43 +00001031 break;
Chris Lattner58827ff2010-02-05 22:10:22 +00001032 case X86II::MRMSrcReg:
Craig Topper6943aa32016-08-27 17:13:43 +00001033 REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R
1034 REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +00001035 break;
1036 case X86II::MRMSrcMem: {
Craig Topper6943aa32016-08-27 17:13:43 +00001037 REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R
1038 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
1039 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
Craig Topper6a7cd422016-03-02 07:32:43 +00001040 CurOp += X86::AddrNumOperands;
Chris Lattner58827ff2010-02-05 22:10:22 +00001041 break;
1042 }
Craig Topper6a7cd422016-03-02 07:32:43 +00001043 case X86II::MRMDestReg:
Craig Topper6943aa32016-08-27 17:13:43 +00001044 REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B
1045 REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R
Craig Topper6a7cd422016-03-02 07:32:43 +00001046 break;
1047 case X86II::MRMDestMem:
Craig Topper6943aa32016-08-27 17:13:43 +00001048 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
1049 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
Craig Topper6a7cd422016-03-02 07:32:43 +00001050 CurOp += X86::AddrNumOperands;
Craig Topper6943aa32016-08-27 17:13:43 +00001051 REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R
Craig Topper6a7cd422016-03-02 07:32:43 +00001052 break;
Craig Toppera0869dc2014-02-10 06:55:41 +00001053 case X86II::MRMXm:
Chris Lattner58827ff2010-02-05 22:10:22 +00001054 case X86II::MRM0m: case X86II::MRM1m:
1055 case X86II::MRM2m: case X86II::MRM3m:
1056 case X86II::MRM4m: case X86II::MRM5m:
1057 case X86II::MRM6m: case X86II::MRM7m:
Craig Topper6943aa32016-08-27 17:13:43 +00001058 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
1059 REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
Craig Topper6a7cd422016-03-02 07:32:43 +00001060 break;
1061 case X86II::MRMXr:
1062 case X86II::MRM0r: case X86II::MRM1r:
1063 case X86II::MRM2r: case X86II::MRM3r:
1064 case X86II::MRM4r: case X86II::MRM5r:
1065 case X86II::MRM6r: case X86II::MRM7r:
Craig Topper6943aa32016-08-27 17:13:43 +00001066 REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B
Chris Lattner58827ff2010-02-05 22:10:22 +00001067 break;
1068 }
Douglas Katzmana1403972015-11-11 15:51:16 +00001069 if (REX && UsesHighByteReg)
1070 report_fatal_error("Cannot encode high byte register in REX-prefixed instruction");
1071
Chris Lattner58827ff2010-02-05 22:10:22 +00001072 return REX;
1073}
Chris Lattner6794f9b2010-02-03 21:43:43 +00001074
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001075/// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
Craig Topper35da3d12014-01-16 07:36:58 +00001076void X86MCCodeEmitter::EmitSegmentOverridePrefix(unsigned &CurByte,
1077 unsigned SegOperand,
1078 const MCInst &MI,
1079 raw_ostream &OS) const {
Craig Topper7c6baa72014-01-06 06:51:58 +00001080 // Check for explicit segment override on memory operand.
Craig Topper35da3d12014-01-16 07:36:58 +00001081 switch (MI.getOperand(SegOperand).getReg()) {
Craig Topper7c6baa72014-01-06 06:51:58 +00001082 default: llvm_unreachable("Unknown segment register!");
1083 case 0: break;
1084 case X86::CS: EmitByte(0x2E, CurByte, OS); break;
1085 case X86::SS: EmitByte(0x36, CurByte, OS); break;
1086 case X86::DS: EmitByte(0x3E, CurByte, OS); break;
1087 case X86::ES: EmitByte(0x26, CurByte, OS); break;
1088 case X86::FS: EmitByte(0x64, CurByte, OS); break;
1089 case X86::GS: EmitByte(0x65, CurByte, OS); break;
Chris Lattner6794f9b2010-02-03 21:43:43 +00001090 }
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001091}
1092
Rafael Espindola52bd3302016-05-28 15:51:38 +00001093/// Emit all instruction prefixes prior to the opcode.
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001094///
1095/// MemOperand is the operand # of the start of a memory operand if present. If
1096/// Not present, it is -1.
Rafael Espindola52bd3302016-05-28 15:51:38 +00001097///
1098/// Returns true if a REX prefix was used.
1099bool X86MCCodeEmitter::emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001100 int MemOperand, const MCInst &MI,
Evan Cheng6cc775f2011-06-28 19:10:37 +00001101 const MCInstrDesc &Desc,
David Woodhoused2cca112014-01-28 23:13:25 +00001102 const MCSubtargetInfo &STI,
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001103 raw_ostream &OS) const {
Rafael Espindola52bd3302016-05-28 15:51:38 +00001104 bool Ret = false;
Chris Lattner5da7f9f2010-09-29 03:43:43 +00001105 // Emit the operand size opcode prefix as needed.
Craig Topperf655cdd2014-11-11 07:32:32 +00001106 if ((TSFlags & X86II::OpSizeMask) == (is16BitMode(STI) ? X86II::OpSize32
1107 : X86II::OpSize16))
Chris Lattner5da7f9f2010-09-29 03:43:43 +00001108 EmitByte(0x66, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001109
JF Bastien388b8792014-12-15 22:34:58 +00001110 // Emit the LOCK opcode prefix.
1111 if (TSFlags & X86II::LOCK)
1112 EmitByte(0xF0, CurByte, OS);
1113
Craig Topper10243c82014-01-31 08:47:06 +00001114 switch (TSFlags & X86II::OpPrefixMask) {
1115 case X86II::PD: // 66
Craig Topperae11aed2014-01-14 07:41:20 +00001116 EmitByte(0x66, CurByte, OS);
Craig Topperae11aed2014-01-14 07:41:20 +00001117 break;
Craig Topper10243c82014-01-31 08:47:06 +00001118 case X86II::XS: // F3
Craig Topper96fa5972011-10-16 16:50:08 +00001119 EmitByte(0xF3, CurByte, OS);
Craig Topper96fa5972011-10-16 16:50:08 +00001120 break;
Craig Topper10243c82014-01-31 08:47:06 +00001121 case X86II::XD: // F2
Craig Topper980d5982011-10-23 07:34:00 +00001122 EmitByte(0xF2, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +00001123 break;
Chris Lattner223084d2010-02-03 21:57:59 +00001124 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001125
Chris Lattner223084d2010-02-03 21:57:59 +00001126 // Handle REX prefix.
Chris Lattner58827ff2010-02-05 22:10:22 +00001127 // FIXME: Can this come before F2 etc to simplify emission?
David Woodhoused2cca112014-01-28 23:13:25 +00001128 if (is64BitMode(STI)) {
Rafael Espindola52bd3302016-05-28 15:51:38 +00001129 if (uint8_t REX = DetermineREXPrefix(MI, TSFlags, MemOperand, Desc)) {
Chris Lattnerf58d0072010-02-10 06:41:02 +00001130 EmitByte(0x40 | REX, CurByte, OS);
Rafael Espindola52bd3302016-05-28 15:51:38 +00001131 Ret = true;
1132 }
Chris Lattner223084d2010-02-03 21:57:59 +00001133 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001134
Chris Lattner223084d2010-02-03 21:57:59 +00001135 // 0x0F escape code must be emitted just before the opcode.
Craig Topper10243c82014-01-31 08:47:06 +00001136 switch (TSFlags & X86II::OpMapMask) {
1137 case X86II::TB: // Two-byte opcode map
1138 case X86II::T8: // 0F 38
1139 case X86II::TA: // 0F 3A
Chris Lattnerf58d0072010-02-10 06:41:02 +00001140 EmitByte(0x0F, CurByte, OS);
Craig Topper10243c82014-01-31 08:47:06 +00001141 break;
Craig Topper10243c82014-01-31 08:47:06 +00001142 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001143
Craig Topper10243c82014-01-31 08:47:06 +00001144 switch (TSFlags & X86II::OpMapMask) {
Chris Lattner223084d2010-02-03 21:57:59 +00001145 case X86II::T8: // 0F 38
Chris Lattnerf58d0072010-02-10 06:41:02 +00001146 EmitByte(0x38, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +00001147 break;
1148 case X86II::TA: // 0F 3A
Chris Lattnerf58d0072010-02-10 06:41:02 +00001149 EmitByte(0x3A, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +00001150 break;
1151 }
Rafael Espindola52bd3302016-05-28 15:51:38 +00001152 return Ret;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001153}
1154
1155void X86MCCodeEmitter::
Jim Grosbach91df21f2015-05-15 19:13:16 +00001156encodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +00001157 SmallVectorImpl<MCFixup> &Fixups,
1158 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001159 unsigned Opcode = MI.getOpcode();
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001160 const MCInstrDesc &Desc = MCII.get(Opcode);
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001161 uint64_t TSFlags = Desc.TSFlags;
1162
Chris Lattner061d70a2010-07-09 00:17:50 +00001163 // Pseudo instructions don't get encoded.
1164 if ((TSFlags & X86II::FormMask) == X86II::Pseudo)
1165 return;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001166
Chris Lattner9f034c12010-07-08 22:28:12 +00001167 unsigned NumOps = Desc.getNumOperands();
Preston Gurdddf96b52013-04-10 20:11:59 +00001168 unsigned CurOp = X86II::getOperandBias(Desc);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001169
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001170 // Keep track of the current byte being emitted.
1171 unsigned CurByte = 0;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001172
Craig Topperd402df32014-02-02 07:08:01 +00001173 // Encoding type for this instruction.
Craig Topperf655cdd2014-11-11 07:32:32 +00001174 uint64_t Encoding = TSFlags & X86II::EncodingMask;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +00001175
1176 // It uses the VEX.VVVV field?
Craig Topperf655cdd2014-11-11 07:32:32 +00001177 bool HasVEX_4V = TSFlags & X86II::VEX_4V;
Craig Topperca0eda32016-08-22 01:37:19 +00001178 bool HasVEX_I8Reg = (TSFlags & X86II::ImmMask) == X86II::Imm8Reg;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001179
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001180 // It uses the EVEX.aaa field?
Craig Topperf655cdd2014-11-11 07:32:32 +00001181 bool HasEVEX_K = TSFlags & X86II::EVEX_K;
1182 bool HasEVEX_RC = TSFlags & X86II::EVEX_RC;
1183
Craig Toppera2674312016-03-02 06:06:18 +00001184 // Used if a register is encoded in 7:4 of immediate.
1185 unsigned I8RegNum = 0;
1186
Chris Lattner9f034c12010-07-08 22:28:12 +00001187 // Determine where the memory operand starts, if present.
Craig Topper477649a2016-04-28 05:58:46 +00001188 int MemoryOperand = X86II::getMemoryOperandNo(TSFlags);
Chris Lattner9f034c12010-07-08 22:28:12 +00001189 if (MemoryOperand != -1) MemoryOperand += CurOp;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001190
Craig Topper327f13b2014-01-31 05:33:45 +00001191 // Emit segment override opcode prefix as needed.
1192 if (MemoryOperand >= 0)
1193 EmitSegmentOverridePrefix(CurByte, MemoryOperand+X86::AddrSegmentReg,
1194 MI, OS);
1195
1196 // Emit the repeat opcode prefix as needed.
Craig Topperec688662014-01-31 07:00:55 +00001197 if (TSFlags & X86II::REP)
Craig Topper327f13b2014-01-31 05:33:45 +00001198 EmitByte(0xF3, CurByte, OS);
1199
1200 // Emit the address size opcode prefix as needed.
1201 bool need_address_override;
Craig Topperb86338f2014-12-24 06:05:22 +00001202 uint64_t AdSize = TSFlags & X86II::AdSizeMask;
1203 if ((is16BitMode(STI) && AdSize == X86II::AdSize32) ||
1204 (is32BitMode(STI) && AdSize == X86II::AdSize16) ||
1205 (is64BitMode(STI) && AdSize == X86II::AdSize32)) {
Craig Topper327f13b2014-01-31 05:33:45 +00001206 need_address_override = true;
1207 } else if (MemoryOperand < 0) {
1208 need_address_override = false;
1209 } else if (is64BitMode(STI)) {
1210 assert(!Is16BitMemOperand(MI, MemoryOperand, STI));
1211 need_address_override = Is32BitMemOperand(MI, MemoryOperand);
1212 } else if (is32BitMode(STI)) {
1213 assert(!Is64BitMemOperand(MI, MemoryOperand));
1214 need_address_override = Is16BitMemOperand(MI, MemoryOperand, STI);
1215 } else {
1216 assert(is16BitMode(STI));
1217 assert(!Is64BitMemOperand(MI, MemoryOperand));
1218 need_address_override = !Is16BitMemOperand(MI, MemoryOperand, STI);
1219 }
1220
1221 if (need_address_override)
1222 EmitByte(0x67, CurByte, OS);
1223
Rafael Espindola52bd3302016-05-28 15:51:38 +00001224 bool Rex = false;
Craig Topperd402df32014-02-02 07:08:01 +00001225 if (Encoding == 0)
Rafael Espindola52bd3302016-05-28 15:51:38 +00001226 Rex = emitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, STI, OS);
Chris Lattner9f034c12010-07-08 22:28:12 +00001227 else
Bruno Cardoso Lopese6cc0d32010-07-09 00:38:14 +00001228 EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001229
Craig Topper5e038cf2016-03-06 08:12:42 +00001230 uint8_t BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +00001231
Craig Topperf655cdd2014-11-11 07:32:32 +00001232 if (TSFlags & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +00001233 BaseOpcode = 0x0F; // Weird 3DNow! encoding.
Bruno Cardoso Lopes60aa85b2011-09-20 21:45:26 +00001234
Craig Topper073e9472016-03-01 07:15:59 +00001235 uint64_t Form = TSFlags & X86II::FormMask;
1236 switch (Form) {
1237 default: errs() << "FORM: " << Form << "\n";
Craig Topper4ed72782012-02-05 05:38:58 +00001238 llvm_unreachable("Unknown FormMask value in X86MCCodeEmitter!");
Chris Lattner061d70a2010-07-09 00:17:50 +00001239 case X86II::Pseudo:
Craig Topper4ed72782012-02-05 05:38:58 +00001240 llvm_unreachable("Pseudo instruction shouldn't be emitted");
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00001241 case X86II::RawFrmDstSrc: {
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00001242 unsigned siReg = MI.getOperand(1).getReg();
David Woodhouse7a7c1922014-01-22 15:31:32 +00001243 assert(((siReg == X86::SI && MI.getOperand(0).getReg() == X86::DI) ||
1244 (siReg == X86::ESI && MI.getOperand(0).getReg() == X86::EDI) ||
1245 (siReg == X86::RSI && MI.getOperand(0).getReg() == X86::RDI)) &&
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00001246 "SI and DI register sizes do not match");
1247 // Emit segment override opcode prefix as needed (not for %ds).
1248 if (MI.getOperand(2).getReg() != X86::DS)
1249 EmitSegmentOverridePrefix(CurByte, 2, MI, OS);
Craig Topperfa6298a2014-02-02 09:25:09 +00001250 // Emit AdSize prefix as needed.
David Woodhoused2cca112014-01-28 23:13:25 +00001251 if ((!is32BitMode(STI) && siReg == X86::ESI) ||
1252 (is32BitMode(STI) && siReg == X86::SI))
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00001253 EmitByte(0x67, CurByte, OS);
1254 CurOp += 3; // Consume operands.
1255 EmitByte(BaseOpcode, CurByte, OS);
1256 break;
1257 }
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001258 case X86II::RawFrmSrc: {
1259 unsigned siReg = MI.getOperand(0).getReg();
1260 // Emit segment override opcode prefix as needed (not for %ds).
1261 if (MI.getOperand(1).getReg() != X86::DS)
1262 EmitSegmentOverridePrefix(CurByte, 1, MI, OS);
Craig Topperfa6298a2014-02-02 09:25:09 +00001263 // Emit AdSize prefix as needed.
David Woodhoused2cca112014-01-28 23:13:25 +00001264 if ((!is32BitMode(STI) && siReg == X86::ESI) ||
1265 (is32BitMode(STI) && siReg == X86::SI))
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001266 EmitByte(0x67, CurByte, OS);
1267 CurOp += 2; // Consume operands.
1268 EmitByte(BaseOpcode, CurByte, OS);
1269 break;
1270 }
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001271 case X86II::RawFrmDst: {
1272 unsigned siReg = MI.getOperand(0).getReg();
Craig Topperfa6298a2014-02-02 09:25:09 +00001273 // Emit AdSize prefix as needed.
David Woodhoused2cca112014-01-28 23:13:25 +00001274 if ((!is32BitMode(STI) && siReg == X86::EDI) ||
1275 (is32BitMode(STI) && siReg == X86::DI))
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001276 EmitByte(0x67, CurByte, OS);
1277 ++CurOp; // Consume operand.
1278 EmitByte(BaseOpcode, CurByte, OS);
1279 break;
1280 }
Chris Lattner6bb24632010-02-11 07:06:31 +00001281 case X86II::RawFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +00001282 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner223084d2010-02-03 21:57:59 +00001283 break;
Craig Topper35da3d12014-01-16 07:36:58 +00001284 case X86II::RawFrmMemOffs:
1285 // Emit segment override opcode prefix as needed.
1286 EmitSegmentOverridePrefix(CurByte, 1, MI, OS);
1287 EmitByte(BaseOpcode, CurByte, OS);
1288 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
1289 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1290 CurByte, OS, Fixups);
1291 ++CurOp; // skip segment operand
1292 break;
Chris Lattnercea0a8d2010-09-17 18:02:29 +00001293 case X86II::RawFrmImm8:
1294 EmitByte(BaseOpcode, CurByte, OS);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00001295 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
Chris Lattnercea0a8d2010-09-17 18:02:29 +00001296 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1297 CurByte, OS, Fixups);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00001298 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 1, FK_Data_1, CurByte,
1299 OS, Fixups);
Chris Lattnercea0a8d2010-09-17 18:02:29 +00001300 break;
Chris Lattnerf5477402010-08-19 01:18:43 +00001301 case X86II::RawFrmImm16:
1302 EmitByte(BaseOpcode, CurByte, OS);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00001303 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
Chris Lattnerf5477402010-08-19 01:18:43 +00001304 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1305 CurByte, OS, Fixups);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00001306 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 2, FK_Data_2, CurByte,
1307 OS, Fixups);
Chris Lattnerf5477402010-08-19 01:18:43 +00001308 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001309
Chris Lattner6bb24632010-02-11 07:06:31 +00001310 case X86II::AddRegFrm:
Chris Lattnerf58d0072010-02-10 06:41:02 +00001311 EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
Chris Lattner4f627ba2010-02-05 01:53:19 +00001312 break;
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001313
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001314 case X86II::MRMDestReg: {
Chris Lattnerf58d0072010-02-10 06:41:02 +00001315 EmitByte(BaseOpcode, CurByte, OS);
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001316 unsigned SrcRegNum = CurOp + 1;
Craig Topper612f7bf2013-03-16 03:44:31 +00001317
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001318 if (HasEVEX_K) // Skip writemask
Craig Topperb8c29b42016-03-01 06:42:46 +00001319 ++SrcRegNum;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001320
Craig Topper612f7bf2013-03-16 03:44:31 +00001321 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1322 ++SrcRegNum;
1323
Chris Lattner4f627ba2010-02-05 01:53:19 +00001324 EmitRegModRMByte(MI.getOperand(CurOp),
Craig Topper612f7bf2013-03-16 03:44:31 +00001325 GetX86RegNum(MI.getOperand(SrcRegNum)), CurByte, OS);
1326 CurOp = SrcRegNum + 1;
Chris Lattner4f627ba2010-02-05 01:53:19 +00001327 break;
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001328 }
1329 case X86II::MRMDestMem: {
Chris Lattnerf58d0072010-02-10 06:41:02 +00001330 EmitByte(BaseOpcode, CurByte, OS);
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001331 unsigned SrcRegNum = CurOp + X86::AddrNumOperands;
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +00001332
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001333 if (HasEVEX_K) // Skip writemask
Craig Topperb8c29b42016-03-01 06:42:46 +00001334 ++SrcRegNum;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001335
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +00001336 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Craig Topper1964b6d2012-05-19 19:14:18 +00001337 ++SrcRegNum;
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +00001338
Rafael Espindola52bd3302016-05-28 15:51:38 +00001339 emitMemModRMByte(MI, CurOp, GetX86RegNum(MI.getOperand(SrcRegNum)), TSFlags,
1340 Rex, CurByte, OS, Fixups, STI);
Bruno Cardoso Lopes3ceaf7a2010-07-21 02:46:58 +00001341 CurOp = SrcRegNum + 1;
Chris Lattner610c84a2010-02-05 02:18:40 +00001342 break;
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001343 }
1344 case X86II::MRMSrcReg: {
Chris Lattnerf58d0072010-02-10 06:41:02 +00001345 EmitByte(BaseOpcode, CurByte, OS);
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001346 unsigned SrcRegNum = CurOp + 1;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001347
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001348 if (HasEVEX_K) // Skip writemask
Craig Topperb8c29b42016-03-01 06:42:46 +00001349 ++SrcRegNum;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001350
Craig Topperaea148c2011-10-16 07:55:05 +00001351 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Craig Topper1964b6d2012-05-19 19:14:18 +00001352 ++SrcRegNum;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +00001353
1354 EmitRegModRMByte(MI.getOperand(SrcRegNum),
1355 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
Craig Toppera2674312016-03-02 06:06:18 +00001356 CurOp = SrcRegNum + 1;
Craig Topper9b20fec2016-08-22 07:38:45 +00001357 if (HasVEX_I8Reg)
Craig Topper581c0082016-03-06 08:12:47 +00001358 I8RegNum = getX86RegEncoding(MI, CurOp++);
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001359 // do not count the rounding control operand
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001360 if (HasEVEX_RC)
Craig Topperb8c29b42016-03-01 06:42:46 +00001361 --NumOps;
Chris Lattner37166eb2010-02-05 19:04:37 +00001362 break;
Craig Topper5c8dc5f2016-03-01 06:42:48 +00001363 }
Craig Topper5f8419d2016-08-22 07:38:50 +00001364 case X86II::MRMSrcReg4VOp3: {
1365 EmitByte(BaseOpcode, CurByte, OS);
1366 unsigned SrcRegNum = CurOp + 1;
1367
1368 EmitRegModRMByte(MI.getOperand(SrcRegNum),
1369 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
1370 CurOp = SrcRegNum + 1;
1371 ++CurOp; // Encoded in VEX.VVVV
1372 break;
1373 }
Craig Topper9b20fec2016-08-22 07:38:45 +00001374 case X86II::MRMSrcRegOp4: {
1375 EmitByte(BaseOpcode, CurByte, OS);
1376 unsigned SrcRegNum = CurOp + 1;
1377
1378 // Skip 1st src (which is encoded in VEX_VVVV)
1379 ++SrcRegNum;
1380
1381 // Capture 2nd src (which is encoded in Imm[7:4])
1382 assert(HasVEX_I8Reg && "MRMSrcRegOp4 should imply VEX_I8Reg");
1383 I8RegNum = getX86RegEncoding(MI, SrcRegNum++);
1384
1385 EmitRegModRMByte(MI.getOperand(SrcRegNum),
1386 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
1387 CurOp = SrcRegNum + 1;
1388 break;
1389 }
Chris Lattner37166eb2010-02-05 19:04:37 +00001390 case X86II::MRMSrcMem: {
Chris Lattnere808a782010-06-19 00:34:00 +00001391 unsigned FirstMemOp = CurOp+1;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001392
Craig Toppera2674312016-03-02 06:06:18 +00001393 if (HasEVEX_K) // Skip writemask
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001394 ++FirstMemOp;
Elena Demikhovskyb1266b52013-08-01 13:34:06 +00001395
Craig Toppera2674312016-03-02 06:06:18 +00001396 if (HasVEX_4V)
Chris Lattnere808a782010-06-19 00:34:00 +00001397 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
Craig Toppera2674312016-03-02 06:06:18 +00001398
Chris Lattnere808a782010-06-19 00:34:00 +00001399 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001400
Rafael Espindola52bd3302016-05-28 15:51:38 +00001401 emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
1402 TSFlags, Rex, CurByte, OS, Fixups, STI);
Craig Toppera2674312016-03-02 06:06:18 +00001403 CurOp = FirstMemOp + X86::AddrNumOperands;
Craig Topper9b20fec2016-08-22 07:38:45 +00001404 if (HasVEX_I8Reg)
Craig Topper581c0082016-03-06 08:12:47 +00001405 I8RegNum = getX86RegEncoding(MI, CurOp++);
Chris Lattner37166eb2010-02-05 19:04:37 +00001406 break;
1407 }
Craig Topper5f8419d2016-08-22 07:38:50 +00001408 case X86II::MRMSrcMem4VOp3: {
1409 unsigned FirstMemOp = CurOp+1;
1410
1411 EmitByte(BaseOpcode, CurByte, OS);
1412
1413 emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
1414 TSFlags, Rex, CurByte, OS, Fixups, STI);
1415 CurOp = FirstMemOp + X86::AddrNumOperands;
1416 ++CurOp; // Encoded in VEX.VVVV.
1417 break;
1418 }
Craig Topper9b20fec2016-08-22 07:38:45 +00001419 case X86II::MRMSrcMemOp4: {
1420 unsigned FirstMemOp = CurOp+1;
1421
1422 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
1423
1424 // Capture second register source (encoded in Imm[7:4])
1425 assert(HasVEX_I8Reg && "MRMSrcRegOp4 should imply VEX_I8Reg");
1426 I8RegNum = getX86RegEncoding(MI, FirstMemOp++);
1427
1428 EmitByte(BaseOpcode, CurByte, OS);
1429
1430 emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
1431 TSFlags, Rex, CurByte, OS, Fixups, STI);
1432 CurOp = FirstMemOp + X86::AddrNumOperands;
1433 break;
1434 }
Chris Lattner89f7dff2010-02-05 19:37:31 +00001435
Craig Toppera0869dc2014-02-10 06:55:41 +00001436 case X86II::MRMXr:
Chris Lattner89f7dff2010-02-05 19:37:31 +00001437 case X86II::MRM0r: case X86II::MRM1r:
1438 case X86II::MRM2r: case X86II::MRM3r:
1439 case X86II::MRM4r: case X86II::MRM5r:
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001440 case X86II::MRM6r: case X86II::MRM7r:
Bruno Cardoso Lopes2e2caef2010-06-30 01:58:37 +00001441 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
Craig Topper1964b6d2012-05-19 19:14:18 +00001442 ++CurOp;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00001443 if (HasEVEX_K) // Skip writemask
1444 ++CurOp;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001445 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner064e9262010-02-12 23:54:57 +00001446 EmitRegModRMByte(MI.getOperand(CurOp++),
Craig Toppera0869dc2014-02-10 06:55:41 +00001447 (Form == X86II::MRMXr) ? 0 : Form-X86II::MRM0r,
Chris Lattner064e9262010-02-12 23:54:57 +00001448 CurByte, OS);
Chris Lattner89f7dff2010-02-05 19:37:31 +00001449 break;
Craig Toppera0869dc2014-02-10 06:55:41 +00001450
1451 case X86II::MRMXm:
Chris Lattner89f7dff2010-02-05 19:37:31 +00001452 case X86II::MRM0m: case X86II::MRM1m:
1453 case X86II::MRM2m: case X86II::MRM3m:
1454 case X86II::MRM4m: case X86II::MRM5m:
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001455 case X86II::MRM6m: case X86II::MRM7m:
Craig Topper27ad1252011-10-15 20:46:47 +00001456 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
Craig Topper1964b6d2012-05-19 19:14:18 +00001457 ++CurOp;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00001458 if (HasEVEX_K) // Skip writemask
1459 ++CurOp;
Chris Lattnerf58d0072010-02-10 06:41:02 +00001460 EmitByte(BaseOpcode, CurByte, OS);
Rafael Espindola52bd3302016-05-28 15:51:38 +00001461 emitMemModRMByte(MI, CurOp,
1462 (Form == X86II::MRMXm) ? 0 : Form - X86II::MRM0m, TSFlags,
1463 Rex, CurByte, OS, Fixups, STI);
Chris Lattnerec536272010-07-08 22:41:28 +00001464 CurOp += X86::AddrNumOperands;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001465 break;
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001466
Craig Topper0d1fd552014-02-19 05:34:21 +00001467 case X86II::MRM_C0: case X86II::MRM_C1: case X86II::MRM_C2:
Craig Toppera3776de2015-02-15 04:16:44 +00001468 case X86II::MRM_C3: case X86II::MRM_C4: case X86II::MRM_C5:
1469 case X86II::MRM_C6: case X86II::MRM_C7: case X86II::MRM_C8:
Craig Topper0d1fd552014-02-19 05:34:21 +00001470 case X86II::MRM_C9: case X86II::MRM_CA: case X86II::MRM_CB:
Craig Toppera3776de2015-02-15 04:16:44 +00001471 case X86II::MRM_CC: case X86II::MRM_CD: case X86II::MRM_CE:
Kevin Enderby0d928a12014-07-31 23:57:38 +00001472 case X86II::MRM_CF: case X86II::MRM_D0: case X86II::MRM_D1:
Craig Toppera3776de2015-02-15 04:16:44 +00001473 case X86II::MRM_D2: case X86II::MRM_D3: case X86II::MRM_D4:
1474 case X86II::MRM_D5: case X86II::MRM_D6: case X86II::MRM_D7:
1475 case X86II::MRM_D8: case X86II::MRM_D9: case X86II::MRM_DA:
1476 case X86II::MRM_DB: case X86II::MRM_DC: case X86II::MRM_DD:
1477 case X86II::MRM_DE: case X86II::MRM_DF: case X86II::MRM_E0:
1478 case X86II::MRM_E1: case X86II::MRM_E2: case X86II::MRM_E3:
1479 case X86II::MRM_E4: case X86II::MRM_E5: case X86II::MRM_E6:
1480 case X86II::MRM_E7: case X86II::MRM_E8: case X86II::MRM_E9:
1481 case X86II::MRM_EA: case X86II::MRM_EB: case X86II::MRM_EC:
1482 case X86II::MRM_ED: case X86II::MRM_EE: case X86II::MRM_EF:
1483 case X86II::MRM_F0: case X86II::MRM_F1: case X86II::MRM_F2:
1484 case X86II::MRM_F3: case X86II::MRM_F4: case X86II::MRM_F5:
1485 case X86II::MRM_F6: case X86II::MRM_F7: case X86II::MRM_F8:
1486 case X86II::MRM_F9: case X86II::MRM_FA: case X86II::MRM_FB:
1487 case X86II::MRM_FC: case X86II::MRM_FD: case X86II::MRM_FE:
1488 case X86II::MRM_FF:
Chris Lattnerf7477e52010-02-12 02:06:33 +00001489 EmitByte(BaseOpcode, CurByte, OS);
Craig Toppera3776de2015-02-15 04:16:44 +00001490 EmitByte(0xC0 + Form - X86II::MRM_C0, CurByte, OS);
Rafael Espindolae3906212011-02-22 00:35:18 +00001491 break;
Chris Lattner89f7dff2010-02-05 19:37:31 +00001492 }
Bruno Cardoso Lopesb652c1a2010-07-09 00:07:19 +00001493
Craig Topperca0eda32016-08-22 01:37:19 +00001494 if (HasVEX_I8Reg) {
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001495 // The last source register of a 4 operand instruction in AVX is encoded
Jan Sjödin6dd24882011-12-12 19:12:26 +00001496 // in bits[7:4] of a immediate byte.
Craig Toppera2674312016-03-02 06:06:18 +00001497 assert(I8RegNum < 16 && "Register encoding out of range");
1498 I8RegNum <<= 4;
1499 if (CurOp != NumOps) {
1500 unsigned Val = MI.getOperand(CurOp++).getImm();
1501 assert(Val < 16 && "Immediate operand value out of range");
1502 I8RegNum |= Val;
1503 }
1504 EmitImmediate(MCOperand::createImm(I8RegNum), MI.getLoc(), 1, FK_Data_1,
1505 CurByte, OS, Fixups);
1506 } else {
1507 // If there is a remaining operand, it must be a trailing immediate. Emit it
1508 // according to the right size for the instruction. Some instructions
1509 // (SSE4a extrq and insertq) have two trailing immediates.
1510 while (CurOp != NumOps && NumOps - CurOp <= 2) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00001511 EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
David Woodhouse0b6c9492014-01-30 22:20:41 +00001512 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001513 CurByte, OS, Fixups);
Rafael Espindola70d6e0e2010-09-30 03:11:42 +00001514 }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001515 }
1516
Craig Topperf655cdd2014-11-11 07:32:32 +00001517 if (TSFlags & X86II::Has3DNow0F0FOpcode)
Chris Lattner45270db2010-10-03 18:08:05 +00001518 EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS);
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +00001519
Chris Lattner4f627ba2010-02-05 01:53:19 +00001520#ifndef NDEBUG
Chris Lattner89f7dff2010-02-05 19:37:31 +00001521 // FIXME: Verify.
1522 if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
Chris Lattner4f627ba2010-02-05 01:53:19 +00001523 errs() << "Cannot encode all operands of: ";
1524 MI.dump();
1525 errs() << '\n';
1526 abort();
1527 }
1528#endif
Chris Lattnerf914be02010-02-03 21:24:49 +00001529}
Eugene Zelenkofbd13c52017-02-02 22:55:55 +00001530
1531MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII,
1532 const MCRegisterInfo &MRI,
1533 MCContext &Ctx) {
1534 return new X86MCCodeEmitter(MCII, Ctx);
1535}