Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86MCCodeEmitter.cpp - Convert X86 code to machine code -----------===// |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the X86MCCodeEmitter class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 14 | #include "MCTargetDesc/X86BaseInfo.h" |
| 15 | #include "MCTargetDesc/X86FixupKinds.h" |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/X86MCTargetDesc.h" |
| 17 | #include "llvm/ADT/SmallVector.h" |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCCodeEmitter.h" |
Michael Liao | f54249b | 2012-10-04 19:50:43 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCContext.h" |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCFixup.h" |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInst.h" |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCInstrDesc.h" |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCInstrInfo.h" |
| 25 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCSubtargetInfo.h" |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCSymbol.h" |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 28 | #include "llvm/Support/ErrorHandling.h" |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 29 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 30 | #include <cassert> |
| 31 | #include <cstdint> |
| 32 | #include <cstdlib> |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 33 | |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 34 | using namespace llvm; |
| 35 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 36 | #define DEBUG_TYPE "mccodeemitter" |
| 37 | |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 38 | namespace { |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 39 | |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 40 | class X86MCCodeEmitter : public MCCodeEmitter { |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 41 | const MCInstrInfo &MCII; |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 42 | MCContext &Ctx; |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 43 | |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 44 | public: |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 45 | X86MCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx) |
| 46 | : MCII(mcii), Ctx(ctx) { |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 47 | } |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 48 | X86MCCodeEmitter(const X86MCCodeEmitter &) = delete; |
| 49 | X86MCCodeEmitter &operator=(const X86MCCodeEmitter &) = delete; |
| 50 | ~X86MCCodeEmitter() override = default; |
Daniel Dunbar | b311a6b | 2010-02-09 22:59:55 +0000 | [diff] [blame] | 51 | |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 52 | bool is64BitMode(const MCSubtargetInfo &STI) const { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 53 | return STI.getFeatureBits()[X86::Mode64Bit]; |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 54 | } |
| 55 | |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 56 | bool is32BitMode(const MCSubtargetInfo &STI) const { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 57 | return STI.getFeatureBits()[X86::Mode32Bit]; |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 58 | } |
| 59 | |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 60 | bool is16BitMode(const MCSubtargetInfo &STI) const { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 61 | return STI.getFeatureBits()[X86::Mode16Bit]; |
Joerg Sonnenberger | 5463e66 | 2012-03-21 05:48:07 +0000 | [diff] [blame] | 62 | } |
| 63 | |
David Woodhouse | 374243a | 2014-01-08 12:58:18 +0000 | [diff] [blame] | 64 | /// Is16BitMemOperand - Return true if the specified instruction has |
| 65 | /// a 16-bit memory operand. Op specifies the operand # of the memoperand. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 66 | bool Is16BitMemOperand(const MCInst &MI, unsigned Op, |
| 67 | const MCSubtargetInfo &STI) const { |
David Woodhouse | 374243a | 2014-01-08 12:58:18 +0000 | [diff] [blame] | 68 | const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 69 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
| 70 | const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp); |
| 71 | |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 72 | if (is16BitMode(STI) && BaseReg.getReg() == 0 && |
David Woodhouse | 374243a | 2014-01-08 12:58:18 +0000 | [diff] [blame] | 73 | Disp.isImm() && Disp.getImm() < 0x10000) |
| 74 | return true; |
| 75 | if ((BaseReg.getReg() != 0 && |
| 76 | X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) || |
| 77 | (IndexReg.getReg() != 0 && |
| 78 | X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg.getReg()))) |
| 79 | return true; |
| 80 | return false; |
| 81 | } |
| 82 | |
Michael Liao | f54249b | 2012-10-04 19:50:43 +0000 | [diff] [blame] | 83 | unsigned GetX86RegNum(const MCOperand &MO) const { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 84 | return Ctx.getRegisterInfo()->getEncodingValue(MO.getReg()) & 0x7; |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 85 | } |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 86 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 87 | unsigned getX86RegEncoding(const MCInst &MI, unsigned OpNum) const { |
| 88 | return Ctx.getRegisterInfo()->getEncodingValue( |
| 89 | MI.getOperand(OpNum).getReg()); |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 90 | } |
| 91 | |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 92 | // Does this register require a bit to be set in REX prefix. |
| 93 | bool isREXExtendedReg(const MCInst &MI, unsigned OpNum) const { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 94 | return (getX86RegEncoding(MI, OpNum) >> 3) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 97 | void EmitByte(uint8_t C, unsigned &CurByte, raw_ostream &OS) const { |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 98 | OS << (char)C; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 99 | ++CurByte; |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 100 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 101 | |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 102 | void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte, |
| 103 | raw_ostream &OS) const { |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 104 | // Output the constant in little endian byte order. |
| 105 | for (unsigned i = 0; i != Size; ++i) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 106 | EmitByte(Val & 255, CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 107 | Val >>= 8; |
| 108 | } |
| 109 | } |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 110 | |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 111 | void EmitImmediate(const MCOperand &Disp, SMLoc Loc, |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 112 | unsigned ImmSize, MCFixupKind FixupKind, |
Chris Lattner | 167842f | 2010-02-11 06:54:23 +0000 | [diff] [blame] | 113 | unsigned &CurByte, raw_ostream &OS, |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 114 | SmallVectorImpl<MCFixup> &Fixups, |
| 115 | int ImmOffset = 0) const; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 116 | |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 117 | static uint8_t ModRMByte(unsigned Mod, unsigned RegOpcode, unsigned RM) { |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 118 | assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!"); |
| 119 | return RM | (RegOpcode << 3) | (Mod << 6); |
| 120 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 121 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 122 | void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld, |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 123 | unsigned &CurByte, raw_ostream &OS) const { |
| 124 | EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 125 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 126 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 127 | void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base, |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 128 | unsigned &CurByte, raw_ostream &OS) const { |
| 129 | // SIB byte is in the same format as the ModRMByte. |
| 130 | EmitByte(ModRMByte(SS, Index, Base), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 131 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 132 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 133 | void emitMemModRMByte(const MCInst &MI, unsigned Op, unsigned RegOpcodeField, |
| 134 | uint64_t TSFlags, bool Rex, unsigned &CurByte, |
| 135 | raw_ostream &OS, SmallVectorImpl<MCFixup> &Fixups, |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 136 | const MCSubtargetInfo &STI) const; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 137 | |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame] | 138 | void encodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 139 | SmallVectorImpl<MCFixup> &Fixups, |
Craig Topper | 39012cc | 2014-03-09 18:03:14 +0000 | [diff] [blame] | 140 | const MCSubtargetInfo &STI) const override; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 141 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 142 | void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 143 | const MCInst &MI, const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 144 | raw_ostream &OS) const; |
| 145 | |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 146 | void EmitSegmentOverridePrefix(unsigned &CurByte, unsigned SegOperand, |
| 147 | const MCInst &MI, raw_ostream &OS) const; |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 148 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 149 | bool emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 150 | const MCInst &MI, const MCInstrDesc &Desc, |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 151 | const MCSubtargetInfo &STI, raw_ostream &OS) const; |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 152 | |
| 153 | uint8_t DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags, |
| 154 | int MemOperand, const MCInstrDesc &Desc) const; |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 155 | }; |
| 156 | |
| 157 | } // end anonymous namespace |
| 158 | |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 159 | /// isDisp8 - Return true if this signed displacement fits in a 8-bit |
| 160 | /// sign-extended field. |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 161 | static bool isDisp8(int Value) { |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 162 | return Value == (int8_t)Value; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 163 | } |
| 164 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 165 | /// isCDisp8 - Return true if this signed displacement fits in a 8-bit |
| 166 | /// compressed dispacement field. |
| 167 | static bool isCDisp8(uint64_t TSFlags, int Value, int& CValue) { |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 168 | assert(((TSFlags & X86II::EncodingMask) == X86II::EVEX) && |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 169 | "Compressed 8-bit displacement is only valid for EVEX inst."); |
| 170 | |
Adam Nemet | 54adb0f | 2014-07-17 17:04:50 +0000 | [diff] [blame] | 171 | unsigned CD8_Scale = |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 172 | (TSFlags & X86II::CD8_Scale_Mask) >> X86II::CD8_Scale_Shift; |
Adam Nemet | 54adb0f | 2014-07-17 17:04:50 +0000 | [diff] [blame] | 173 | if (CD8_Scale == 0) { |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 174 | CValue = Value; |
| 175 | return isDisp8(Value); |
| 176 | } |
Adam Nemet | e311c3c | 2014-07-11 05:23:12 +0000 | [diff] [blame] | 177 | |
Adam Nemet | 54adb0f | 2014-07-17 17:04:50 +0000 | [diff] [blame] | 178 | unsigned Mask = CD8_Scale - 1; |
| 179 | assert((CD8_Scale & Mask) == 0 && "Invalid memory object size."); |
| 180 | if (Value & Mask) // Unaligned offset |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 181 | return false; |
Adam Nemet | 54adb0f | 2014-07-17 17:04:50 +0000 | [diff] [blame] | 182 | Value /= (int)CD8_Scale; |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 183 | bool Ret = (Value == (int8_t)Value); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 184 | |
| 185 | if (Ret) |
| 186 | CValue = Value; |
| 187 | return Ret; |
| 188 | } |
| 189 | |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 190 | /// getImmFixupKind - Return the appropriate fixup kind to use for an immediate |
| 191 | /// in an instruction with the specified TSFlags. |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 192 | static MCFixupKind getImmFixupKind(uint64_t TSFlags) { |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 193 | unsigned Size = X86II::getSizeOfImm(TSFlags); |
| 194 | bool isPCRel = X86II::isImmPCRel(TSFlags); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 195 | |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 196 | if (X86II::isImmSigned(TSFlags)) { |
| 197 | switch (Size) { |
| 198 | default: llvm_unreachable("Unsupported signed fixup size!"); |
| 199 | case 4: return MCFixupKind(X86::reloc_signed_4byte); |
| 200 | } |
| 201 | } |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 202 | return MCFixup::getKindForSize(Size, isPCRel); |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Joerg Sonnenberger | 5463e66 | 2012-03-21 05:48:07 +0000 | [diff] [blame] | 205 | /// Is32BitMemOperand - Return true if the specified instruction has |
| 206 | /// a 32-bit memory operand. Op specifies the operand # of the memoperand. |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 207 | static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) { |
| 208 | const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 209 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 210 | |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 211 | if ((BaseReg.getReg() != 0 && |
| 212 | X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) || |
| 213 | (IndexReg.getReg() != 0 && |
| 214 | X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg()))) |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 215 | return true; |
Derek Schuff | c6d8fd3 | 2016-02-02 17:20:04 +0000 | [diff] [blame] | 216 | if (BaseReg.getReg() == X86::EIP) { |
| 217 | assert(IndexReg.getReg() == 0 && "Invalid eip-based address."); |
| 218 | return true; |
| 219 | } |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 220 | return false; |
| 221 | } |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 222 | |
Joerg Sonnenberger | 5463e66 | 2012-03-21 05:48:07 +0000 | [diff] [blame] | 223 | /// Is64BitMemOperand - Return true if the specified instruction has |
| 224 | /// a 64-bit memory operand. Op specifies the operand # of the memoperand. |
Joerg Sonnenberger | a29b5bd | 2012-03-21 14:09:26 +0000 | [diff] [blame] | 225 | #ifndef NDEBUG |
Joerg Sonnenberger | 5463e66 | 2012-03-21 05:48:07 +0000 | [diff] [blame] | 226 | static bool Is64BitMemOperand(const MCInst &MI, unsigned Op) { |
| 227 | const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 228 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
| 229 | |
| 230 | if ((BaseReg.getReg() != 0 && |
| 231 | X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) || |
| 232 | (IndexReg.getReg() != 0 && |
| 233 | X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg.getReg()))) |
| 234 | return true; |
| 235 | return false; |
| 236 | } |
Joerg Sonnenberger | a29b5bd | 2012-03-21 14:09:26 +0000 | [diff] [blame] | 237 | #endif |
Joerg Sonnenberger | 5463e66 | 2012-03-21 05:48:07 +0000 | [diff] [blame] | 238 | |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 239 | /// StartsWithGlobalOffsetTable - Check if this expression starts with |
| 240 | /// _GLOBAL_OFFSET_TABLE_ and if it is of the form |
| 241 | /// _GLOBAL_OFFSET_TABLE_-symbol. This is needed to support PIC on ELF |
| 242 | /// i386 as _GLOBAL_OFFSET_TABLE_ is magical. We check only simple case that |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 243 | /// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start |
| 244 | /// of a binary expression. |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 245 | enum GlobalOffsetTableExprKind { |
| 246 | GOT_None, |
| 247 | GOT_Normal, |
| 248 | GOT_SymDiff |
| 249 | }; |
| 250 | static GlobalOffsetTableExprKind |
| 251 | StartsWithGlobalOffsetTable(const MCExpr *Expr) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 252 | const MCExpr *RHS = nullptr; |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 253 | if (Expr->getKind() == MCExpr::Binary) { |
| 254 | const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr); |
| 255 | Expr = BE->getLHS(); |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 256 | RHS = BE->getRHS(); |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | if (Expr->getKind() != MCExpr::SymbolRef) |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 260 | return GOT_None; |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 261 | |
| 262 | const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr); |
| 263 | const MCSymbol &S = Ref->getSymbol(); |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 264 | if (S.getName() != "_GLOBAL_OFFSET_TABLE_") |
| 265 | return GOT_None; |
| 266 | if (RHS && RHS->getKind() == MCExpr::SymbolRef) |
| 267 | return GOT_SymDiff; |
| 268 | return GOT_Normal; |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 269 | } |
| 270 | |
Rafael Espindola | b770f89 | 2013-04-25 19:27:05 +0000 | [diff] [blame] | 271 | static bool HasSecRelSymbolRef(const MCExpr *Expr) { |
| 272 | if (Expr->getKind() == MCExpr::SymbolRef) { |
| 273 | const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr); |
| 274 | return Ref->getKind() == MCSymbolRefExpr::VK_SECREL; |
| 275 | } |
| 276 | return false; |
| 277 | } |
| 278 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 279 | void X86MCCodeEmitter:: |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 280 | EmitImmediate(const MCOperand &DispOp, SMLoc Loc, unsigned Size, |
| 281 | MCFixupKind FixupKind, unsigned &CurByte, raw_ostream &OS, |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 282 | SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 283 | const MCExpr *Expr = nullptr; |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 284 | if (DispOp.isImm()) { |
Bruno Cardoso Lopes | 05f3f49 | 2011-09-20 21:39:06 +0000 | [diff] [blame] | 285 | // If this is a simple integer displacement that doesn't require a |
| 286 | // relocation, emit it now. |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 287 | if (FixupKind != FK_PCRel_1 && |
Bruno Cardoso Lopes | 05f3f49 | 2011-09-20 21:39:06 +0000 | [diff] [blame] | 288 | FixupKind != FK_PCRel_2 && |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 289 | FixupKind != FK_PCRel_4) { |
Rafael Espindola | 3c7cab1 | 2010-11-23 07:20:12 +0000 | [diff] [blame] | 290 | EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS); |
| 291 | return; |
| 292 | } |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 293 | Expr = MCConstantExpr::create(DispOp.getImm(), Ctx); |
Rafael Espindola | 3c7cab1 | 2010-11-23 07:20:12 +0000 | [diff] [blame] | 294 | } else { |
| 295 | Expr = DispOp.getExpr(); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 296 | } |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 297 | |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 298 | // If we have an immoffset, add it to the expression. |
Eli Friedman | ae60b6b | 2011-07-20 19:36:11 +0000 | [diff] [blame] | 299 | if ((FixupKind == FK_Data_4 || |
Anton Korobeynikov | c6b4017 | 2012-02-11 17:26:53 +0000 | [diff] [blame] | 300 | FixupKind == FK_Data_8 || |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 301 | FixupKind == MCFixupKind(X86::reloc_signed_4byte))) { |
| 302 | GlobalOffsetTableExprKind Kind = StartsWithGlobalOffsetTable(Expr); |
| 303 | if (Kind != GOT_None) { |
| 304 | assert(ImmOffset == 0); |
Rafael Espindola | 800fd35 | 2010-10-24 17:35:42 +0000 | [diff] [blame] | 305 | |
Rafael Espindola | 6c76d1d | 2014-04-21 21:15:45 +0000 | [diff] [blame] | 306 | if (Size == 8) { |
| 307 | FixupKind = MCFixupKind(X86::reloc_global_offset_table8); |
| 308 | } else { |
| 309 | assert(Size == 4); |
| 310 | FixupKind = MCFixupKind(X86::reloc_global_offset_table); |
| 311 | } |
| 312 | |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 313 | if (Kind == GOT_Normal) |
| 314 | ImmOffset = CurByte; |
Anton Korobeynikov | c6b4017 | 2012-02-11 17:26:53 +0000 | [diff] [blame] | 315 | } else if (Expr->getKind() == MCExpr::SymbolRef) { |
Rafael Espindola | b770f89 | 2013-04-25 19:27:05 +0000 | [diff] [blame] | 316 | if (HasSecRelSymbolRef(Expr)) { |
| 317 | FixupKind = MCFixupKind(FK_SecRel_4); |
| 318 | } |
| 319 | } else if (Expr->getKind() == MCExpr::Binary) { |
| 320 | const MCBinaryExpr *Bin = static_cast<const MCBinaryExpr*>(Expr); |
| 321 | if (HasSecRelSymbolRef(Bin->getLHS()) |
| 322 | || HasSecRelSymbolRef(Bin->getRHS())) { |
Anton Korobeynikov | c6b4017 | 2012-02-11 17:26:53 +0000 | [diff] [blame] | 323 | FixupKind = MCFixupKind(FK_SecRel_4); |
| 324 | } |
Rafael Espindola | c7f355b | 2011-12-10 02:28:43 +0000 | [diff] [blame] | 325 | } |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 326 | } |
| 327 | |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 328 | // If the fixup is pc-relative, we need to bias the value to be relative to |
| 329 | // the start of the field, not the end of the field. |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 330 | if (FixupKind == FK_PCRel_4 || |
Daniel Dunbar | 2ca1108 | 2010-03-18 21:53:54 +0000 | [diff] [blame] | 331 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte) || |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 332 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load) || |
| 333 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax) || |
| 334 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax_rex)) |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 335 | ImmOffset -= 4; |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 336 | if (FixupKind == FK_PCRel_2) |
Chris Lattner | 05ea2a4 | 2010-07-07 22:35:13 +0000 | [diff] [blame] | 337 | ImmOffset -= 2; |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 338 | if (FixupKind == FK_PCRel_1) |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 339 | ImmOffset -= 1; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 340 | |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 341 | if (ImmOffset) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 342 | Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(ImmOffset, Ctx), |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 343 | Ctx); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 344 | |
Chris Lattner | de03bd0 | 2010-02-10 06:52:12 +0000 | [diff] [blame] | 345 | // Emit a symbolic constant as a fixup and 4 zeros. |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 346 | Fixups.push_back(MCFixup::create(CurByte, Expr, FixupKind, Loc)); |
Chris Lattner | 167842f | 2010-02-11 06:54:23 +0000 | [diff] [blame] | 347 | EmitConstant(0, Size, CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 350 | void X86MCCodeEmitter::emitMemModRMByte(const MCInst &MI, unsigned Op, |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 351 | unsigned RegOpcodeField, |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 352 | uint64_t TSFlags, bool Rex, |
| 353 | unsigned &CurByte, raw_ostream &OS, |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 354 | SmallVectorImpl<MCFixup> &Fixups, |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 355 | const MCSubtargetInfo &STI) const { |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 356 | const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp); |
| 357 | const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg); |
| 358 | const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt); |
| 359 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 360 | unsigned BaseReg = Base.getReg(); |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 361 | bool HasEVEX = (TSFlags & X86II::EncodingMask) == X86II::EVEX; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 362 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 363 | // Handle %rip relative addressing. |
Derek Schuff | c6d8fd3 | 2016-02-02 17:20:04 +0000 | [diff] [blame] | 364 | if (BaseReg == X86::RIP || |
| 365 | BaseReg == X86::EIP) { // [disp32+rIP] in X86-64 mode |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 366 | assert(is64BitMode(STI) && "Rip-relative addressing requires 64-bit mode"); |
Eric Christopher | 6ab55c5 | 2010-06-08 22:57:33 +0000 | [diff] [blame] | 367 | assert(IndexReg.getReg() == 0 && "Invalid rip-relative address"); |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 368 | EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 369 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 370 | unsigned Opcode = MI.getOpcode(); |
Chris Lattner | a3a66b2 | 2010-03-18 18:10:56 +0000 | [diff] [blame] | 371 | // movq loads are handled with a special relocation form which allows the |
| 372 | // linker to eliminate some loads for GOT references which end up in the |
| 373 | // same linkage unit. |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 374 | unsigned FixupKind = [=]() { |
| 375 | switch (Opcode) { |
| 376 | default: |
| 377 | return X86::reloc_riprel_4byte; |
| 378 | case X86::MOV64rm: |
| 379 | assert(Rex); |
| 380 | return X86::reloc_riprel_4byte_movq_load; |
| 381 | case X86::CALL64m: |
| 382 | case X86::JMP64m: |
Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame^] | 383 | case X86::TEST64mr: |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 384 | case X86::ADC64rm: |
| 385 | case X86::ADD64rm: |
| 386 | case X86::AND64rm: |
| 387 | case X86::CMP64rm: |
| 388 | case X86::OR64rm: |
| 389 | case X86::SBB64rm: |
| 390 | case X86::SUB64rm: |
| 391 | case X86::XOR64rm: |
| 392 | return Rex ? X86::reloc_riprel_4byte_relax_rex |
| 393 | : X86::reloc_riprel_4byte_relax; |
| 394 | } |
| 395 | }(); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 396 | |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 397 | // rip-relative addressing is actually relative to the *next* instruction. |
| 398 | // Since an immediate can follow the mod/rm byte for an instruction, this |
| 399 | // means that we need to bias the immediate field of the instruction with |
| 400 | // the size of the immediate field. If we have this case, add it into the |
| 401 | // expression to emit. |
| 402 | int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 403 | |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 404 | EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind), |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 405 | CurByte, OS, Fixups, -ImmSize); |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 406 | return; |
| 407 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 408 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 409 | unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 410 | |
Craig Topper | 21ba8fb | 2014-01-05 19:40:56 +0000 | [diff] [blame] | 411 | // 16-bit addressing forms of the ModR/M byte have a different encoding for |
| 412 | // the R/M field and are far more limited in which registers can be used. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 413 | if (Is16BitMemOperand(MI, Op, STI)) { |
Craig Topper | 21ba8fb | 2014-01-05 19:40:56 +0000 | [diff] [blame] | 414 | if (BaseReg) { |
| 415 | // For 32-bit addressing, the row and column values in Table 2-2 are |
| 416 | // basically the same. It's AX/CX/DX/BX/SP/BP/SI/DI in that order, with |
| 417 | // some special cases. And GetX86RegNum reflects that numbering. |
| 418 | // For 16-bit addressing it's more fun, as shown in the SDM Vol 2A, |
| 419 | // Table 2-1 "16-Bit Addressing Forms with the ModR/M byte". We can only |
| 420 | // use SI/DI/BP/BX, which have "row" values 4-7 in no particular order, |
| 421 | // while values 0-3 indicate the allowed combinations (base+index) of |
| 422 | // those: 0 for BX+SI, 1 for BX+DI, 2 for BP+SI, 3 for BP+DI. |
| 423 | // |
| 424 | // R16Table[] is a lookup from the normal RegNo, to the row values from |
| 425 | // Table 2-1 for 16-bit addressing modes. Where zero means disallowed. |
| 426 | static const unsigned R16Table[] = { 0, 0, 0, 7, 0, 6, 4, 5 }; |
| 427 | unsigned RMfield = R16Table[BaseRegNo]; |
| 428 | |
| 429 | assert(RMfield && "invalid 16-bit base register"); |
| 430 | |
| 431 | if (IndexReg.getReg()) { |
| 432 | unsigned IndexReg16 = R16Table[GetX86RegNum(IndexReg)]; |
| 433 | |
| 434 | assert(IndexReg16 && "invalid 16-bit index register"); |
| 435 | // We must have one of SI/DI (4,5), and one of BP/BX (6,7). |
| 436 | assert(((IndexReg16 ^ RMfield) & 2) && |
| 437 | "invalid 16-bit base/index register combination"); |
| 438 | assert(Scale.getImm() == 1 && |
| 439 | "invalid scale for 16-bit memory reference"); |
| 440 | |
| 441 | // Allow base/index to appear in either order (although GAS doesn't). |
| 442 | if (IndexReg16 & 2) |
| 443 | RMfield = (RMfield & 1) | ((7 - IndexReg16) << 1); |
| 444 | else |
| 445 | RMfield = (IndexReg16 & 1) | ((7 - RMfield) << 1); |
| 446 | } |
| 447 | |
| 448 | if (Disp.isImm() && isDisp8(Disp.getImm())) { |
| 449 | if (Disp.getImm() == 0 && BaseRegNo != N86::EBP) { |
| 450 | // There is no displacement; just the register. |
| 451 | EmitByte(ModRMByte(0, RegOpcodeField, RMfield), CurByte, OS); |
| 452 | return; |
| 453 | } |
| 454 | // Use the [REG]+disp8 form, including for [BP] which cannot be encoded. |
| 455 | EmitByte(ModRMByte(1, RegOpcodeField, RMfield), CurByte, OS); |
| 456 | EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups); |
| 457 | return; |
| 458 | } |
| 459 | // This is the [REG]+disp16 case. |
| 460 | EmitByte(ModRMByte(2, RegOpcodeField, RMfield), CurByte, OS); |
| 461 | } else { |
| 462 | // There is no BaseReg; this is the plain [disp16] case. |
| 463 | EmitByte(ModRMByte(0, RegOpcodeField, 6), CurByte, OS); |
| 464 | } |
| 465 | |
| 466 | // Emit 16-bit displacement for plain disp16 or [REG]+disp16 cases. |
| 467 | EmitImmediate(Disp, MI.getLoc(), 2, FK_Data_2, CurByte, OS, Fixups); |
| 468 | return; |
| 469 | } |
| 470 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 471 | // Determine whether a SIB byte is needed. |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 472 | // If no BaseReg, issue a RIP relative instruction only if the MCE can |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 473 | // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table |
| 474 | // 2-7) and absolute references. |
Chris Lattner | 5a4ec87 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 475 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 476 | if (// The SIB byte must be used if there is an index register. |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 477 | IndexReg.getReg() == 0 && |
Chris Lattner | 5a4ec87 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 478 | // The SIB byte must be used if the base is ESP/RSP/R12, all of which |
| 479 | // encode to an R/M value of 4, which indicates that a SIB byte is |
| 480 | // present. |
| 481 | BaseRegNo != N86::ESP && |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 482 | // If there is no base register and we're in 64-bit mode, we need a SIB |
| 483 | // byte to emit an addr that is just 'disp32' (the non-RIP relative form). |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 484 | (!is64BitMode(STI) || BaseReg != 0)) { |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 485 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 486 | if (BaseReg == 0) { // [disp32] in X86-32 mode |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 487 | EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 488 | EmitImmediate(Disp, MI.getLoc(), 4, FK_Data_4, CurByte, OS, Fixups); |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 489 | return; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 490 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 491 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 492 | // If the base is not EBP/ESP and there is no displacement, use simple |
| 493 | // indirect register encoding, this handles addresses like [EAX]. The |
| 494 | // encoding for [EBP] with no displacement means [disp32] so we handle it |
| 495 | // by emitting a displacement of 0 below. |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 496 | if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 497 | EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS); |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 498 | return; |
| 499 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 500 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 501 | // Otherwise, if the displacement fits in a byte, encode as [REG+disp8]. |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 502 | if (Disp.isImm()) { |
| 503 | if (!HasEVEX && isDisp8(Disp.getImm())) { |
| 504 | EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS); |
| 505 | EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups); |
| 506 | return; |
| 507 | } |
| 508 | // Try EVEX compressed 8-bit displacement first; if failed, fall back to |
| 509 | // 32-bit displacement. |
| 510 | int CDisp8 = 0; |
| 511 | if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) { |
| 512 | EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS); |
| 513 | EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups, |
| 514 | CDisp8 - Disp.getImm()); |
| 515 | return; |
| 516 | } |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 517 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 518 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 519 | // Otherwise, emit the most general non-SIB encoding: [REG+disp32] |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 520 | EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS); |
Rafael Espindola | a29971f | 2016-07-06 21:19:11 +0000 | [diff] [blame] | 521 | unsigned Opcode = MI.getOpcode(); |
| 522 | unsigned FixupKind = Opcode == X86::MOV32rm ? X86::reloc_signed_4byte_relax |
| 523 | : X86::reloc_signed_4byte; |
| 524 | EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind), CurByte, OS, |
| 525 | Fixups); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 526 | return; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 527 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 528 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 529 | // We need a SIB byte, so start by outputting the ModR/M byte first |
| 530 | assert(IndexReg.getReg() != X86::ESP && |
| 531 | IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!"); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 532 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 533 | bool ForceDisp32 = false; |
| 534 | bool ForceDisp8 = false; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 535 | int CDisp8 = 0; |
| 536 | int ImmOffset = 0; |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 537 | if (BaseReg == 0) { |
| 538 | // If there is no base register, we emit the special case SIB byte with |
| 539 | // MOD=0, BASE=5, to JUST get the index, scale, and displacement. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 540 | EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 541 | ForceDisp32 = true; |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 542 | } else if (!Disp.isImm()) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 543 | // Emit the normal disp32 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 544 | EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 545 | ForceDisp32 = true; |
Chris Lattner | b3f659c | 2010-03-18 20:04:36 +0000 | [diff] [blame] | 546 | } else if (Disp.getImm() == 0 && |
| 547 | // Base reg can't be anything that ends up with '5' as the base |
| 548 | // reg, it is the magic [*] nomenclature that indicates no base. |
| 549 | BaseRegNo != N86::EBP) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 550 | // Emit no displacement ModR/M byte |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 551 | EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 552 | } else if (!HasEVEX && isDisp8(Disp.getImm())) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 553 | // Emit the disp8 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 554 | EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 555 | ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 556 | } else if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) { |
| 557 | // Emit the disp8 encoding. |
| 558 | EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS); |
| 559 | ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP |
| 560 | ImmOffset = CDisp8 - Disp.getImm(); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 561 | } else { |
| 562 | // Emit the normal disp32 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 563 | EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 564 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 565 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 566 | // Calculate what the SS field value should be... |
Jeffrey Yasskin | 6381c01 | 2011-07-27 06:22:51 +0000 | [diff] [blame] | 567 | static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 }; |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 568 | unsigned SS = SSTable[Scale.getImm()]; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 569 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 570 | if (BaseReg == 0) { |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 571 | // Handle the SIB byte for the case where there is no base, see Intel |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 572 | // Manual 2A, table 2-7. The displacement has already been output. |
| 573 | unsigned IndexRegNo; |
| 574 | if (IndexReg.getReg()) |
| 575 | IndexRegNo = GetX86RegNum(IndexReg); |
| 576 | else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5) |
| 577 | IndexRegNo = 4; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 578 | EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 579 | } else { |
| 580 | unsigned IndexRegNo; |
| 581 | if (IndexReg.getReg()) |
| 582 | IndexRegNo = GetX86RegNum(IndexReg); |
| 583 | else |
| 584 | IndexRegNo = 4; // For example [ESP+1*<noreg>+4] |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 585 | EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 586 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 587 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 588 | // Do we need to output a displacement? |
| 589 | if (ForceDisp8) |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 590 | EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups, ImmOffset); |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 591 | else if (ForceDisp32 || Disp.getImm() != 0) |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 592 | EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(X86::reloc_signed_4byte), |
| 593 | CurByte, OS, Fixups); |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 594 | } |
| 595 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 596 | /// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix |
| 597 | /// called VEX. |
| 598 | void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 599 | int MemOperand, const MCInst &MI, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 600 | const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 601 | raw_ostream &OS) const { |
JF Bastien | 388b879 | 2014-12-15 22:34:58 +0000 | [diff] [blame] | 602 | assert(!(TSFlags & X86II::LOCK) && "Can't have LOCK VEX."); |
| 603 | |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 604 | uint64_t Encoding = TSFlags & X86II::EncodingMask; |
| 605 | bool HasEVEX_K = TSFlags & X86II::EVEX_K; |
| 606 | bool HasVEX_4V = TSFlags & X86II::VEX_4V; |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 607 | bool HasEVEX_RC = TSFlags & X86II::EVEX_RC; |
Bruno Cardoso Lopes | 4398fd7 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 608 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 609 | // VEX_R: opcode externsion equivalent to REX.R in |
| 610 | // 1's complement (inverted) form |
| 611 | // |
| 612 | // 1: Same as REX_R=0 (must be 1 in 32-bit mode) |
| 613 | // 0: Same as REX_R=1 (64 bit mode only) |
| 614 | // |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 615 | uint8_t VEX_R = 0x1; |
| 616 | uint8_t EVEX_R2 = 0x1; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 617 | |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 618 | // VEX_X: equivalent to REX.X, only used when a |
| 619 | // register is used for index in SIB Byte. |
| 620 | // |
| 621 | // 1: Same as REX.X=0 (must be 1 in 32-bit mode) |
| 622 | // 0: Same as REX.X=1 (64-bit mode only) |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 623 | uint8_t VEX_X = 0x1; |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 624 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 625 | // VEX_B: |
| 626 | // |
| 627 | // 1: Same as REX_B=0 (ignored in 32-bit mode) |
| 628 | // 0: Same as REX_B=1 (64 bit mode only) |
| 629 | // |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 630 | uint8_t VEX_B = 0x1; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 631 | |
| 632 | // VEX_W: opcode specific (use like REX.W, or used for |
| 633 | // opcode extension, or ignored, depending on the opcode byte) |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 634 | uint8_t VEX_W = (TSFlags & X86II::VEX_W) ? 1 : 0; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 635 | |
| 636 | // VEX_5M (VEX m-mmmmm field): |
| 637 | // |
| 638 | // 0b00000: Reserved for future use |
| 639 | // 0b00001: implied 0F leading opcode |
| 640 | // 0b00010: implied 0F 38 leading opcode bytes |
| 641 | // 0b00011: implied 0F 3A leading opcode bytes |
| 642 | // 0b00100-0b11111: Reserved for future use |
Jan Sjödin | 6dd2488 | 2011-12-12 19:12:26 +0000 | [diff] [blame] | 643 | // 0b01000: XOP map select - 08h instructions with imm byte |
Craig Topper | e75666f | 2013-09-29 06:31:18 +0000 | [diff] [blame] | 644 | // 0b01001: XOP map select - 09h instructions with no imm byte |
| 645 | // 0b01010: XOP map select - 0Ah instructions with imm dword |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 646 | uint8_t VEX_5M; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 647 | switch (TSFlags & X86II::OpMapMask) { |
| 648 | default: llvm_unreachable("Invalid prefix!"); |
| 649 | case X86II::TB: VEX_5M = 0x1; break; // 0F |
| 650 | case X86II::T8: VEX_5M = 0x2; break; // 0F 38 |
| 651 | case X86II::TA: VEX_5M = 0x3; break; // 0F 3A |
| 652 | case X86II::XOP8: VEX_5M = 0x8; break; |
| 653 | case X86II::XOP9: VEX_5M = 0x9; break; |
| 654 | case X86II::XOPA: VEX_5M = 0xA; break; |
| 655 | } |
Jan Sjödin | 6dd2488 | 2011-12-12 19:12:26 +0000 | [diff] [blame] | 656 | |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 657 | // VEX_4V (VEX vvvv field): a register specifier |
| 658 | // (in 1's complement form) or 1111 if unused. |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 659 | uint8_t VEX_4V = 0xf; |
| 660 | uint8_t EVEX_V2 = 0x1; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 661 | |
| 662 | // EVEX_L2/VEX_L (Vector Length): |
| 663 | // |
| 664 | // L2 L |
| 665 | // 0 0: scalar or 128-bit vector |
| 666 | // 0 1: 256-bit vector |
| 667 | // 1 0: 512-bit vector |
| 668 | // |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 669 | uint8_t VEX_L = (TSFlags & X86II::VEX_L) ? 1 : 0; |
| 670 | uint8_t EVEX_L2 = (TSFlags & X86II::EVEX_L2) ? 1 : 0; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 671 | |
| 672 | // VEX_PP: opcode extension providing equivalent |
| 673 | // functionality of a SIMD prefix |
| 674 | // |
| 675 | // 0b00: None |
| 676 | // 0b01: 66 |
| 677 | // 0b10: F3 |
| 678 | // 0b11: F2 |
| 679 | // |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 680 | uint8_t VEX_PP; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 681 | switch (TSFlags & X86II::OpPrefixMask) { |
| 682 | default: llvm_unreachable("Invalid op prefix!"); |
| 683 | case X86II::PS: VEX_PP = 0x0; break; // none |
| 684 | case X86II::PD: VEX_PP = 0x1; break; // 66 |
| 685 | case X86II::XS: VEX_PP = 0x2; break; // F3 |
| 686 | case X86II::XD: VEX_PP = 0x3; break; // F2 |
| 687 | } |
| 688 | |
| 689 | // EVEX_U |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 690 | uint8_t EVEX_U = 1; // Always '1' so far |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 691 | |
| 692 | // EVEX_z |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 693 | uint8_t EVEX_z = (HasEVEX_K && (TSFlags & X86II::EVEX_Z)) ? 1 : 0; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 694 | |
| 695 | // EVEX_b |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 696 | uint8_t EVEX_b = (TSFlags & X86II::EVEX_B) ? 1 : 0; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 697 | |
| 698 | // EVEX_rc |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 699 | uint8_t EVEX_rc = 0; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 700 | |
| 701 | // EVEX_aaa |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 702 | uint8_t EVEX_aaa = 0; |
Craig Topper | d40a550 | 2016-03-01 05:42:16 +0000 | [diff] [blame] | 703 | |
| 704 | bool EncodeRC = false; |
| 705 | |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 706 | // Classify VEX_B, VEX_4V, VEX_R, VEX_X |
Elena Demikhovsky | 602f3a2 | 2012-05-31 09:20:20 +0000 | [diff] [blame] | 707 | unsigned NumOps = Desc.getNumOperands(); |
Craig Topper | 3cbe160 | 2014-01-17 06:42:38 +0000 | [diff] [blame] | 708 | unsigned CurOp = X86II::getOperandBias(Desc); |
Elena Demikhovsky | 602f3a2 | 2012-05-31 09:20:20 +0000 | [diff] [blame] | 709 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 710 | switch (TSFlags & X86II::FormMask) { |
Craig Topper | 8a60fff | 2014-01-16 06:14:45 +0000 | [diff] [blame] | 711 | default: llvm_unreachable("Unexpected form in EmitVEXOpcodePrefix!"); |
| 712 | case X86II::RawFrm: |
| 713 | break; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 714 | case X86II::MRMDestMem: { |
| 715 | // MRMDestMem instructions forms: |
| 716 | // MemAddr, src1(ModR/M) |
| 717 | // MemAddr, src1(VEX_4V), src2(ModR/M) |
| 718 | // MemAddr, src1(ModR/M), imm8 |
| 719 | // |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 720 | unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg); |
| 721 | VEX_B = ~(BaseRegEnc >> 3) & 1; |
| 722 | unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg); |
| 723 | VEX_X = ~(IndexRegEnc >> 3) & 1; |
| 724 | if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV. |
| 725 | EVEX_V2 = ~(IndexRegEnc >> 4) & 1; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 726 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 727 | CurOp += X86::AddrNumOperands; |
| 728 | |
| 729 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 730 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 731 | |
| 732 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 733 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 734 | VEX_4V = ~VRegEnc & 0xf; |
| 735 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 736 | } |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 737 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 738 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 739 | VEX_R = ~(RegEnc >> 3) & 1; |
| 740 | EVEX_R2 = ~(RegEnc >> 4) & 1; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 741 | break; |
| 742 | } |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 743 | case X86II::MRMSrcMem: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 744 | // MRMSrcMem instructions forms: |
| 745 | // src1(ModR/M), MemAddr |
| 746 | // src1(ModR/M), src2(VEX_4V), MemAddr |
| 747 | // src1(ModR/M), MemAddr, imm8 |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 748 | // src1(ModR/M), MemAddr, src2(Imm[7:4]) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 749 | // |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 750 | // FMA4: |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 751 | // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(Imm[7:4]) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 752 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 753 | VEX_R = ~(RegEnc >> 3) & 1; |
| 754 | EVEX_R2 = ~(RegEnc >> 4) & 1; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 755 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 756 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 757 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 758 | |
| 759 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 760 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 761 | VEX_4V = ~VRegEnc & 0xf; |
| 762 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 763 | } |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 764 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 765 | unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg); |
| 766 | VEX_B = ~(BaseRegEnc >> 3) & 1; |
| 767 | unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg); |
| 768 | VEX_X = ~(IndexRegEnc >> 3) & 1; |
| 769 | if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV. |
| 770 | EVEX_V2 = ~(IndexRegEnc >> 4) & 1; |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 771 | |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame] | 772 | break; |
| 773 | } |
| 774 | case X86II::MRMSrcMem4VOp3: { |
| 775 | // Instruction format for 4VOp3: |
| 776 | // src1(ModR/M), MemAddr, src3(VEX_4V) |
| 777 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 778 | VEX_R = ~(RegEnc >> 3) & 1; |
| 779 | |
| 780 | unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg); |
| 781 | VEX_B = ~(BaseRegEnc >> 3) & 1; |
| 782 | unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg); |
| 783 | VEX_X = ~(IndexRegEnc >> 3) & 1; |
| 784 | |
| 785 | VEX_4V = ~getX86RegEncoding(MI, CurOp + X86::AddrNumOperands) & 0xf; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 786 | break; |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 787 | } |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 788 | case X86II::MRMSrcMemOp4: { |
| 789 | // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M), |
| 790 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 791 | VEX_R = ~(RegEnc >> 3) & 1; |
| 792 | |
| 793 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 794 | VEX_4V = ~VRegEnc & 0xf; |
| 795 | |
| 796 | unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg); |
| 797 | VEX_B = ~(BaseRegEnc >> 3) & 1; |
| 798 | unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg); |
| 799 | VEX_X = ~(IndexRegEnc >> 3) & 1; |
| 800 | break; |
| 801 | } |
Bruno Cardoso Lopes | 30689a3 | 2010-06-29 20:35:48 +0000 | [diff] [blame] | 802 | case X86II::MRM0m: case X86II::MRM1m: |
| 803 | case X86II::MRM2m: case X86II::MRM3m: |
| 804 | case X86II::MRM4m: case X86II::MRM5m: |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 805 | case X86II::MRM6m: case X86II::MRM7m: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 806 | // MRM[0-9]m instructions forms: |
| 807 | // MemAddr |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 808 | // src1(VEX_4V), MemAddr |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 809 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 810 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 811 | VEX_4V = ~VRegEnc & 0xf; |
| 812 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 813 | } |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 814 | |
| 815 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 816 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 817 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 818 | unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg); |
| 819 | VEX_B = ~(BaseRegEnc >> 3) & 1; |
| 820 | unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg); |
| 821 | VEX_X = ~(IndexRegEnc >> 3) & 1; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 822 | break; |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 823 | } |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 824 | case X86II::MRMSrcReg: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 825 | // MRMSrcReg instructions forms: |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 826 | // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(Imm[7:4]) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 827 | // dst(ModR/M), src1(ModR/M) |
| 828 | // dst(ModR/M), src1(ModR/M), imm8 |
| 829 | // |
Craig Topper | 8729997 | 2013-03-14 07:40:52 +0000 | [diff] [blame] | 830 | // FMA4: |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 831 | // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M), |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 832 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 833 | VEX_R = ~(RegEnc >> 3) & 1; |
| 834 | EVEX_R2 = ~(RegEnc >> 4) & 1; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 835 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 836 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 837 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 838 | |
| 839 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 840 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 841 | VEX_4V = ~VRegEnc & 0xf; |
| 842 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 843 | } |
Craig Topper | 8729997 | 2013-03-14 07:40:52 +0000 | [diff] [blame] | 844 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 845 | RegEnc = getX86RegEncoding(MI, CurOp++); |
| 846 | VEX_B = ~(RegEnc >> 3) & 1; |
| 847 | VEX_X = ~(RegEnc >> 4) & 1; |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame] | 848 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 849 | if (EVEX_b) { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 850 | if (HasEVEX_RC) { |
| 851 | unsigned RcOperand = NumOps-1; |
| 852 | assert(RcOperand >= CurOp); |
| 853 | EVEX_rc = MI.getOperand(RcOperand).getImm() & 0x3; |
| 854 | } |
| 855 | EncodeRC = true; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 856 | } |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 857 | break; |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 858 | } |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame] | 859 | case X86II::MRMSrcReg4VOp3: { |
| 860 | // Instruction format for 4VOp3: |
| 861 | // src1(ModR/M), src2(ModR/M), src3(VEX_4V) |
| 862 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 863 | VEX_R = ~(RegEnc >> 3) & 1; |
| 864 | |
| 865 | RegEnc = getX86RegEncoding(MI, CurOp++); |
| 866 | VEX_B = ~(RegEnc >> 3) & 1; |
| 867 | |
| 868 | VEX_4V = ~getX86RegEncoding(MI, CurOp++) & 0xf; |
| 869 | break; |
| 870 | } |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 871 | case X86II::MRMSrcRegOp4: { |
| 872 | // dst(ModR/M.reg), src1(VEX_4V), src2(Imm[7:4]), src3(ModR/M), |
| 873 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 874 | VEX_R = ~(RegEnc >> 3) & 1; |
| 875 | |
| 876 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 877 | VEX_4V = ~VRegEnc & 0xf; |
| 878 | |
| 879 | // Skip second register source (encoded in Imm[7:4]) |
| 880 | ++CurOp; |
| 881 | |
| 882 | RegEnc = getX86RegEncoding(MI, CurOp++); |
| 883 | VEX_B = ~(RegEnc >> 3) & 1; |
| 884 | VEX_X = ~(RegEnc >> 4) & 1; |
| 885 | break; |
| 886 | } |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 887 | case X86II::MRMDestReg: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 888 | // MRMDestReg instructions forms: |
| 889 | // dst(ModR/M), src(ModR/M) |
| 890 | // dst(ModR/M), src(ModR/M), imm8 |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 891 | // dst(ModR/M), src1(VEX_4V), src2(ModR/M) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 892 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 893 | VEX_B = ~(RegEnc >> 3) & 1; |
| 894 | VEX_X = ~(RegEnc >> 4) & 1; |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 895 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 896 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 897 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 898 | |
| 899 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 900 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 901 | VEX_4V = ~VRegEnc & 0xf; |
| 902 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 903 | } |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 904 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 905 | RegEnc = getX86RegEncoding(MI, CurOp++); |
| 906 | VEX_R = ~(RegEnc >> 3) & 1; |
| 907 | EVEX_R2 = ~(RegEnc >> 4) & 1; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 908 | if (EVEX_b) |
| 909 | EncodeRC = true; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 910 | break; |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 911 | } |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 912 | case X86II::MRM0r: case X86II::MRM1r: |
| 913 | case X86II::MRM2r: case X86II::MRM3r: |
| 914 | case X86II::MRM4r: case X86II::MRM5r: |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 915 | case X86II::MRM6r: case X86II::MRM7r: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 916 | // MRM0r-MRM7r instructions forms: |
| 917 | // dst(VEX_4V), src(ModR/M), imm8 |
Elena Demikhovsky | c35219e | 2013-08-22 12:18:28 +0000 | [diff] [blame] | 918 | if (HasVEX_4V) { |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 919 | unsigned VRegEnc = getX86RegEncoding(MI, CurOp++); |
| 920 | VEX_4V = ~VRegEnc & 0xf; |
| 921 | EVEX_V2 = ~(VRegEnc >> 4) & 1; |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 922 | } |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 923 | if (HasEVEX_K) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 924 | EVEX_aaa = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 925 | |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 926 | unsigned RegEnc = getX86RegEncoding(MI, CurOp++); |
| 927 | VEX_B = ~(RegEnc >> 3) & 1; |
| 928 | VEX_X = ~(RegEnc >> 4) & 1; |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 929 | break; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 930 | } |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 931 | } |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 932 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 933 | if (Encoding == X86II::VEX || Encoding == X86II::XOP) { |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 934 | // VEX opcode prefix can have 2 or 3 bytes |
| 935 | // |
| 936 | // 3 bytes: |
| 937 | // +-----+ +--------------+ +-------------------+ |
| 938 | // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp | |
| 939 | // +-----+ +--------------+ +-------------------+ |
| 940 | // 2 bytes: |
| 941 | // +-----+ +-------------------+ |
| 942 | // | C5h | | R | vvvv | L | pp | |
| 943 | // +-----+ +-------------------+ |
| 944 | // |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 945 | // XOP uses a similar prefix: |
| 946 | // +-----+ +--------------+ +-------------------+ |
| 947 | // | 8Fh | | RXB | m-mmmm | | W | vvvv | L | pp | |
| 948 | // +-----+ +--------------+ +-------------------+ |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 949 | uint8_t LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 950 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 951 | // Can we use the 2 byte VEX prefix? |
| 952 | if (Encoding == X86II::VEX && VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) { |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 953 | EmitByte(0xC5, CurByte, OS); |
| 954 | EmitByte(LastByte | (VEX_R << 7), CurByte, OS); |
| 955 | return; |
| 956 | } |
| 957 | |
| 958 | // 3 byte VEX prefix |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 959 | EmitByte(Encoding == X86II::XOP ? 0x8F : 0xC4, CurByte, OS); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 960 | EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS); |
| 961 | EmitByte(LastByte | (VEX_W << 7), CurByte, OS); |
| 962 | } else { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 963 | assert(Encoding == X86II::EVEX && "unknown encoding!"); |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 964 | // EVEX opcode prefix can have 4 bytes |
| 965 | // |
| 966 | // +-----+ +--------------+ +-------------------+ +------------------------+ |
| 967 | // | 62h | | RXBR' | 00mm | | W | vvvv | U | pp | | z | L'L | b | v' | aaa | |
| 968 | // +-----+ +--------------+ +-------------------+ +------------------------+ |
| 969 | assert((VEX_5M & 0x3) == VEX_5M |
| 970 | && "More than 2 significant bits in VEX.m-mmmm fields for EVEX!"); |
| 971 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 972 | EmitByte(0x62, CurByte, OS); |
| 973 | EmitByte((VEX_R << 7) | |
| 974 | (VEX_X << 6) | |
| 975 | (VEX_B << 5) | |
| 976 | (EVEX_R2 << 4) | |
| 977 | VEX_5M, CurByte, OS); |
| 978 | EmitByte((VEX_W << 7) | |
| 979 | (VEX_4V << 3) | |
| 980 | (EVEX_U << 2) | |
| 981 | VEX_PP, CurByte, OS); |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 982 | if (EncodeRC) |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 983 | EmitByte((EVEX_z << 7) | |
Craig Topper | 84f2f18 | 2016-02-22 08:00:04 +0000 | [diff] [blame] | 984 | (EVEX_rc << 5) | |
| 985 | (EVEX_b << 4) | |
| 986 | (EVEX_V2 << 3) | |
| 987 | EVEX_aaa, CurByte, OS); |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 988 | else |
| 989 | EmitByte((EVEX_z << 7) | |
Craig Topper | 84f2f18 | 2016-02-22 08:00:04 +0000 | [diff] [blame] | 990 | (EVEX_L2 << 6) | |
| 991 | (VEX_L << 5) | |
| 992 | (EVEX_b << 4) | |
| 993 | (EVEX_V2 << 3) | |
| 994 | EVEX_aaa, CurByte, OS); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 995 | } |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 996 | } |
| 997 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 998 | /// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64 |
| 999 | /// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand |
| 1000 | /// size, and 3) use of X86-64 extended registers. |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 1001 | uint8_t X86MCCodeEmitter::DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags, |
| 1002 | int MemOperand, |
| 1003 | const MCInstrDesc &Desc) const { |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1004 | uint8_t REX = 0; |
Douglas Katzman | a140397 | 2015-11-11 15:51:16 +0000 | [diff] [blame] | 1005 | bool UsesHighByteReg = false; |
| 1006 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1007 | if (TSFlags & X86II::REX_W) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 1008 | REX |= 1 << 3; // set REX.W |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1009 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1010 | if (MI.getNumOperands() == 0) return REX; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1011 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1012 | unsigned NumOps = MI.getNumOperands(); |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1013 | unsigned CurOp = X86II::getOperandBias(Desc); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1014 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1015 | // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix. |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1016 | for (unsigned i = CurOp; i != NumOps; ++i) { |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1017 | const MCOperand &MO = MI.getOperand(i); |
| 1018 | if (!MO.isReg()) continue; |
| 1019 | unsigned Reg = MO.getReg(); |
Douglas Katzman | a140397 | 2015-11-11 15:51:16 +0000 | [diff] [blame] | 1020 | if (Reg == X86::AH || Reg == X86::BH || Reg == X86::CH || Reg == X86::DH) |
| 1021 | UsesHighByteReg = true; |
Craig Topper | 45793a1 | 2016-08-27 17:13:41 +0000 | [diff] [blame] | 1022 | if (X86II::isX86_64NonExtLowByteReg(Reg)) |
| 1023 | // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything |
| 1024 | // that returns non-zero. |
| 1025 | REX |= 0x40; // REX fixed encoding prefix |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1026 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1027 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1028 | switch (TSFlags & X86II::FormMask) { |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1029 | case X86II::AddRegFrm: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1030 | REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1031 | break; |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1032 | case X86II::MRMSrcReg: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1033 | REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R |
| 1034 | REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1035 | break; |
| 1036 | case X86II::MRMSrcMem: { |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1037 | REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R |
| 1038 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B |
| 1039 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1040 | CurOp += X86::AddrNumOperands; |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1041 | break; |
| 1042 | } |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1043 | case X86II::MRMDestReg: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1044 | REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B |
| 1045 | REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1046 | break; |
| 1047 | case X86II::MRMDestMem: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1048 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B |
| 1049 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1050 | CurOp += X86::AddrNumOperands; |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1051 | REX |= isREXExtendedReg(MI, CurOp++) << 2; // REX.R |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1052 | break; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 1053 | case X86II::MRMXm: |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1054 | case X86II::MRM0m: case X86II::MRM1m: |
| 1055 | case X86II::MRM2m: case X86II::MRM3m: |
| 1056 | case X86II::MRM4m: case X86II::MRM5m: |
| 1057 | case X86II::MRM6m: case X86II::MRM7m: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1058 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B |
| 1059 | REX |= isREXExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X |
Craig Topper | 6a7cd42 | 2016-03-02 07:32:43 +0000 | [diff] [blame] | 1060 | break; |
| 1061 | case X86II::MRMXr: |
| 1062 | case X86II::MRM0r: case X86II::MRM1r: |
| 1063 | case X86II::MRM2r: case X86II::MRM3r: |
| 1064 | case X86II::MRM4r: case X86II::MRM5r: |
| 1065 | case X86II::MRM6r: case X86II::MRM7r: |
Craig Topper | 6943aa3 | 2016-08-27 17:13:43 +0000 | [diff] [blame] | 1066 | REX |= isREXExtendedReg(MI, CurOp++) << 0; // REX.B |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1067 | break; |
| 1068 | } |
Douglas Katzman | a140397 | 2015-11-11 15:51:16 +0000 | [diff] [blame] | 1069 | if (REX && UsesHighByteReg) |
| 1070 | report_fatal_error("Cannot encode high byte register in REX-prefixed instruction"); |
| 1071 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1072 | return REX; |
| 1073 | } |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 1074 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1075 | /// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 1076 | void X86MCCodeEmitter::EmitSegmentOverridePrefix(unsigned &CurByte, |
| 1077 | unsigned SegOperand, |
| 1078 | const MCInst &MI, |
| 1079 | raw_ostream &OS) const { |
Craig Topper | 7c6baa7 | 2014-01-06 06:51:58 +0000 | [diff] [blame] | 1080 | // Check for explicit segment override on memory operand. |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 1081 | switch (MI.getOperand(SegOperand).getReg()) { |
Craig Topper | 7c6baa7 | 2014-01-06 06:51:58 +0000 | [diff] [blame] | 1082 | default: llvm_unreachable("Unknown segment register!"); |
| 1083 | case 0: break; |
| 1084 | case X86::CS: EmitByte(0x2E, CurByte, OS); break; |
| 1085 | case X86::SS: EmitByte(0x36, CurByte, OS); break; |
| 1086 | case X86::DS: EmitByte(0x3E, CurByte, OS); break; |
| 1087 | case X86::ES: EmitByte(0x26, CurByte, OS); break; |
| 1088 | case X86::FS: EmitByte(0x64, CurByte, OS); break; |
| 1089 | case X86::GS: EmitByte(0x65, CurByte, OS); break; |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 1090 | } |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1091 | } |
| 1092 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1093 | /// Emit all instruction prefixes prior to the opcode. |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1094 | /// |
| 1095 | /// MemOperand is the operand # of the start of a memory operand if present. If |
| 1096 | /// Not present, it is -1. |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1097 | /// |
| 1098 | /// Returns true if a REX prefix was used. |
| 1099 | bool X86MCCodeEmitter::emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1100 | int MemOperand, const MCInst &MI, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1101 | const MCInstrDesc &Desc, |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1102 | const MCSubtargetInfo &STI, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1103 | raw_ostream &OS) const { |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1104 | bool Ret = false; |
Chris Lattner | 5da7f9f | 2010-09-29 03:43:43 +0000 | [diff] [blame] | 1105 | // Emit the operand size opcode prefix as needed. |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1106 | if ((TSFlags & X86II::OpSizeMask) == (is16BitMode(STI) ? X86II::OpSize32 |
| 1107 | : X86II::OpSize16)) |
Chris Lattner | 5da7f9f | 2010-09-29 03:43:43 +0000 | [diff] [blame] | 1108 | EmitByte(0x66, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1109 | |
JF Bastien | 388b879 | 2014-12-15 22:34:58 +0000 | [diff] [blame] | 1110 | // Emit the LOCK opcode prefix. |
| 1111 | if (TSFlags & X86II::LOCK) |
| 1112 | EmitByte(0xF0, CurByte, OS); |
| 1113 | |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1114 | switch (TSFlags & X86II::OpPrefixMask) { |
| 1115 | case X86II::PD: // 66 |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 1116 | EmitByte(0x66, CurByte, OS); |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 1117 | break; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1118 | case X86II::XS: // F3 |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 1119 | EmitByte(0xF3, CurByte, OS); |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 1120 | break; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1121 | case X86II::XD: // F2 |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 1122 | EmitByte(0xF2, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1123 | break; |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1124 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1125 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1126 | // Handle REX prefix. |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 1127 | // FIXME: Can this come before F2 etc to simplify emission? |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1128 | if (is64BitMode(STI)) { |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1129 | if (uint8_t REX = DetermineREXPrefix(MI, TSFlags, MemOperand, Desc)) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1130 | EmitByte(0x40 | REX, CurByte, OS); |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1131 | Ret = true; |
| 1132 | } |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1133 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1134 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1135 | // 0x0F escape code must be emitted just before the opcode. |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1136 | switch (TSFlags & X86II::OpMapMask) { |
| 1137 | case X86II::TB: // Two-byte opcode map |
| 1138 | case X86II::T8: // 0F 38 |
| 1139 | case X86II::TA: // 0F 3A |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1140 | EmitByte(0x0F, CurByte, OS); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1141 | break; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1142 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1143 | |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 1144 | switch (TSFlags & X86II::OpMapMask) { |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1145 | case X86II::T8: // 0F 38 |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1146 | EmitByte(0x38, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1147 | break; |
| 1148 | case X86II::TA: // 0F 3A |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1149 | EmitByte(0x3A, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1150 | break; |
| 1151 | } |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1152 | return Ret; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1153 | } |
| 1154 | |
| 1155 | void X86MCCodeEmitter:: |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame] | 1156 | encodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 1157 | SmallVectorImpl<MCFixup> &Fixups, |
| 1158 | const MCSubtargetInfo &STI) const { |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1159 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 1160 | const MCInstrDesc &Desc = MCII.get(Opcode); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1161 | uint64_t TSFlags = Desc.TSFlags; |
| 1162 | |
Chris Lattner | 061d70a | 2010-07-09 00:17:50 +0000 | [diff] [blame] | 1163 | // Pseudo instructions don't get encoded. |
| 1164 | if ((TSFlags & X86II::FormMask) == X86II::Pseudo) |
| 1165 | return; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1166 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 1167 | unsigned NumOps = Desc.getNumOperands(); |
Preston Gurd | ddf96b5 | 2013-04-10 20:11:59 +0000 | [diff] [blame] | 1168 | unsigned CurOp = X86II::getOperandBias(Desc); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1169 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1170 | // Keep track of the current byte being emitted. |
| 1171 | unsigned CurByte = 0; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1172 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 1173 | // Encoding type for this instruction. |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1174 | uint64_t Encoding = TSFlags & X86II::EncodingMask; |
Bruno Cardoso Lopes | 1a890f9 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 1175 | |
| 1176 | // It uses the VEX.VVVV field? |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1177 | bool HasVEX_4V = TSFlags & X86II::VEX_4V; |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 1178 | bool HasVEX_I8Reg = (TSFlags & X86II::ImmMask) == X86II::Imm8Reg; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1179 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1180 | // It uses the EVEX.aaa field? |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1181 | bool HasEVEX_K = TSFlags & X86II::EVEX_K; |
| 1182 | bool HasEVEX_RC = TSFlags & X86II::EVEX_RC; |
| 1183 | |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1184 | // Used if a register is encoded in 7:4 of immediate. |
| 1185 | unsigned I8RegNum = 0; |
| 1186 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 1187 | // Determine where the memory operand starts, if present. |
Craig Topper | 477649a | 2016-04-28 05:58:46 +0000 | [diff] [blame] | 1188 | int MemoryOperand = X86II::getMemoryOperandNo(TSFlags); |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 1189 | if (MemoryOperand != -1) MemoryOperand += CurOp; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1190 | |
Craig Topper | 327f13b | 2014-01-31 05:33:45 +0000 | [diff] [blame] | 1191 | // Emit segment override opcode prefix as needed. |
| 1192 | if (MemoryOperand >= 0) |
| 1193 | EmitSegmentOverridePrefix(CurByte, MemoryOperand+X86::AddrSegmentReg, |
| 1194 | MI, OS); |
| 1195 | |
| 1196 | // Emit the repeat opcode prefix as needed. |
Craig Topper | ec68866 | 2014-01-31 07:00:55 +0000 | [diff] [blame] | 1197 | if (TSFlags & X86II::REP) |
Craig Topper | 327f13b | 2014-01-31 05:33:45 +0000 | [diff] [blame] | 1198 | EmitByte(0xF3, CurByte, OS); |
| 1199 | |
| 1200 | // Emit the address size opcode prefix as needed. |
| 1201 | bool need_address_override; |
Craig Topper | b86338f | 2014-12-24 06:05:22 +0000 | [diff] [blame] | 1202 | uint64_t AdSize = TSFlags & X86II::AdSizeMask; |
| 1203 | if ((is16BitMode(STI) && AdSize == X86II::AdSize32) || |
| 1204 | (is32BitMode(STI) && AdSize == X86II::AdSize16) || |
| 1205 | (is64BitMode(STI) && AdSize == X86II::AdSize32)) { |
Craig Topper | 327f13b | 2014-01-31 05:33:45 +0000 | [diff] [blame] | 1206 | need_address_override = true; |
| 1207 | } else if (MemoryOperand < 0) { |
| 1208 | need_address_override = false; |
| 1209 | } else if (is64BitMode(STI)) { |
| 1210 | assert(!Is16BitMemOperand(MI, MemoryOperand, STI)); |
| 1211 | need_address_override = Is32BitMemOperand(MI, MemoryOperand); |
| 1212 | } else if (is32BitMode(STI)) { |
| 1213 | assert(!Is64BitMemOperand(MI, MemoryOperand)); |
| 1214 | need_address_override = Is16BitMemOperand(MI, MemoryOperand, STI); |
| 1215 | } else { |
| 1216 | assert(is16BitMode(STI)); |
| 1217 | assert(!Is64BitMemOperand(MI, MemoryOperand)); |
| 1218 | need_address_override = !Is16BitMemOperand(MI, MemoryOperand, STI); |
| 1219 | } |
| 1220 | |
| 1221 | if (need_address_override) |
| 1222 | EmitByte(0x67, CurByte, OS); |
| 1223 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1224 | bool Rex = false; |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 1225 | if (Encoding == 0) |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1226 | Rex = emitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, STI, OS); |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 1227 | else |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 1228 | EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1229 | |
Craig Topper | 5e038cf | 2016-03-06 08:12:42 +0000 | [diff] [blame] | 1230 | uint8_t BaseOpcode = X86II::getBaseOpcodeFor(TSFlags); |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 1231 | |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1232 | if (TSFlags & X86II::Has3DNow0F0FOpcode) |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 1233 | BaseOpcode = 0x0F; // Weird 3DNow! encoding. |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 1234 | |
Craig Topper | 073e947 | 2016-03-01 07:15:59 +0000 | [diff] [blame] | 1235 | uint64_t Form = TSFlags & X86II::FormMask; |
| 1236 | switch (Form) { |
| 1237 | default: errs() << "FORM: " << Form << "\n"; |
Craig Topper | 4ed7278 | 2012-02-05 05:38:58 +0000 | [diff] [blame] | 1238 | llvm_unreachable("Unknown FormMask value in X86MCCodeEmitter!"); |
Chris Lattner | 061d70a | 2010-07-09 00:17:50 +0000 | [diff] [blame] | 1239 | case X86II::Pseudo: |
Craig Topper | 4ed7278 | 2012-02-05 05:38:58 +0000 | [diff] [blame] | 1240 | llvm_unreachable("Pseudo instruction shouldn't be emitted"); |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 1241 | case X86II::RawFrmDstSrc: { |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 1242 | unsigned siReg = MI.getOperand(1).getReg(); |
David Woodhouse | 7a7c192 | 2014-01-22 15:31:32 +0000 | [diff] [blame] | 1243 | assert(((siReg == X86::SI && MI.getOperand(0).getReg() == X86::DI) || |
| 1244 | (siReg == X86::ESI && MI.getOperand(0).getReg() == X86::EDI) || |
| 1245 | (siReg == X86::RSI && MI.getOperand(0).getReg() == X86::RDI)) && |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 1246 | "SI and DI register sizes do not match"); |
| 1247 | // Emit segment override opcode prefix as needed (not for %ds). |
| 1248 | if (MI.getOperand(2).getReg() != X86::DS) |
| 1249 | EmitSegmentOverridePrefix(CurByte, 2, MI, OS); |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1250 | // Emit AdSize prefix as needed. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1251 | if ((!is32BitMode(STI) && siReg == X86::ESI) || |
| 1252 | (is32BitMode(STI) && siReg == X86::SI)) |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 1253 | EmitByte(0x67, CurByte, OS); |
| 1254 | CurOp += 3; // Consume operands. |
| 1255 | EmitByte(BaseOpcode, CurByte, OS); |
| 1256 | break; |
| 1257 | } |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 1258 | case X86II::RawFrmSrc: { |
| 1259 | unsigned siReg = MI.getOperand(0).getReg(); |
| 1260 | // Emit segment override opcode prefix as needed (not for %ds). |
| 1261 | if (MI.getOperand(1).getReg() != X86::DS) |
| 1262 | EmitSegmentOverridePrefix(CurByte, 1, MI, OS); |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1263 | // Emit AdSize prefix as needed. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1264 | if ((!is32BitMode(STI) && siReg == X86::ESI) || |
| 1265 | (is32BitMode(STI) && siReg == X86::SI)) |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 1266 | EmitByte(0x67, CurByte, OS); |
| 1267 | CurOp += 2; // Consume operands. |
| 1268 | EmitByte(BaseOpcode, CurByte, OS); |
| 1269 | break; |
| 1270 | } |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 1271 | case X86II::RawFrmDst: { |
| 1272 | unsigned siReg = MI.getOperand(0).getReg(); |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1273 | // Emit AdSize prefix as needed. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1274 | if ((!is32BitMode(STI) && siReg == X86::EDI) || |
| 1275 | (is32BitMode(STI) && siReg == X86::DI)) |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 1276 | EmitByte(0x67, CurByte, OS); |
| 1277 | ++CurOp; // Consume operand. |
| 1278 | EmitByte(BaseOpcode, CurByte, OS); |
| 1279 | break; |
| 1280 | } |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 1281 | case X86II::RawFrm: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1282 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 1283 | break; |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 1284 | case X86II::RawFrmMemOffs: |
| 1285 | // Emit segment override opcode prefix as needed. |
| 1286 | EmitSegmentOverridePrefix(CurByte, 1, MI, OS); |
| 1287 | EmitByte(BaseOpcode, CurByte, OS); |
| 1288 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), |
| 1289 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
| 1290 | CurByte, OS, Fixups); |
| 1291 | ++CurOp; // skip segment operand |
| 1292 | break; |
Chris Lattner | cea0a8d | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 1293 | case X86II::RawFrmImm8: |
| 1294 | EmitByte(BaseOpcode, CurByte, OS); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1295 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), |
Chris Lattner | cea0a8d | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 1296 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
| 1297 | CurByte, OS, Fixups); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1298 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 1, FK_Data_1, CurByte, |
| 1299 | OS, Fixups); |
Chris Lattner | cea0a8d | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 1300 | break; |
Chris Lattner | f547740 | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 1301 | case X86II::RawFrmImm16: |
| 1302 | EmitByte(BaseOpcode, CurByte, OS); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1303 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), |
Chris Lattner | f547740 | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 1304 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
| 1305 | CurByte, OS, Fixups); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1306 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 2, FK_Data_2, CurByte, |
| 1307 | OS, Fixups); |
Chris Lattner | f547740 | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 1308 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1309 | |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 1310 | case X86II::AddRegFrm: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1311 | EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1312 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1313 | |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1314 | case X86II::MRMDestReg: { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1315 | EmitByte(BaseOpcode, CurByte, OS); |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1316 | unsigned SrcRegNum = CurOp + 1; |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 1317 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1318 | if (HasEVEX_K) // Skip writemask |
Craig Topper | b8c29b4 | 2016-03-01 06:42:46 +0000 | [diff] [blame] | 1319 | ++SrcRegNum; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1320 | |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 1321 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
| 1322 | ++SrcRegNum; |
| 1323 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1324 | EmitRegModRMByte(MI.getOperand(CurOp), |
Craig Topper | 612f7bf | 2013-03-16 03:44:31 +0000 | [diff] [blame] | 1325 | GetX86RegNum(MI.getOperand(SrcRegNum)), CurByte, OS); |
| 1326 | CurOp = SrcRegNum + 1; |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1327 | break; |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1328 | } |
| 1329 | case X86II::MRMDestMem: { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1330 | EmitByte(BaseOpcode, CurByte, OS); |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1331 | unsigned SrcRegNum = CurOp + X86::AddrNumOperands; |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 1332 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1333 | if (HasEVEX_K) // Skip writemask |
Craig Topper | b8c29b4 | 2016-03-01 06:42:46 +0000 | [diff] [blame] | 1334 | ++SrcRegNum; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1335 | |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 1336 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
Craig Topper | 1964b6d | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1337 | ++SrcRegNum; |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 1338 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1339 | emitMemModRMByte(MI, CurOp, GetX86RegNum(MI.getOperand(SrcRegNum)), TSFlags, |
| 1340 | Rex, CurByte, OS, Fixups, STI); |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 1341 | CurOp = SrcRegNum + 1; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 1342 | break; |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1343 | } |
| 1344 | case X86II::MRMSrcReg: { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1345 | EmitByte(BaseOpcode, CurByte, OS); |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1346 | unsigned SrcRegNum = CurOp + 1; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1347 | |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1348 | if (HasEVEX_K) // Skip writemask |
Craig Topper | b8c29b4 | 2016-03-01 06:42:46 +0000 | [diff] [blame] | 1349 | ++SrcRegNum; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1350 | |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 1351 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
Craig Topper | 1964b6d | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1352 | ++SrcRegNum; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 1353 | |
| 1354 | EmitRegModRMByte(MI.getOperand(SrcRegNum), |
| 1355 | GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS); |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1356 | CurOp = SrcRegNum + 1; |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 1357 | if (HasVEX_I8Reg) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 1358 | I8RegNum = getX86RegEncoding(MI, CurOp++); |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1359 | // do not count the rounding control operand |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 1360 | if (HasEVEX_RC) |
Craig Topper | b8c29b4 | 2016-03-01 06:42:46 +0000 | [diff] [blame] | 1361 | --NumOps; |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 1362 | break; |
Craig Topper | 5c8dc5f | 2016-03-01 06:42:48 +0000 | [diff] [blame] | 1363 | } |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame] | 1364 | case X86II::MRMSrcReg4VOp3: { |
| 1365 | EmitByte(BaseOpcode, CurByte, OS); |
| 1366 | unsigned SrcRegNum = CurOp + 1; |
| 1367 | |
| 1368 | EmitRegModRMByte(MI.getOperand(SrcRegNum), |
| 1369 | GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS); |
| 1370 | CurOp = SrcRegNum + 1; |
| 1371 | ++CurOp; // Encoded in VEX.VVVV |
| 1372 | break; |
| 1373 | } |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 1374 | case X86II::MRMSrcRegOp4: { |
| 1375 | EmitByte(BaseOpcode, CurByte, OS); |
| 1376 | unsigned SrcRegNum = CurOp + 1; |
| 1377 | |
| 1378 | // Skip 1st src (which is encoded in VEX_VVVV) |
| 1379 | ++SrcRegNum; |
| 1380 | |
| 1381 | // Capture 2nd src (which is encoded in Imm[7:4]) |
| 1382 | assert(HasVEX_I8Reg && "MRMSrcRegOp4 should imply VEX_I8Reg"); |
| 1383 | I8RegNum = getX86RegEncoding(MI, SrcRegNum++); |
| 1384 | |
| 1385 | EmitRegModRMByte(MI.getOperand(SrcRegNum), |
| 1386 | GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS); |
| 1387 | CurOp = SrcRegNum + 1; |
| 1388 | break; |
| 1389 | } |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 1390 | case X86II::MRMSrcMem: { |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 1391 | unsigned FirstMemOp = CurOp+1; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1392 | |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1393 | if (HasEVEX_K) // Skip writemask |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1394 | ++FirstMemOp; |
Elena Demikhovsky | b1266b5 | 2013-08-01 13:34:06 +0000 | [diff] [blame] | 1395 | |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1396 | if (HasVEX_4V) |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 1397 | ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV). |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1398 | |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 1399 | EmitByte(BaseOpcode, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1400 | |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1401 | emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)), |
| 1402 | TSFlags, Rex, CurByte, OS, Fixups, STI); |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1403 | CurOp = FirstMemOp + X86::AddrNumOperands; |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 1404 | if (HasVEX_I8Reg) |
Craig Topper | 581c008 | 2016-03-06 08:12:47 +0000 | [diff] [blame] | 1405 | I8RegNum = getX86RegEncoding(MI, CurOp++); |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 1406 | break; |
| 1407 | } |
Craig Topper | 5f8419d | 2016-08-22 07:38:50 +0000 | [diff] [blame] | 1408 | case X86II::MRMSrcMem4VOp3: { |
| 1409 | unsigned FirstMemOp = CurOp+1; |
| 1410 | |
| 1411 | EmitByte(BaseOpcode, CurByte, OS); |
| 1412 | |
| 1413 | emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)), |
| 1414 | TSFlags, Rex, CurByte, OS, Fixups, STI); |
| 1415 | CurOp = FirstMemOp + X86::AddrNumOperands; |
| 1416 | ++CurOp; // Encoded in VEX.VVVV. |
| 1417 | break; |
| 1418 | } |
Craig Topper | 9b20fec | 2016-08-22 07:38:45 +0000 | [diff] [blame] | 1419 | case X86II::MRMSrcMemOp4: { |
| 1420 | unsigned FirstMemOp = CurOp+1; |
| 1421 | |
| 1422 | ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV). |
| 1423 | |
| 1424 | // Capture second register source (encoded in Imm[7:4]) |
| 1425 | assert(HasVEX_I8Reg && "MRMSrcRegOp4 should imply VEX_I8Reg"); |
| 1426 | I8RegNum = getX86RegEncoding(MI, FirstMemOp++); |
| 1427 | |
| 1428 | EmitByte(BaseOpcode, CurByte, OS); |
| 1429 | |
| 1430 | emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)), |
| 1431 | TSFlags, Rex, CurByte, OS, Fixups, STI); |
| 1432 | CurOp = FirstMemOp + X86::AddrNumOperands; |
| 1433 | break; |
| 1434 | } |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1435 | |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 1436 | case X86II::MRMXr: |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1437 | case X86II::MRM0r: case X86II::MRM1r: |
| 1438 | case X86II::MRM2r: case X86II::MRM3r: |
| 1439 | case X86II::MRM4r: case X86II::MRM5r: |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1440 | case X86II::MRM6r: case X86II::MRM7r: |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 1441 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
Craig Topper | 1964b6d | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1442 | ++CurOp; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 1443 | if (HasEVEX_K) // Skip writemask |
| 1444 | ++CurOp; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1445 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 064e926 | 2010-02-12 23:54:57 +0000 | [diff] [blame] | 1446 | EmitRegModRMByte(MI.getOperand(CurOp++), |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 1447 | (Form == X86II::MRMXr) ? 0 : Form-X86II::MRM0r, |
Chris Lattner | 064e926 | 2010-02-12 23:54:57 +0000 | [diff] [blame] | 1448 | CurByte, OS); |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1449 | break; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 1450 | |
| 1451 | case X86II::MRMXm: |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1452 | case X86II::MRM0m: case X86II::MRM1m: |
| 1453 | case X86II::MRM2m: case X86II::MRM3m: |
| 1454 | case X86II::MRM4m: case X86II::MRM5m: |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1455 | case X86II::MRM6m: case X86II::MRM7m: |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 1456 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
Craig Topper | 1964b6d | 2012-05-19 19:14:18 +0000 | [diff] [blame] | 1457 | ++CurOp; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 1458 | if (HasEVEX_K) // Skip writemask |
| 1459 | ++CurOp; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1460 | EmitByte(BaseOpcode, CurByte, OS); |
Rafael Espindola | 52bd330 | 2016-05-28 15:51:38 +0000 | [diff] [blame] | 1461 | emitMemModRMByte(MI, CurOp, |
| 1462 | (Form == X86II::MRMXm) ? 0 : Form - X86II::MRM0m, TSFlags, |
| 1463 | Rex, CurByte, OS, Fixups, STI); |
Chris Lattner | ec53627 | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 1464 | CurOp += X86::AddrNumOperands; |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1465 | break; |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1466 | |
Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 1467 | case X86II::MRM_C0: case X86II::MRM_C1: case X86II::MRM_C2: |
Craig Topper | a3776de | 2015-02-15 04:16:44 +0000 | [diff] [blame] | 1468 | case X86II::MRM_C3: case X86II::MRM_C4: case X86II::MRM_C5: |
| 1469 | case X86II::MRM_C6: case X86II::MRM_C7: case X86II::MRM_C8: |
Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 1470 | case X86II::MRM_C9: case X86II::MRM_CA: case X86II::MRM_CB: |
Craig Topper | a3776de | 2015-02-15 04:16:44 +0000 | [diff] [blame] | 1471 | case X86II::MRM_CC: case X86II::MRM_CD: case X86II::MRM_CE: |
Kevin Enderby | 0d928a1 | 2014-07-31 23:57:38 +0000 | [diff] [blame] | 1472 | case X86II::MRM_CF: case X86II::MRM_D0: case X86II::MRM_D1: |
Craig Topper | a3776de | 2015-02-15 04:16:44 +0000 | [diff] [blame] | 1473 | case X86II::MRM_D2: case X86II::MRM_D3: case X86II::MRM_D4: |
| 1474 | case X86II::MRM_D5: case X86II::MRM_D6: case X86II::MRM_D7: |
| 1475 | case X86II::MRM_D8: case X86II::MRM_D9: case X86II::MRM_DA: |
| 1476 | case X86II::MRM_DB: case X86II::MRM_DC: case X86II::MRM_DD: |
| 1477 | case X86II::MRM_DE: case X86II::MRM_DF: case X86II::MRM_E0: |
| 1478 | case X86II::MRM_E1: case X86II::MRM_E2: case X86II::MRM_E3: |
| 1479 | case X86II::MRM_E4: case X86II::MRM_E5: case X86II::MRM_E6: |
| 1480 | case X86II::MRM_E7: case X86II::MRM_E8: case X86II::MRM_E9: |
| 1481 | case X86II::MRM_EA: case X86II::MRM_EB: case X86II::MRM_EC: |
| 1482 | case X86II::MRM_ED: case X86II::MRM_EE: case X86II::MRM_EF: |
| 1483 | case X86II::MRM_F0: case X86II::MRM_F1: case X86II::MRM_F2: |
| 1484 | case X86II::MRM_F3: case X86II::MRM_F4: case X86II::MRM_F5: |
| 1485 | case X86II::MRM_F6: case X86II::MRM_F7: case X86II::MRM_F8: |
| 1486 | case X86II::MRM_F9: case X86II::MRM_FA: case X86II::MRM_FB: |
| 1487 | case X86II::MRM_FC: case X86II::MRM_FD: case X86II::MRM_FE: |
| 1488 | case X86II::MRM_FF: |
Chris Lattner | f7477e5 | 2010-02-12 02:06:33 +0000 | [diff] [blame] | 1489 | EmitByte(BaseOpcode, CurByte, OS); |
Craig Topper | a3776de | 2015-02-15 04:16:44 +0000 | [diff] [blame] | 1490 | EmitByte(0xC0 + Form - X86II::MRM_C0, CurByte, OS); |
Rafael Espindola | e390621 | 2011-02-22 00:35:18 +0000 | [diff] [blame] | 1491 | break; |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1492 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1493 | |
Craig Topper | ca0eda3 | 2016-08-22 01:37:19 +0000 | [diff] [blame] | 1494 | if (HasVEX_I8Reg) { |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1495 | // The last source register of a 4 operand instruction in AVX is encoded |
Jan Sjödin | 6dd2488 | 2011-12-12 19:12:26 +0000 | [diff] [blame] | 1496 | // in bits[7:4] of a immediate byte. |
Craig Topper | a267431 | 2016-03-02 06:06:18 +0000 | [diff] [blame] | 1497 | assert(I8RegNum < 16 && "Register encoding out of range"); |
| 1498 | I8RegNum <<= 4; |
| 1499 | if (CurOp != NumOps) { |
| 1500 | unsigned Val = MI.getOperand(CurOp++).getImm(); |
| 1501 | assert(Val < 16 && "Immediate operand value out of range"); |
| 1502 | I8RegNum |= Val; |
| 1503 | } |
| 1504 | EmitImmediate(MCOperand::createImm(I8RegNum), MI.getLoc(), 1, FK_Data_1, |
| 1505 | CurByte, OS, Fixups); |
| 1506 | } else { |
| 1507 | // If there is a remaining operand, it must be a trailing immediate. Emit it |
| 1508 | // according to the right size for the instruction. Some instructions |
| 1509 | // (SSE4a extrq and insertq) have two trailing immediates. |
| 1510 | while (CurOp != NumOps && NumOps - CurOp <= 2) { |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 1511 | EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 1512 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1513 | CurByte, OS, Fixups); |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 1514 | } |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1515 | } |
| 1516 | |
Craig Topper | f655cdd | 2014-11-11 07:32:32 +0000 | [diff] [blame] | 1517 | if (TSFlags & X86II::Has3DNow0F0FOpcode) |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 1518 | EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS); |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1519 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1520 | #ifndef NDEBUG |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1521 | // FIXME: Verify. |
| 1522 | if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) { |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1523 | errs() << "Cannot encode all operands of: "; |
| 1524 | MI.dump(); |
| 1525 | errs() << '\n'; |
| 1526 | abort(); |
| 1527 | } |
| 1528 | #endif |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 1529 | } |
Eugene Zelenko | fbd13c5 | 2017-02-02 22:55:55 +0000 | [diff] [blame] | 1530 | |
| 1531 | MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII, |
| 1532 | const MCRegisterInfo &MRI, |
| 1533 | MCContext &Ctx) { |
| 1534 | return new X86MCCodeEmitter(MCII, Ctx); |
| 1535 | } |