Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 1 | //===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // Top-level implementation for the NVPTX target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "NVPTXTargetMachine.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/NVPTXMCAsmInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "NVPTX.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 17 | #include "NVPTXAllocaHoisting.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "NVPTXLowerAggrCopies.h" |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 19 | #include "NVPTXTargetObjectFile.h" |
Chandler Carruth | 93dcdc4 | 2015-01-31 11:17:59 +0000 | [diff] [blame] | 20 | #include "NVPTXTargetTransformInfo.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/Passes.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/AsmPrinter.h" |
| 23 | #include "llvm/CodeGen/MachineFunctionAnalysis.h" |
| 24 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 25 | #include "llvm/CodeGen/Passes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/DataLayout.h" |
Chandler Carruth | b8ddc70 | 2014-01-12 11:10:32 +0000 | [diff] [blame] | 27 | #include "llvm/IR/IRPrintingPasses.h" |
Chandler Carruth | 30d69c2 | 2015-02-13 10:01:29 +0000 | [diff] [blame] | 28 | #include "llvm/IR/LegacyPassManager.h" |
Chandler Carruth | 5ad5f15 | 2014-01-13 09:26:24 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Verifier.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCAsmInfo.h" |
| 31 | #include "llvm/MC/MCInstrInfo.h" |
| 32 | #include "llvm/MC/MCStreamer.h" |
| 33 | #include "llvm/MC/MCSubtargetInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 34 | #include "llvm/Support/CommandLine.h" |
| 35 | #include "llvm/Support/Debug.h" |
| 36 | #include "llvm/Support/FormattedStream.h" |
| 37 | #include "llvm/Support/TargetRegistry.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 38 | #include "llvm/Support/raw_ostream.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 39 | #include "llvm/Target/TargetInstrInfo.h" |
| 40 | #include "llvm/Target/TargetLowering.h" |
| 41 | #include "llvm/Target/TargetLoweringObjectFile.h" |
| 42 | #include "llvm/Target/TargetMachine.h" |
| 43 | #include "llvm/Target/TargetOptions.h" |
| 44 | #include "llvm/Target/TargetRegisterInfo.h" |
| 45 | #include "llvm/Target/TargetSubtargetInfo.h" |
| 46 | #include "llvm/Transforms/Scalar.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 47 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 48 | using namespace llvm; |
| 49 | |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 50 | namespace llvm { |
| 51 | void initializeNVVMReflectPass(PassRegistry&); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 52 | void initializeGenericToNVVMPass(PassRegistry&); |
Benjamin Kramer | 414c096 | 2015-03-10 19:20:52 +0000 | [diff] [blame] | 53 | void initializeNVPTXAllocaHoistingPass(PassRegistry &); |
Eli Bendersky | 264cd46 | 2014-03-31 15:56:26 +0000 | [diff] [blame] | 54 | void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&); |
Eli Bendersky | bbef172 | 2014-04-03 21:18:25 +0000 | [diff] [blame] | 55 | void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &); |
Justin Holewinski | 3d140fc | 2014-11-05 18:19:30 +0000 | [diff] [blame] | 56 | void initializeNVPTXLowerStructArgsPass(PassRegistry &); |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 57 | } |
| 58 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 59 | extern "C" void LLVMInitializeNVPTXTarget() { |
| 60 | // Register the target. |
| 61 | RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32); |
| 62 | RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64); |
| 63 | |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 64 | // FIXME: This pass is really intended to be invoked during IR optimization, |
| 65 | // but it's very NVPTX-specific. |
| 66 | initializeNVVMReflectPass(*PassRegistry::getPassRegistry()); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 67 | initializeGenericToNVVMPass(*PassRegistry::getPassRegistry()); |
Benjamin Kramer | 414c096 | 2015-03-10 19:20:52 +0000 | [diff] [blame] | 68 | initializeNVPTXAllocaHoistingPass(*PassRegistry::getPassRegistry()); |
Eli Bendersky | 264cd46 | 2014-03-31 15:56:26 +0000 | [diff] [blame] | 69 | initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry()); |
Eli Bendersky | bbef172 | 2014-04-03 21:18:25 +0000 | [diff] [blame] | 70 | initializeNVPTXFavorNonGenericAddrSpacesPass( |
| 71 | *PassRegistry::getPassRegistry()); |
Justin Holewinski | 3d140fc | 2014-11-05 18:19:30 +0000 | [diff] [blame] | 72 | initializeNVPTXLowerStructArgsPass(*PassRegistry::getPassRegistry()); |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 75 | static std::string computeDataLayout(bool is64Bit) { |
| 76 | std::string Ret = "e"; |
| 77 | |
| 78 | if (!is64Bit) |
| 79 | Ret += "-p:32:32"; |
| 80 | |
| 81 | Ret += "-i64:64-v16:16-v32:32-n16:32:64"; |
| 82 | |
| 83 | return Ret; |
| 84 | } |
| 85 | |
Eric Christopher | a186946 | 2014-06-27 01:27:06 +0000 | [diff] [blame] | 86 | NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT, |
| 87 | StringRef CPU, StringRef FS, |
| 88 | const TargetOptions &Options, |
| 89 | Reloc::Model RM, CodeModel::Model CM, |
| 90 | CodeGenOpt::Level OL, bool is64bit) |
Mehdi Amini | 93e1ea1 | 2015-03-12 00:07:24 +0000 | [diff] [blame] | 91 | : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM, |
| 92 | CM, OL), |
| 93 | is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()), |
| 94 | Subtarget(TT, CPU, FS, *this) { |
Eric Christopher | 6aad8b1 | 2015-02-19 00:08:14 +0000 | [diff] [blame] | 95 | if (Triple(TT).getOS() == Triple::NVCL) |
| 96 | drvInterface = NVPTX::NVCL; |
| 97 | else |
| 98 | drvInterface = NVPTX::CUDA; |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 99 | initAsmInfo(); |
| 100 | } |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 101 | |
Reid Kleckner | 357600e | 2014-11-20 23:37:18 +0000 | [diff] [blame] | 102 | NVPTXTargetMachine::~NVPTXTargetMachine() {} |
| 103 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 104 | void NVPTXTargetMachine32::anchor() {} |
| 105 | |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 106 | NVPTXTargetMachine32::NVPTXTargetMachine32( |
| 107 | const Target &T, StringRef TT, StringRef CPU, StringRef FS, |
| 108 | const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, |
| 109 | CodeGenOpt::Level OL) |
| 110 | : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 111 | |
| 112 | void NVPTXTargetMachine64::anchor() {} |
| 113 | |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 114 | NVPTXTargetMachine64::NVPTXTargetMachine64( |
| 115 | const Target &T, StringRef TT, StringRef CPU, StringRef FS, |
| 116 | const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, |
| 117 | CodeGenOpt::Level OL) |
| 118 | : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 119 | |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 120 | namespace { |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 121 | class NVPTXPassConfig : public TargetPassConfig { |
| 122 | public: |
| 123 | NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM) |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 124 | : TargetPassConfig(TM, PM) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 125 | |
| 126 | NVPTXTargetMachine &getNVPTXTargetMachine() const { |
| 127 | return getTM<NVPTXTargetMachine>(); |
| 128 | } |
| 129 | |
Craig Topper | 2865c98 | 2014-04-29 07:57:44 +0000 | [diff] [blame] | 130 | void addIRPasses() override; |
| 131 | bool addInstSelector() override; |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 132 | void addPostRegAlloc() override; |
Justin Holewinski | 6dca839 | 2014-06-27 18:35:14 +0000 | [diff] [blame] | 133 | void addMachineSSAOptimization() override; |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 134 | |
Craig Topper | 2865c98 | 2014-04-29 07:57:44 +0000 | [diff] [blame] | 135 | FunctionPass *createTargetRegisterAllocator(bool) override; |
| 136 | void addFastRegAlloc(FunctionPass *RegAllocPass) override; |
| 137 | void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override; |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 138 | }; |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 139 | } // end anonymous namespace |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 140 | |
| 141 | TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 142 | NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM); |
| 143 | return PassConfig; |
| 144 | } |
| 145 | |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 146 | TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() { |
| 147 | return TargetIRAnalysis( |
| 148 | [this](Function &) { return TargetTransformInfo(NVPTXTTIImpl(this)); }); |
Jingyue Wu | 0c981bd | 2014-11-10 18:38:25 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 151 | void NVPTXPassConfig::addIRPasses() { |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 152 | // The following passes are known to not play well with virtual regs hanging |
| 153 | // around after register allocation (which in our case, is *all* registers). |
| 154 | // We explicitly disable them here. We do, however, need some functionality |
| 155 | // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the |
| 156 | // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp). |
| 157 | disablePass(&PrologEpilogCodeInserterID); |
| 158 | disablePass(&MachineCopyPropagationID); |
| 159 | disablePass(&BranchFolderPassID); |
Justin Holewinski | eeb109a | 2013-11-11 12:58:14 +0000 | [diff] [blame] | 160 | disablePass(&TailDuplicateID); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 161 | |
Justin Holewinski | 30d56a7 | 2014-04-09 15:39:15 +0000 | [diff] [blame] | 162 | addPass(createNVPTXImageOptimizerPass()); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 163 | TargetPassConfig::addIRPasses(); |
Eli Bendersky | 264cd46 | 2014-03-31 15:56:26 +0000 | [diff] [blame] | 164 | addPass(createNVPTXAssignValidGlobalNamesPass()); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 165 | addPass(createGenericToNVVMPass()); |
Eli Bendersky | bbef172 | 2014-04-03 21:18:25 +0000 | [diff] [blame] | 166 | addPass(createNVPTXFavorNonGenericAddrSpacesPass()); |
Jingyue Wu | 66a161f | 2015-04-21 20:47:15 +0000 | [diff] [blame] | 167 | // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave |
| 168 | // them unused. We could remove dead code in an ad-hoc manner, but that |
| 169 | // requires manual work and might be error-prone. |
| 170 | addPass(createDeadCodeEliminationPass()); |
Eli Bendersky | a108a65 | 2014-05-01 18:38:36 +0000 | [diff] [blame] | 171 | addPass(createSeparateConstOffsetFromGEPPass()); |
Jingyue Wu | 3286ec1 | 2015-04-23 20:00:04 +0000 | [diff] [blame] | 172 | // ReassociateGEPs exposes more opportunites for SLSR. See |
| 173 | // the example in reassociate-geps-and-slsr.ll. |
| 174 | addPass(createStraightLineStrengthReducePass()); |
| 175 | // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or |
| 176 | // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE |
| 177 | // for some of our benchmarks. |
Eli Bendersky | a108a65 | 2014-05-01 18:38:36 +0000 | [diff] [blame] | 178 | if (getOptLevel() == CodeGenOpt::Aggressive) |
| 179 | addPass(createGVNPass()); |
| 180 | else |
| 181 | addPass(createEarlyCSEPass()); |
Jingyue Wu | 72fca6c | 2015-04-24 04:22:39 +0000 | [diff] [blame] | 182 | // Run NaryReassociate after EarlyCSE/GVN to be more effective. |
| 183 | addPass(createNaryReassociatePass()); |
Jingyue Wu | c2a0146 | 2015-05-28 04:56:52 +0000 | [diff] [blame^] | 184 | // NaryReassociate on GEPs creates redundant common expressions, so run |
| 185 | // EarlyCSE after it. |
| 186 | addPass(createEarlyCSEPass()); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 189 | bool NVPTXPassConfig::addInstSelector() { |
Eric Christopher | 5c3dffc | 2015-03-21 03:13:03 +0000 | [diff] [blame] | 190 | const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl(); |
Justin Holewinski | 30d56a7 | 2014-04-09 15:39:15 +0000 | [diff] [blame] | 191 | |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 192 | addPass(createLowerAggrCopies()); |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 193 | addPass(createAllocaHoisting()); |
| 194 | addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel())); |
Justin Holewinski | 30d56a7 | 2014-04-09 15:39:15 +0000 | [diff] [blame] | 195 | |
| 196 | if (!ST.hasImageHandles()) |
| 197 | addPass(createNVPTXReplaceImageHandlesPass()); |
| 198 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 199 | return false; |
| 200 | } |
| 201 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 202 | void NVPTXPassConfig::addPostRegAlloc() { |
| 203 | addPass(createNVPTXPrologEpilogPass(), false); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 204 | } |
| 205 | |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 206 | FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 207 | return nullptr; // No reg alloc |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 210 | void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) { |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 211 | assert(!RegAllocPass && "NVPTX uses no regalloc!"); |
Justin Holewinski | a51418c | 2013-10-11 12:39:39 +0000 | [diff] [blame] | 212 | addPass(&PHIEliminationID); |
| 213 | addPass(&TwoAddressInstructionPassID); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) { |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 217 | assert(!RegAllocPass && "NVPTX uses no regalloc!"); |
Justin Holewinski | a51418c | 2013-10-11 12:39:39 +0000 | [diff] [blame] | 218 | |
| 219 | addPass(&ProcessImplicitDefsID); |
| 220 | addPass(&LiveVariablesID); |
| 221 | addPass(&MachineLoopInfoID); |
| 222 | addPass(&PHIEliminationID); |
| 223 | |
| 224 | addPass(&TwoAddressInstructionPassID); |
| 225 | addPass(&RegisterCoalescerID); |
| 226 | |
| 227 | // PreRA instruction scheduling. |
| 228 | if (addPass(&MachineSchedulerID)) |
| 229 | printAndVerify("After Machine Scheduling"); |
| 230 | |
| 231 | |
| 232 | addPass(&StackSlotColoringID); |
| 233 | |
| 234 | // FIXME: Needs physical registers |
| 235 | //addPass(&PostRAMachineLICMID); |
| 236 | |
| 237 | printAndVerify("After StackSlotColoring"); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 238 | } |
Justin Holewinski | 6dca839 | 2014-06-27 18:35:14 +0000 | [diff] [blame] | 239 | |
| 240 | void NVPTXPassConfig::addMachineSSAOptimization() { |
| 241 | // Pre-ra tail duplication. |
| 242 | if (addPass(&EarlyTailDuplicateID)) |
| 243 | printAndVerify("After Pre-RegAlloc TailDuplicate"); |
| 244 | |
| 245 | // Optimize PHIs before DCE: removing dead PHI cycles may make more |
| 246 | // instructions dead. |
| 247 | addPass(&OptimizePHIsID); |
| 248 | |
| 249 | // This pass merges large allocas. StackSlotColoring is a different pass |
| 250 | // which merges spill slots. |
| 251 | addPass(&StackColoringID); |
| 252 | |
| 253 | // If the target requests it, assign local variables to stack slots relative |
| 254 | // to one another and simplify frame index references where possible. |
| 255 | addPass(&LocalStackSlotAllocationID); |
| 256 | |
| 257 | // With optimization, dead code should already be eliminated. However |
| 258 | // there is one known exception: lowered code for arguments that are only |
| 259 | // used by tail calls, where the tail calls reuse the incoming stack |
| 260 | // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll). |
| 261 | addPass(&DeadMachineInstructionElimID); |
| 262 | printAndVerify("After codegen DCE pass"); |
| 263 | |
| 264 | // Allow targets to insert passes that improve instruction level parallelism, |
| 265 | // like if-conversion. Such passes will typically need dominator trees and |
| 266 | // loop info, just like LICM and CSE below. |
| 267 | if (addILPOpts()) |
| 268 | printAndVerify("After ILP optimizations"); |
| 269 | |
| 270 | addPass(&MachineLICMID); |
| 271 | addPass(&MachineCSEID); |
| 272 | |
| 273 | addPass(&MachineSinkingID); |
| 274 | printAndVerify("After Machine LICM, CSE and Sinking passes"); |
| 275 | |
| 276 | addPass(&PeepholeOptimizerID); |
| 277 | printAndVerify("After codegen peephole optimization pass"); |
| 278 | } |