blob: c839ef0289bc3cd0a3900d4803d229ba0a21f3e0 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000053void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000054void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000055void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Justin Holewinski3d140fc2014-11-05 18:19:30 +000056void initializeNVPTXLowerStructArgsPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000057}
58
Justin Holewinskiae556d32012-05-04 20:18:50 +000059extern "C" void LLVMInitializeNVPTXTarget() {
60 // Register the target.
61 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
62 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
63
Justin Holewinskib94bd052013-03-30 14:29:25 +000064 // FIXME: This pass is really intended to be invoked during IR optimization,
65 // but it's very NVPTX-specific.
66 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000067 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Benjamin Kramer414c0962015-03-10 19:20:52 +000068 initializeNVPTXAllocaHoistingPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000069 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000070 initializeNVPTXFavorNonGenericAddrSpacesPass(
71 *PassRegistry::getPassRegistry());
Justin Holewinski3d140fc2014-11-05 18:19:30 +000072 initializeNVPTXLowerStructArgsPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000073}
74
Eric Christopher8b770652015-01-26 19:03:15 +000075static std::string computeDataLayout(bool is64Bit) {
76 std::string Ret = "e";
77
78 if (!is64Bit)
79 Ret += "-p:32:32";
80
81 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
82
83 return Ret;
84}
85
Eric Christophera1869462014-06-27 01:27:06 +000086NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT,
87 StringRef CPU, StringRef FS,
88 const TargetOptions &Options,
89 Reloc::Model RM, CodeModel::Model CM,
90 CodeGenOpt::Level OL, bool is64bit)
Mehdi Amini93e1ea12015-03-12 00:07:24 +000091 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
92 CM, OL),
93 is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()),
94 Subtarget(TT, CPU, FS, *this) {
Eric Christopher6aad8b12015-02-19 00:08:14 +000095 if (Triple(TT).getOS() == Triple::NVCL)
96 drvInterface = NVPTX::NVCL;
97 else
98 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +000099 initAsmInfo();
100}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000101
Reid Kleckner357600e2014-11-20 23:37:18 +0000102NVPTXTargetMachine::~NVPTXTargetMachine() {}
103
Justin Holewinskiae556d32012-05-04 20:18:50 +0000104void NVPTXTargetMachine32::anchor() {}
105
Justin Holewinski0497ab12013-03-30 14:29:21 +0000106NVPTXTargetMachine32::NVPTXTargetMachine32(
107 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
108 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
109 CodeGenOpt::Level OL)
110 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000111
112void NVPTXTargetMachine64::anchor() {}
113
Justin Holewinski0497ab12013-03-30 14:29:21 +0000114NVPTXTargetMachine64::NVPTXTargetMachine64(
115 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
116 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
117 CodeGenOpt::Level OL)
118 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000120namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000121class NVPTXPassConfig : public TargetPassConfig {
122public:
123 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000124 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000125
126 NVPTXTargetMachine &getNVPTXTargetMachine() const {
127 return getTM<NVPTXTargetMachine>();
128 }
129
Craig Topper2865c982014-04-29 07:57:44 +0000130 void addIRPasses() override;
131 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000132 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000133 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000134
Craig Topper2865c982014-04-29 07:57:44 +0000135 FunctionPass *createTargetRegisterAllocator(bool) override;
136 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
137 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000139} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140
141TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
142 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
143 return PassConfig;
144}
145
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000146TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
147 return TargetIRAnalysis(
148 [this](Function &) { return TargetTransformInfo(NVPTXTTIImpl(this)); });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000149}
150
Justin Holewinski01f89f02013-05-20 12:13:32 +0000151void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000152 // The following passes are known to not play well with virtual regs hanging
153 // around after register allocation (which in our case, is *all* registers).
154 // We explicitly disable them here. We do, however, need some functionality
155 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
156 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
157 disablePass(&PrologEpilogCodeInserterID);
158 disablePass(&MachineCopyPropagationID);
159 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000160 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000161
Justin Holewinski30d56a72014-04-09 15:39:15 +0000162 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000163 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000164 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000165 addPass(createGenericToNVVMPass());
Eli Benderskybbef1722014-04-03 21:18:25 +0000166 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Jingyue Wu66a161f2015-04-21 20:47:15 +0000167 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
168 // them unused. We could remove dead code in an ad-hoc manner, but that
169 // requires manual work and might be error-prone.
170 addPass(createDeadCodeEliminationPass());
Eli Benderskya108a652014-05-01 18:38:36 +0000171 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000172 // ReassociateGEPs exposes more opportunites for SLSR. See
173 // the example in reassociate-geps-and-slsr.ll.
174 addPass(createStraightLineStrengthReducePass());
175 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
176 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
177 // for some of our benchmarks.
Eli Benderskya108a652014-05-01 18:38:36 +0000178 if (getOptLevel() == CodeGenOpt::Aggressive)
179 addPass(createGVNPass());
180 else
181 addPass(createEarlyCSEPass());
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000182 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
183 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000184 // NaryReassociate on GEPs creates redundant common expressions, so run
185 // EarlyCSE after it.
186 addPass(createEarlyCSEPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000187}
188
Justin Holewinskiae556d32012-05-04 20:18:50 +0000189bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000190 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000191
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000192 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000193 addPass(createAllocaHoisting());
194 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000195
196 if (!ST.hasImageHandles())
197 addPass(createNVPTXReplaceImageHandlesPass());
198
Justin Holewinskiae556d32012-05-04 20:18:50 +0000199 return false;
200}
201
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000202void NVPTXPassConfig::addPostRegAlloc() {
203 addPass(createNVPTXPrologEpilogPass(), false);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000204}
205
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000206FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000208}
209
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000210void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000211 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000212 addPass(&PHIEliminationID);
213 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000214}
215
216void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000217 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000218
219 addPass(&ProcessImplicitDefsID);
220 addPass(&LiveVariablesID);
221 addPass(&MachineLoopInfoID);
222 addPass(&PHIEliminationID);
223
224 addPass(&TwoAddressInstructionPassID);
225 addPass(&RegisterCoalescerID);
226
227 // PreRA instruction scheduling.
228 if (addPass(&MachineSchedulerID))
229 printAndVerify("After Machine Scheduling");
230
231
232 addPass(&StackSlotColoringID);
233
234 // FIXME: Needs physical registers
235 //addPass(&PostRAMachineLICMID);
236
237 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000238}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000239
240void NVPTXPassConfig::addMachineSSAOptimization() {
241 // Pre-ra tail duplication.
242 if (addPass(&EarlyTailDuplicateID))
243 printAndVerify("After Pre-RegAlloc TailDuplicate");
244
245 // Optimize PHIs before DCE: removing dead PHI cycles may make more
246 // instructions dead.
247 addPass(&OptimizePHIsID);
248
249 // This pass merges large allocas. StackSlotColoring is a different pass
250 // which merges spill slots.
251 addPass(&StackColoringID);
252
253 // If the target requests it, assign local variables to stack slots relative
254 // to one another and simplify frame index references where possible.
255 addPass(&LocalStackSlotAllocationID);
256
257 // With optimization, dead code should already be eliminated. However
258 // there is one known exception: lowered code for arguments that are only
259 // used by tail calls, where the tail calls reuse the incoming stack
260 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
261 addPass(&DeadMachineInstructionElimID);
262 printAndVerify("After codegen DCE pass");
263
264 // Allow targets to insert passes that improve instruction level parallelism,
265 // like if-conversion. Such passes will typically need dominator trees and
266 // loop info, just like LICM and CSE below.
267 if (addILPOpts())
268 printAndVerify("After ILP optimizations");
269
270 addPass(&MachineLICMID);
271 addPass(&MachineCSEID);
272
273 addPass(&MachineSinkingID);
274 printAndVerify("After Machine LICM, CSE and Sinking passes");
275
276 addPass(&PeepholeOptimizerID);
277 printAndVerify("After codegen peephole optimization pass");
278}