blob: b40025b41f7c2af898a7f87a88936e6723222833 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Petar Jovanovic5b436222015-03-23 12:28:13 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000103 if (LC == RTLIB::UNKNOWN_LIBCALL)
104 report_fatal_error("Unsupported library call operation!");
Tim Northoverf1450d82013-01-09 13:18:15 +0000105 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
106
107 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000108 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000109 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000110 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000111 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000112 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000113 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000114 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000115}
116
117
118/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
119/// shared among BR_CC, SELECT_CC, and SETCC handlers.
120void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
121 SDValue &NewLHS, SDValue &NewRHS,
122 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000123 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000124 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
125 && "Unsupported setcc type!");
126
127 // Expand into one or more soft-fp libcall(s).
128 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
129 switch (CCCode) {
130 case ISD::SETEQ:
131 case ISD::SETOEQ:
132 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
133 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
134 break;
135 case ISD::SETNE:
136 case ISD::SETUNE:
137 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
138 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
139 break;
140 case ISD::SETGE:
141 case ISD::SETOGE:
142 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
143 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
144 break;
145 case ISD::SETLT:
146 case ISD::SETOLT:
147 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
148 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
149 break;
150 case ISD::SETLE:
151 case ISD::SETOLE:
152 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
153 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
154 break;
155 case ISD::SETGT:
156 case ISD::SETOGT:
157 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
158 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
159 break;
160 case ISD::SETUO:
161 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
162 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
163 break;
164 case ISD::SETO:
165 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
166 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
167 break;
168 default:
169 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
170 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
171 switch (CCCode) {
172 case ISD::SETONE:
173 // SETONE = SETOLT | SETOGT
174 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
175 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
176 // Fallthrough
177 case ISD::SETUGT:
178 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
179 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
180 break;
181 case ISD::SETUGE:
182 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
183 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
184 break;
185 case ISD::SETULT:
186 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
187 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
188 break;
189 case ISD::SETULE:
190 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
191 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
192 break;
193 case ISD::SETUEQ:
194 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
195 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
196 break;
197 default: llvm_unreachable("Do not know how to soften this setcc!");
198 }
199 }
200
201 // Use the target specific return value for comparions lib calls.
202 EVT RetVT = getCmpLibcallReturnType();
203 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000204 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
205 dl).first;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000206 NewRHS = DAG.getConstant(0, dl, RetVT);
Tim Northoverf1450d82013-01-09 13:18:15 +0000207 CCCode = getCmpLibcallCC(LC1);
208 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000209 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
210 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000211 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000212 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
213 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000214 NewLHS = DAG.getNode(ISD::SETCC, dl,
215 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000216 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
217 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
218 NewRHS = SDValue();
219 }
220}
221
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000222/// getJumpTableEncoding - Return the entry encoding for a jump table in the
223/// current function. The returned value is a member of the
224/// MachineJumpTableInfo::JTEntryKind enum.
225unsigned TargetLowering::getJumpTableEncoding() const {
226 // In non-pic modes, just use the address of a block.
227 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
228 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000229
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000230 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000231 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000232 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000233
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000234 // Otherwise, use a label difference.
235 return MachineJumpTableInfo::EK_LabelDifference32;
236}
237
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000238SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
239 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000240 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000241 unsigned JTEncoding = getJumpTableEncoding();
242
243 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
244 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000245 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000246
Evan Cheng797d56f2007-11-09 01:32:10 +0000247 return Table;
248}
249
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000250/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
251/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
252/// MCExpr.
253const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000254TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
255 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000256 // The normal PIC reloc base is the label at the start of the jump table.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000257 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000258}
259
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000260bool
261TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
262 // Assume that everything is safe in static mode.
263 if (getTargetMachine().getRelocationModel() == Reloc::Static)
264 return true;
265
266 // In dynamic-no-pic mode, assume that known defined values are safe.
267 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
268 GA &&
269 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000270 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000271 return true;
272
273 // Otherwise assume nothing is safe.
274 return false;
275}
276
Chris Lattneree1dadb2006-02-04 02:13:02 +0000277//===----------------------------------------------------------------------===//
278// Optimization Methods
279//===----------------------------------------------------------------------===//
280
Wesley Peck527da1b2010-11-23 03:31:01 +0000281/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000282/// specified instruction is a constant integer. If so, check to see if there
283/// are any bits set in the constant that are not demanded. If so, shrink the
284/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000285bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000286 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000287 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000288
Chris Lattner118ddba2006-02-26 23:36:02 +0000289 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000290 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000291 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000292 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000293 case ISD::AND:
294 case ISD::OR: {
295 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
296 if (!C) return false;
297
298 if (Op.getOpcode() == ISD::XOR &&
299 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
300 return false;
301
302 // if we can expand it to have all bits set, do it
303 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000304 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000305 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
306 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000307 C->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000308 dl, VT));
Bill Wendling6d271472009-03-04 00:18:06 +0000309 return CombineTo(Op, New);
310 }
311
Nate Begemandc7bba92006-02-03 22:24:05 +0000312 break;
313 }
Bill Wendling6d271472009-03-04 00:18:06 +0000314 }
315
Nate Begemandc7bba92006-02-03 22:24:05 +0000316 return false;
317}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000318
Dan Gohmanad3e5492009-04-08 00:15:30 +0000319/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
320/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
321/// cast, but it could be generalized for targets with other types of
322/// implicit widening casts.
323bool
324TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
325 unsigned BitWidth,
326 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000327 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000328 assert(Op.getNumOperands() == 2 &&
329 "ShrinkDemandedOp only supports binary operators!");
330 assert(Op.getNode()->getNumValues() == 1 &&
331 "ShrinkDemandedOp only supports nodes with one result!");
332
Hao Liu40914502014-05-29 09:19:07 +0000333 // Early return, as this function cannot handle vector types.
334 if (Op.getValueType().isVector())
335 return false;
336
Dan Gohmanad3e5492009-04-08 00:15:30 +0000337 // Don't do this if the node has another user, which may require the
338 // full value.
339 if (!Op.getNode()->hasOneUse())
340 return false;
341
342 // Search for the smallest integer type with free casts to and from
343 // Op's type. For expedience, just check power-of-2 integer types.
344 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000345 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
346 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000347 if (!isPowerOf2_32(SmallVTBits))
348 SmallVTBits = NextPowerOf2(SmallVTBits);
349 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000350 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000351 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
352 TLI.isZExtFree(SmallVT, Op.getValueType())) {
353 // We found a type with free casts.
354 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
355 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
356 Op.getNode()->getOperand(0)),
357 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
358 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000359 bool NeedZext = DemandedSize > SmallVTBits;
360 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
361 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000362 return CombineTo(Op, Z);
363 }
364 }
365 return false;
366}
367
Nate Begeman8a77efe2006-02-16 21:11:51 +0000368/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000369/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000370/// use this information to simplify Op, create a new simplified DAG node and
371/// return true, returning the original and new nodes in Old and New. Otherwise,
372/// analyze the expression and return a mask of KnownOne and KnownZero bits for
373/// the expression (used to simplify the caller). The KnownZero/One bits may
374/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000375bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000376 const APInt &DemandedMask,
377 APInt &KnownZero,
378 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000379 TargetLoweringOpt &TLO,
380 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000381 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000382 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000383 "Mask size mismatches value type size!");
384 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000385 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000386
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000387 // Don't know anything.
388 KnownZero = KnownOne = APInt(BitWidth, 0);
389
Nate Begeman8a77efe2006-02-16 21:11:51 +0000390 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000391 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000392 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000394 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000395 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000396 return false;
397 }
398 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000399 // just set the NewMask to all bits.
400 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000401 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000402 // Not demanding any bits from Op.
403 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000404 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000405 return false;
406 } else if (Depth == 6) { // Limit search depth.
407 return false;
408 }
409
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000410 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000411 switch (Op.getOpcode()) {
412 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000413 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000414 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
415 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000416 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000417 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000418 // If the RHS is a constant, check to see if the LHS would be zero without
419 // using the bits from the RHS. Below, we use knowledge about the RHS to
420 // simplify the LHS, here we're using information from the LHS to simplify
421 // the RHS.
422 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000423 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000424 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000425 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000426 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000427 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000428 return TLO.CombineTo(Op, Op.getOperand(0));
429 // If any of the set bits in the RHS are known zero on the LHS, shrink
430 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000431 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000432 return true;
433 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000434
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000435 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000436 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000437 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000438 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000439 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000440 KnownZero2, KnownOne2, TLO, Depth+1))
441 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
443
Nate Begeman8a77efe2006-02-16 21:11:51 +0000444 // If all of the demanded bits are known one on one side, return the other.
445 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000446 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000447 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return TLO.CombineTo(Op, Op.getOperand(1));
450 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000451 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000452 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000453 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000454 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000455 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000456 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000457 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000458 return true;
459
Nate Begeman8a77efe2006-02-16 21:11:51 +0000460 // Output known-1 bits are only known if set in both the LHS & RHS.
461 KnownOne &= KnownOne2;
462 // Output known-0 are known to be clear if zero in either the LHS | RHS.
463 KnownZero |= KnownZero2;
464 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000465 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000466 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000467 KnownOne, TLO, Depth+1))
468 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000469 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000470 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000471 KnownZero2, KnownOne2, TLO, Depth+1))
472 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000473 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
474
Nate Begeman8a77efe2006-02-16 21:11:51 +0000475 // If all of the demanded bits are known zero on one side, return the other.
476 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(1));
481 // If all of the potentially set bits on one side are known to be set on
482 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000483 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000484 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000485 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000486 return TLO.CombineTo(Op, Op.getOperand(1));
487 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000488 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000489 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000490 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000491 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000492 return true;
493
Nate Begeman8a77efe2006-02-16 21:11:51 +0000494 // Output known-0 bits are only known if clear in both the LHS & RHS.
495 KnownZero &= KnownZero2;
496 // Output known-1 are known to be set if set in either the LHS | RHS.
497 KnownOne |= KnownOne2;
498 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000499 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000500 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000501 KnownOne, TLO, Depth+1))
502 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000503 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000504 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000505 KnownOne2, TLO, Depth+1))
506 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000507 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
508
Nate Begeman8a77efe2006-02-16 21:11:51 +0000509 // If all of the demanded bits are known zero on one side, return the other.
510 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000511 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000512 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000513 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000514 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000515 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000516 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000517 return true;
518
Chris Lattner5d5916b2006-11-27 21:50:02 +0000519 // If all of the unknown bits are known to be zero on one side or the other
520 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000521 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000522 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000523 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000524 Op.getOperand(0),
525 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000526
Nate Begeman8a77efe2006-02-16 21:11:51 +0000527 // Output known-0 bits are known if clear or set in both the LHS & RHS.
528 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
529 // Output known-1 are known to be set if set in only one of the LHS, RHS.
530 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000531
Nate Begeman8a77efe2006-02-16 21:11:51 +0000532 // If all of the demanded bits on one side are known, and all of the set
533 // bits on that side are also known to be set on the other side, turn this
534 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000535 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000536 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000537 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000538 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000539 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000540 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000541 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000542 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000543 }
544 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000545
Nate Begeman8a77efe2006-02-16 21:11:51 +0000546 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000547 // for XOR, we prefer to force bits to 1 if they will make a -1.
548 // if we can't force bits, try to shrink constant
549 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
550 APInt Expanded = C->getAPIntValue() | (~NewMask);
551 // if we can expand it to have all bits set, do it
552 if (Expanded.isAllOnesValue()) {
553 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000554 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000555 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000556 TLO.DAG.getConstant(Expanded, dl, VT));
Torok Edwin613d7af2008-04-06 21:23:02 +0000557 return TLO.CombineTo(Op, New);
558 }
559 // if it already has all the bits set, nothing to change
560 // but don't shrink either!
561 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
562 return true;
563 }
564 }
565
Nate Begeman8a77efe2006-02-16 21:11:51 +0000566 KnownZero = KnownZeroOut;
567 KnownOne = KnownOneOut;
568 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000569 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000570 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000571 KnownOne, TLO, Depth+1))
572 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000573 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000574 KnownOne2, TLO, Depth+1))
575 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000576 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
577 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
578
Nate Begeman8a77efe2006-02-16 21:11:51 +0000579 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000580 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000581 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000582
Nate Begeman8a77efe2006-02-16 21:11:51 +0000583 // Only known if known in both the LHS and RHS.
584 KnownOne &= KnownOne2;
585 KnownZero &= KnownZero2;
586 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000587 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000588 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000589 KnownOne, TLO, Depth+1))
590 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000591 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000592 KnownOne2, TLO, Depth+1))
593 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000594 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
595 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
596
Chris Lattner118ddba2006-02-26 23:36:02 +0000597 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000598 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000599 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000600
Chris Lattner118ddba2006-02-26 23:36:02 +0000601 // Only known if known in both the LHS and RHS.
602 KnownOne &= KnownOne2;
603 KnownZero &= KnownZero2;
604 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000605 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000606 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000607 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000608 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000609
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000610 // If the shift count is an invalid immediate, don't do anything.
611 if (ShAmt >= BitWidth)
612 break;
613
Chris Lattner9a861a82007-04-17 21:14:16 +0000614 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
615 // single shift. We can do this if the bottom bits (which are shifted
616 // out) are never demanded.
617 if (InOp.getOpcode() == ISD::SRL &&
618 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000619 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000620 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000621 unsigned Opc = ISD::SHL;
622 int Diff = ShAmt-C1;
623 if (Diff < 0) {
624 Diff = -Diff;
625 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000626 }
627
628 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000629 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000630 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000631 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000632 InOp.getOperand(0), NewSA));
633 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000634 }
635
Dan Gohman08186842010-07-23 18:03:30 +0000636 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000637 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000638 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000639
640 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
641 // are not demanded. This will likely allow the anyext to be folded away.
642 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
643 SDValue InnerOp = InOp.getNode()->getOperand(0);
644 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000645 unsigned InnerBits = InnerVT.getSizeInBits();
646 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000647 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000648 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000649 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
650 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000651 SDValue NarrowShl =
652 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000653 TLO.DAG.getConstant(ShAmt, dl, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000654 return
655 TLO.CombineTo(Op,
656 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
657 NarrowShl));
658 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000659 // Repeat the SHL optimization above in cases where an extension
660 // intervenes: (shl (anyext (shr x, c1)), c2) to
661 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
662 // aren't demanded (as above) and that the shifted upper c1 bits of
663 // x aren't demanded.
664 if (InOp.hasOneUse() &&
665 InnerOp.getOpcode() == ISD::SRL &&
666 InnerOp.hasOneUse() &&
667 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
668 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
669 ->getZExtValue();
670 if (InnerShAmt < ShAmt &&
671 InnerShAmt < InnerBits &&
672 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
673 NewMask.trunc(ShAmt) == 0) {
674 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000675 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
Richard Sandiford374a0e52013-10-16 10:26:19 +0000676 Op.getOperand(1).getValueType());
677 EVT VT = Op.getValueType();
678 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
679 InnerOp.getOperand(0));
680 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
681 NewExt, NewSA));
682 }
683 }
Dan Gohman08186842010-07-23 18:03:30 +0000684 }
685
Dan Gohmaneffb8942008-09-12 16:56:44 +0000686 KnownZero <<= SA->getZExtValue();
687 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000688 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000689 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000690 }
691 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000692 case ISD::SRL:
693 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000694 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000695 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000696 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000697 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000698
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000699 // If the shift count is an invalid immediate, don't do anything.
700 if (ShAmt >= BitWidth)
701 break;
702
Chris Lattner9a861a82007-04-17 21:14:16 +0000703 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
704 // single shift. We can do this if the top bits (which are shifted out)
705 // are never demanded.
706 if (InOp.getOpcode() == ISD::SHL &&
707 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000708 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000709 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000710 unsigned Opc = ISD::SRL;
711 int Diff = ShAmt-C1;
712 if (Diff < 0) {
713 Diff = -Diff;
714 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000715 }
716
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000717 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000718 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000719 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000720 InOp.getOperand(0), NewSA));
721 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000722 }
723
Nate Begeman8a77efe2006-02-16 21:11:51 +0000724 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000725 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000726 KnownZero, KnownOne, TLO, Depth+1))
727 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000728 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000729 KnownZero = KnownZero.lshr(ShAmt);
730 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000731
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000732 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000733 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000734 }
735 break;
736 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000737 // If this is an arithmetic shift right and only the low-bit is set, we can
738 // always convert this into a logical shr, even if the shift amount is
739 // variable. The low bit of the shift cannot be an input sign bit unless
740 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000741 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000742 return TLO.CombineTo(Op,
743 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
744 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000745
Nate Begeman8a77efe2006-02-16 21:11:51 +0000746 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000747 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000748 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000749
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000750 // If the shift count is an invalid immediate, don't do anything.
751 if (ShAmt >= BitWidth)
752 break;
753
754 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000755
756 // If any of the demanded bits are produced by the sign extension, we also
757 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000758 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
759 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000760 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000761
Chris Lattner10c65372006-05-08 17:22:53 +0000762 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000763 KnownZero, KnownOne, TLO, Depth+1))
764 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000765 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000766 KnownZero = KnownZero.lshr(ShAmt);
767 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000768
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000769 // Handle the sign bit, adjusted to where it is now in the mask.
770 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000771
Nate Begeman8a77efe2006-02-16 21:11:51 +0000772 // If the input sign bit is known to be zero, or if none of the top bits
773 // are demanded, turn this into an unsigned shift right.
Benjamin Kramerc2ae7672015-06-26 14:51:49 +0000774 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
775 SDNodeFlags Flags;
776 Flags.setExact(cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact());
777 return TLO.CombineTo(Op,
778 TLO.DAG.getNode(ISD::SRL, dl, VT, Op.getOperand(0),
779 Op.getOperand(1), &Flags));
780 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000781
782 int Log2 = NewMask.exactLogBase2();
783 if (Log2 >= 0) {
784 // The bit must come from the sign.
785 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000786 TLO.DAG.getConstant(BitWidth - 1 - Log2, dl,
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000787 Op.getOperand(1).getValueType());
788 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
789 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000790 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000791
792 if (KnownOne.intersects(SignBit))
793 // New bits are known one.
794 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000795 }
796 break;
797 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000798 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
799
800 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
801 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000802 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000803 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
804 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000805 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
806 bool AlreadySignExtended =
807 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
808 // However if the input is already sign extended we expect the sign
809 // extension to be dropped altogether later and do not simplify.
810 if (!AlreadySignExtended) {
811 // Compute the correct shift amount type, which must be getShiftAmountTy
812 // for scalar types after legalization.
813 EVT ShiftAmtTy = Op.getValueType();
814 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
815 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
Eli Friedman18a4c312012-01-31 01:08:03 +0000816
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000817 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, dl,
818 ShiftAmtTy);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000819 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
820 Op.getValueType(), InOp,
821 ShiftAmt));
822 }
Nadav Rotem57935242012-01-15 19:27:55 +0000823 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000824
Wesley Peck527da1b2010-11-23 03:31:01 +0000825 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000826 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000827 APInt NewBits =
828 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000829 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000830
Chris Lattner118ddba2006-02-26 23:36:02 +0000831 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000832 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000833 return TLO.CombineTo(Op, Op.getOperand(0));
834
Jay Foad583abbc2010-12-07 08:25:19 +0000835 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000836 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000837 APInt InputDemandedBits =
838 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000839 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000840 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000841
Chris Lattner118ddba2006-02-26 23:36:02 +0000842 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000843 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000844 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000845
846 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
847 KnownZero, KnownOne, TLO, Depth+1))
848 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000849 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000850
851 // If the sign bit of the input is known set or clear, then we know the
852 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000853
Chris Lattner118ddba2006-02-26 23:36:02 +0000854 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000855 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000856 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000857 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000858
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000859 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000860 KnownOne |= NewBits;
861 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000862 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000863 KnownZero &= ~NewBits;
864 KnownOne &= ~NewBits;
865 }
866 break;
867 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000868 case ISD::BUILD_PAIR: {
869 EVT HalfVT = Op.getOperand(0).getValueType();
870 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
871
872 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
873 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
874
875 APInt KnownZeroLo, KnownOneLo;
876 APInt KnownZeroHi, KnownOneHi;
877
878 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
879 KnownOneLo, TLO, Depth + 1))
880 return true;
881
882 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
883 KnownOneHi, TLO, Depth + 1))
884 return true;
885
886 KnownZero = KnownZeroLo.zext(BitWidth) |
887 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
888
889 KnownOne = KnownOneLo.zext(BitWidth) |
890 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
891 break;
892 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000893 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000894 unsigned OperandBitWidth =
895 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000896 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000897
Chris Lattner118ddba2006-02-26 23:36:02 +0000898 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000899 APInt NewBits =
900 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
901 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000902 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000903 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000904 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000905
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000906 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000907 KnownZero, KnownOne, TLO, Depth+1))
908 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000909 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000910 KnownZero = KnownZero.zext(BitWidth);
911 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000912 KnownZero |= NewBits;
913 break;
914 }
915 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000916 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000917 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000918 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000919 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000920 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000921
Chris Lattner118ddba2006-02-26 23:36:02 +0000922 // If none of the top bits are demanded, convert this into an any_extend.
923 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000924 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
925 Op.getValueType(),
926 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000927
Chris Lattner118ddba2006-02-26 23:36:02 +0000928 // Since some of the sign extended bits are demanded, we know that the sign
929 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000930 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000931 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000932 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000933
934 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000935 KnownOne, TLO, Depth+1))
936 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000937 KnownZero = KnownZero.zext(BitWidth);
938 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000939
Chris Lattner118ddba2006-02-26 23:36:02 +0000940 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000941 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000942 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000943 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000944 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000945
Chris Lattner118ddba2006-02-26 23:36:02 +0000946 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000947 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000948 KnownOne |= NewBits;
949 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000950 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000951 assert((KnownOne & NewBits) == 0);
952 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000953 }
954 break;
955 }
956 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000957 unsigned OperandBitWidth =
958 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000959 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000960 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000961 KnownZero, KnownOne, TLO, Depth+1))
962 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000963 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000964 KnownZero = KnownZero.zext(BitWidth);
965 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000966 break;
967 }
Chris Lattner0f649322006-05-05 22:32:12 +0000968 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000969 // Simplify the input, using demanded bit information, and compute the known
970 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000971 unsigned OperandBitWidth =
972 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000973 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000974 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000975 KnownZero, KnownOne, TLO, Depth+1))
976 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000977 KnownZero = KnownZero.trunc(BitWidth);
978 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000979
Chris Lattner86a14672006-05-06 00:11:52 +0000980 // If the input is only used by this truncate, see if we can shrink it based
981 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000982 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000983 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000984 switch (In.getOpcode()) {
985 default: break;
986 case ISD::SRL:
987 // Shrink SRL by a constant if none of the high bits shifted in are
988 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000989 if (TLO.LegalTypes() &&
990 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
991 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
992 // undesirable.
993 break;
994 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
995 if (!ShAmt)
996 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000997 SDValue Shift = In.getOperand(1);
998 if (TLO.LegalTypes()) {
999 uint64_t ShVal = ShAmt->getZExtValue();
1000 Shift =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001001 TLO.DAG.getConstant(ShVal, dl, getShiftAmountTy(Op.getValueType()));
Owen Anderson9c128342011-04-13 23:22:23 +00001002 }
1003
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001004 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1005 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001006 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001007
1008 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1009 // None of the shifted in bits are needed. Add a truncate of the
1010 // shift input, then shift it.
1011 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001012 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001013 In.getOperand(0));
1014 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1015 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001016 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001017 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001018 }
1019 break;
1020 }
1021 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001022
1023 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001024 break;
1025 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001026 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001027 // AssertZext demands all of the high bits, plus any of the low bits
1028 // demanded by its users.
1029 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1030 APInt InMask = APInt::getLowBitsSet(BitWidth,
1031 VT.getSizeInBits());
1032 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001033 KnownZero, KnownOne, TLO, Depth+1))
1034 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001035 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001036
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001037 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001038 break;
1039 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001040 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001041 // If this is an FP->Int bitcast and if the sign bit is the only
1042 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001043 if (!TLO.LegalOperations() &&
1044 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001045 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001046 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1047 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001048 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1049 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1050 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1051 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001052 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1053 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001054 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001055 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1056 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001057 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001058 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001059 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001060 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1061 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001062 Sign, ShAmt));
1063 }
1064 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001065 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001066 case ISD::ADD:
1067 case ISD::MUL:
1068 case ISD::SUB: {
1069 // Add, Sub, and Mul don't demand any bits in positions beyond that
1070 // of the highest bit demanded of them.
1071 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1072 BitWidth - NewMask.countLeadingZeros());
1073 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1074 KnownOne2, TLO, Depth+1))
1075 return true;
1076 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1077 KnownOne2, TLO, Depth+1))
1078 return true;
1079 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001080 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001081 return true;
1082 }
1083 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001084 default:
Jay Foada0653a32014-05-14 21:14:37 +00001085 // Just use computeKnownBits to compute output bits.
1086 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001087 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001088 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001089
Chris Lattner118ddba2006-02-26 23:36:02 +00001090 // If we know the value of all of the demanded bits, return this as a
1091 // constant.
Matthias Braun56a78142015-05-20 18:54:02 +00001092 if ((NewMask & (KnownZero|KnownOne)) == NewMask) {
1093 // Avoid folding to a constant if any OpaqueConstant is involved.
1094 const SDNode *N = Op.getNode();
1095 for (SDNodeIterator I = SDNodeIterator::begin(N),
1096 E = SDNodeIterator::end(N); I != E; ++I) {
1097 SDNode *Op = *I;
1098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1099 if (C->isOpaque())
1100 return false;
1101 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001102 return TLO.CombineTo(Op,
1103 TLO.DAG.getConstant(KnownOne, dl, Op.getValueType()));
Matthias Braun56a78142015-05-20 18:54:02 +00001104 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001105
Nate Begeman8a77efe2006-02-16 21:11:51 +00001106 return false;
1107}
1108
Jay Foada0653a32014-05-14 21:14:37 +00001109/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001110/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001111/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001112void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1113 APInt &KnownZero,
1114 APInt &KnownOne,
1115 const SelectionDAG &DAG,
1116 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001117 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1118 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1119 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1120 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001121 "Should use MaskedValueIsZero if you don't know whether Op"
1122 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001123 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001124}
Chris Lattner32fef532006-01-26 20:37:03 +00001125
Chris Lattner7206d742006-05-06 09:27:13 +00001126/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1127/// targets that want to expose additional information about sign bits to the
1128/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001129unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001130 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001131 unsigned Depth) const {
1132 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1133 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1134 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1135 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1136 "Should use ComputeNumSignBits if you don't know whether Op"
1137 " is a target node!");
1138 return 1;
1139}
1140
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001141/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001142/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001143/// determine which bit is set.
1144///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001145static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001146 // A left-shift of a constant one will have exactly one bit set, because
1147 // shifting the bit off the end is undefined.
1148 if (Val.getOpcode() == ISD::SHL)
1149 if (ConstantSDNode *C =
1150 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1151 if (C->getAPIntValue() == 1)
1152 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001153
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001154 // Similarly, a right-shift of a constant sign-bit will have exactly
1155 // one bit set.
1156 if (Val.getOpcode() == ISD::SRL)
1157 if (ConstantSDNode *C =
1158 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1159 if (C->getAPIntValue().isSignBit())
1160 return true;
1161
1162 // More could be done here, though the above checks are enough
1163 // to handle some common cases.
1164
Jay Foada0653a32014-05-14 21:14:37 +00001165 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001166 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001167 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001168 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001169 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001170 return (KnownZero.countPopulation() == BitWidth - 1) &&
1171 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001172}
Chris Lattner7206d742006-05-06 09:27:13 +00001173
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001174bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1175 if (!N)
1176 return false;
1177
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001178 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001179 if (!CN) {
1180 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1181 if (!BV)
1182 return false;
1183
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001184 BitVector UndefElements;
1185 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001186 // Only interested in constant splats, and we don't try to handle undef
1187 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001188 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001189 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001190 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001191
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001192 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001193 case UndefinedBooleanContent:
1194 return CN->getAPIntValue()[0];
1195 case ZeroOrOneBooleanContent:
1196 return CN->isOne();
1197 case ZeroOrNegativeOneBooleanContent:
1198 return CN->isAllOnesValue();
1199 }
1200
1201 llvm_unreachable("Invalid boolean contents");
1202}
1203
1204bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1205 if (!N)
1206 return false;
1207
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001208 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001209 if (!CN) {
1210 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1211 if (!BV)
1212 return false;
1213
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001214 BitVector UndefElements;
1215 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001216 // Only interested in constant splats, and we don't try to handle undef
1217 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001218 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001219 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001220 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001221
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001222 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001223 return !CN->getAPIntValue()[0];
1224
1225 return CN->isNullValue();
1226}
1227
Wesley Peck527da1b2010-11-23 03:31:01 +00001228/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001229/// and cc. If it is unable to simplify it, return a null SDValue.
1230SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001231TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001232 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001233 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001234 SelectionDAG &DAG = DCI.DAG;
1235
1236 // These setcc operations always fold.
1237 switch (Cond) {
1238 default: break;
1239 case ISD::SETFALSE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001240 case ISD::SETFALSE2: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001241 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001242 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001243 TargetLowering::BooleanContent Cnt =
1244 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001245 return DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001246 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1247 VT);
Tim Northover950fcc02013-09-06 12:38:12 +00001248 }
Evan Cheng92658d52007-02-08 22:13:59 +00001249 }
1250
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001251 // Ensure that the constant occurs on the RHS, and fold constant
1252 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001253 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1254 if (isa<ConstantSDNode>(N0.getNode()) &&
1255 (DCI.isBeforeLegalizeOps() ||
1256 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1257 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001258
Gabor Greiff304a7a2008-08-28 21:40:38 +00001259 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001260 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001261
Eli Friedman65919b52009-07-26 23:47:17 +00001262 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1263 // equality comparison, then we're just comparing whether X itself is
1264 // zero.
1265 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1266 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1267 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001268 const APInt &ShAmt
1269 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001270 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1271 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1272 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1273 // (srl (ctlz x), 5) == 0 -> X != 0
1274 // (srl (ctlz x), 5) != 1 -> X != 0
1275 Cond = ISD::SETNE;
1276 } else {
1277 // (srl (ctlz x), 5) != 0 -> X == 0
1278 // (srl (ctlz x), 5) == 1 -> X == 0
1279 Cond = ISD::SETEQ;
1280 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001281 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001282 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1283 Zero, Cond);
1284 }
1285 }
1286
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001287 SDValue CTPOP = N0;
1288 // Look through truncs that don't change the value of a ctpop.
1289 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1290 CTPOP = N0.getOperand(0);
1291
1292 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001293 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001294 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1295 EVT CTVT = CTPOP.getValueType();
1296 SDValue CTOp = CTPOP.getOperand(0);
1297
1298 // (ctpop x) u< 2 -> (x & x-1) == 0
1299 // (ctpop x) u> 1 -> (x & x-1) != 0
1300 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1301 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001302 DAG.getConstant(1, dl, CTVT));
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001303 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1304 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001305 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001306 }
1307
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001308 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001309 }
1310
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001311 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001312 // (sext x) == C --> x == (trunc C)
1313 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1314 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001315 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001316 SDValue PreExt;
1317 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001318 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1319 // ZExt
1320 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001321 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001322 } else if (N0->getOpcode() == ISD::AND) {
1323 // DAGCombine turns costly ZExts into ANDs
1324 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1325 if ((C->getAPIntValue()+1).isPowerOf2()) {
1326 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001327 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001328 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001329 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1330 // SExt
1331 MinBits = N0->getOperand(0).getValueSizeInBits();
1332 PreExt = N0->getOperand(0);
1333 Signed = true;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001334 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001335 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001336 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1337 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001338 PreExt = N0;
1339 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1340 Signed = true;
1341 MinBits = LN0->getMemoryVT().getSizeInBits();
1342 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001343 }
1344 }
1345
Matt Arsenault22b4c252014-12-21 16:48:42 +00001346 // Figure out how many bits we need to preserve this constant.
1347 unsigned ReqdBits = Signed ?
1348 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1349 C1.getActiveBits();
1350
Benjamin Kramerbde91762012-06-02 10:20:22 +00001351 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001352 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001353 MinBits < C1.getBitWidth() &&
1354 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001355 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1356 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1357 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001358 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001359 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001360 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1361 }
1362 }
1363 }
1364
Eli Friedman65919b52009-07-26 23:47:17 +00001365 // If the LHS is '(and load, const)', the RHS is 0,
1366 // the test is for equality or unsigned, and all 1 bits of the const are
1367 // in the same partial word, see if we can shorten the load.
1368 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001369 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001370 N0.getOpcode() == ISD::AND && C1 == 0 &&
1371 N0.getNode()->hasOneUse() &&
1372 isa<LoadSDNode>(N0.getOperand(0)) &&
1373 N0.getOperand(0).getNode()->hasOneUse() &&
1374 isa<ConstantSDNode>(N0.getOperand(1))) {
1375 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001376 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001377 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001378 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001379 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001380 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001381 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001382 // 8 bits, but have to be careful...
1383 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1384 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001385 const APInt &Mask =
1386 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001387 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001388 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001389 for (unsigned offset=0; offset<origWidth/width; offset++) {
1390 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001391 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001392 bestOffset = (origWidth/width - offset - 1) * (width/8);
1393 else
1394 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001395 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001396 bestWidth = width;
1397 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001398 }
Eli Friedman65919b52009-07-26 23:47:17 +00001399 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001400 }
1401 }
1402 }
Eli Friedman65919b52009-07-26 23:47:17 +00001403 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001404 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001405 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001406 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001407 SDValue Ptr = Lod->getBasePtr();
1408 if (bestOffset != 0)
1409 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001410 DAG.getConstant(bestOffset, dl, PtrType));
Eli Friedman65919b52009-07-26 23:47:17 +00001411 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1412 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001413 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001414 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001415 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001416 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001417 DAG.getConstant(bestMask.trunc(bestWidth),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001418 dl, newVT)),
1419 DAG.getConstant(0LL, dl, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001420 }
Eli Friedman65919b52009-07-26 23:47:17 +00001421 }
1422 }
Evan Cheng92658d52007-02-08 22:13:59 +00001423
Eli Friedman65919b52009-07-26 23:47:17 +00001424 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1425 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1426 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1427
1428 // If the comparison constant has bits in the upper part, the
1429 // zero-extended value could never match.
1430 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1431 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001432 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001433 case ISD::SETUGT:
1434 case ISD::SETUGE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001435 case ISD::SETEQ: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001436 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001437 case ISD::SETULE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001438 case ISD::SETNE: return DAG.getConstant(1, dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001439 case ISD::SETGT:
1440 case ISD::SETGE:
1441 // True if the sign bit of C1 is set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001442 return DAG.getConstant(C1.isNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001443 case ISD::SETLT:
1444 case ISD::SETLE:
1445 // True if the sign bit of C1 isn't set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001446 return DAG.getConstant(C1.isNonNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001447 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001448 break;
1449 }
Eli Friedman65919b52009-07-26 23:47:17 +00001450 }
Evan Cheng92658d52007-02-08 22:13:59 +00001451
Eli Friedman65919b52009-07-26 23:47:17 +00001452 // Otherwise, we can perform the comparison with the low bits.
1453 switch (Cond) {
1454 case ISD::SETEQ:
1455 case ISD::SETNE:
1456 case ISD::SETUGT:
1457 case ISD::SETUGE:
1458 case ISD::SETULT:
1459 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001460 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001461 if (DCI.isBeforeLegalizeOps() ||
1462 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001463 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1464 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001465 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001466
1467 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1468 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001469 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001470 }
Eli Friedman65919b52009-07-26 23:47:17 +00001471 break;
1472 }
1473 default:
1474 break; // todo, be more careful with signed comparisons
1475 }
1476 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001477 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001478 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001479 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001480 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001481 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1482
Eli Friedmanffe64c02010-07-30 06:44:31 +00001483 // If the constant doesn't fit into the number of bits for the source of
1484 // the sign extension, it is impossible for both sides to be equal.
1485 if (C1.getMinSignedBits() > ExtSrcTyBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001486 return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001487
Eli Friedman65919b52009-07-26 23:47:17 +00001488 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001489 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001490 if (Op0Ty == ExtSrcTy) {
1491 ZextOp = N0.getOperand(0);
1492 } else {
1493 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1494 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001495 DAG.getConstant(Imm, dl, Op0Ty));
Eli Friedman65919b52009-07-26 23:47:17 +00001496 }
1497 if (!DCI.isCalledByLegalizer())
1498 DCI.AddToWorklist(ZextOp.getNode());
1499 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001500 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001501 DAG.getConstant(C1 & APInt::getLowBitsSet(
1502 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001503 ExtSrcTyBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001504 dl, ExtDstTy),
Eli Friedman65919b52009-07-26 23:47:17 +00001505 Cond);
1506 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1507 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001508 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001509 if (N0.getOpcode() == ISD::SETCC &&
1510 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001511 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001512 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001513 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001514 // Invert the condition.
1515 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001516 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001517 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001518 if (DCI.isBeforeLegalizeOps() ||
1519 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1520 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001521 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001522
Eli Friedman65919b52009-07-26 23:47:17 +00001523 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001524 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001525 N0.getOperand(0).getOpcode() == ISD::XOR &&
1526 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1527 isa<ConstantSDNode>(N0.getOperand(1)) &&
1528 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1529 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1530 // can only do this if the top bits are known zero.
1531 unsigned BitWidth = N0.getValueSizeInBits();
1532 if (DAG.MaskedValueIsZero(N0,
1533 APInt::getHighBitsSet(BitWidth,
1534 BitWidth-1))) {
1535 // Okay, get the un-inverted input value.
1536 SDValue Val;
1537 if (N0.getOpcode() == ISD::XOR)
1538 Val = N0.getOperand(0);
1539 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001540 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001541 N0.getOperand(0).getOpcode() == ISD::XOR);
1542 // ((X^1)&1)^1 -> X & 1
1543 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1544 N0.getOperand(0).getOperand(0),
1545 N0.getOperand(1));
1546 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001547
Eli Friedman65919b52009-07-26 23:47:17 +00001548 return DAG.getSetCC(dl, VT, Val, N1,
1549 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1550 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001551 } else if (N1C->getAPIntValue() == 1 &&
1552 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001553 getBooleanContents(N0->getValueType(0)) ==
1554 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001555 SDValue Op0 = N0;
1556 if (Op0.getOpcode() == ISD::TRUNCATE)
1557 Op0 = Op0.getOperand(0);
1558
1559 if ((Op0.getOpcode() == ISD::XOR) &&
1560 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1561 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1562 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1563 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1564 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1565 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001566 }
1567 if (Op0.getOpcode() == ISD::AND &&
1568 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1569 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001570 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001571 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001572 Op0 = DAG.getNode(ISD::AND, dl, VT,
1573 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001574 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001575 else if (Op0.getValueType().bitsLT(VT))
1576 Op0 = DAG.getNode(ISD::AND, dl, VT,
1577 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001578 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001579
Evan Cheng228c31f2010-02-27 07:36:59 +00001580 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001581 DAG.getConstant(0, dl, Op0.getValueType()),
Evan Cheng228c31f2010-02-27 07:36:59 +00001582 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1583 }
Craig Topper63f59212012-12-19 06:12:28 +00001584 if (Op0.getOpcode() == ISD::AssertZext &&
1585 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1586 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001587 DAG.getConstant(0, dl, Op0.getValueType()),
Craig Topper63f59212012-12-19 06:12:28 +00001588 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001589 }
Eli Friedman65919b52009-07-26 23:47:17 +00001590 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001591
Eli Friedman65919b52009-07-26 23:47:17 +00001592 APInt MinVal, MaxVal;
1593 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1594 if (ISD::isSignedIntSetCC(Cond)) {
1595 MinVal = APInt::getSignedMinValue(OperandBitSize);
1596 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1597 } else {
1598 MinVal = APInt::getMinValue(OperandBitSize);
1599 MaxVal = APInt::getMaxValue(OperandBitSize);
1600 }
Evan Cheng92658d52007-02-08 22:13:59 +00001601
Eli Friedman65919b52009-07-26 23:47:17 +00001602 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1603 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001604 if (C1 == MinVal) return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001605 // X >= C0 --> X > (C0 - 1)
1606 APInt C = C1 - 1;
1607 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1608 if ((DCI.isBeforeLegalizeOps() ||
1609 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1610 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1611 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001612 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001613 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001614 NewCC);
1615 }
Eli Friedman65919b52009-07-26 23:47:17 +00001616 }
Evan Cheng92658d52007-02-08 22:13:59 +00001617
Eli Friedman65919b52009-07-26 23:47:17 +00001618 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001619 if (C1 == MaxVal) return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001620 // X <= C0 --> X < (C0 + 1)
1621 APInt C = C1 + 1;
1622 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1623 if ((DCI.isBeforeLegalizeOps() ||
1624 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1625 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1626 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001627 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001628 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001629 NewCC);
1630 }
Eli Friedman65919b52009-07-26 23:47:17 +00001631 }
Evan Cheng92658d52007-02-08 22:13:59 +00001632
Eli Friedman65919b52009-07-26 23:47:17 +00001633 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001634 return DAG.getConstant(0, dl, VT); // X < MIN --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001635 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001636 return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Eli Friedman65919b52009-07-26 23:47:17 +00001637 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001638 return DAG.getConstant(0, dl, VT); // X > MAX --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001639 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001640 return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001641
Eli Friedman65919b52009-07-26 23:47:17 +00001642 // Canonicalize setgt X, Min --> setne X, Min
1643 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1644 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1645 // Canonicalize setlt X, Max --> setne X, Max
1646 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1647 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001648
Eli Friedman65919b52009-07-26 23:47:17 +00001649 // If we have setult X, 1, turn it into seteq X, 0
1650 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001651 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001652 DAG.getConstant(MinVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001653 ISD::SETEQ);
1654 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001655 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001656 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001657 DAG.getConstant(MaxVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001658 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001659
Eli Friedman65919b52009-07-26 23:47:17 +00001660 // If we have "setcc X, C0", check to see if we can shrink the immediate
1661 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001662
Eli Friedman65919b52009-07-26 23:47:17 +00001663 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001664 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001665 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001666 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001667 DAG.getConstant(0, dl, N1.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001668 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001669
Eli Friedman65919b52009-07-26 23:47:17 +00001670 // SETULT X, SINTMIN -> SETGT X, -1
1671 if (Cond == ISD::SETULT &&
1672 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1673 SDValue ConstMinusOne =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001674 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
Eli Friedman65919b52009-07-26 23:47:17 +00001675 N1.getValueType());
1676 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1677 }
Evan Cheng92658d52007-02-08 22:13:59 +00001678
Eli Friedman65919b52009-07-26 23:47:17 +00001679 // Fold bit comparisons when we can.
1680 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001681 (VT == N0.getValueType() ||
1682 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1683 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001684 if (ConstantSDNode *AndRHS =
1685 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001686 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001687 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001688 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1689 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001690 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001691 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1692 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001693 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
1694 ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001695 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001696 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001697 // (X & 8) == 8 --> (X & 8) >> 3
1698 // Perform the xform if C1 is a single bit.
1699 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001700 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1701 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001702 DAG.getConstant(C1.logBase2(), dl,
1703 ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001704 }
1705 }
Eli Friedman65919b52009-07-26 23:47:17 +00001706 }
Evan Chengf579bec2012-07-17 06:53:39 +00001707
Evan Cheng47d7be92012-07-17 07:47:50 +00001708 if (C1.getMinSignedBits() <= 64 &&
1709 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001710 // (X & -256) == 256 -> (X >> 8) == 1
1711 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1712 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1713 if (ConstantSDNode *AndRHS =
1714 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1715 const APInt &AndRHSC = AndRHS->getAPIntValue();
1716 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1717 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001718 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001719 getPointerTy() : getShiftAmountTy(N0.getValueType());
1720 EVT CmpTy = N0.getValueType();
1721 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001722 DAG.getConstant(ShiftBits, dl,
1723 ShiftTy));
1724 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
Evan Chengf579bec2012-07-17 06:53:39 +00001725 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1726 }
1727 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001728 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1729 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1730 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1731 // X < 0x100000000 -> (X >> 32) < 1
1732 // X >= 0x100000000 -> (X >> 32) >= 1
1733 // X <= 0x0ffffffff -> (X >> 32) < 1
1734 // X > 0x0ffffffff -> (X >> 32) >= 1
1735 unsigned ShiftBits;
1736 APInt NewC = C1;
1737 ISD::CondCode NewCond = Cond;
1738 if (AdjOne) {
1739 ShiftBits = C1.countTrailingOnes();
1740 NewC = NewC + 1;
1741 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1742 } else {
1743 ShiftBits = C1.countTrailingZeros();
1744 }
1745 NewC = NewC.lshr(ShiftBits);
Pawel Bylica8011da92015-05-20 17:21:09 +00001746 if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
1747 isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001748 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001749 getPointerTy() : getShiftAmountTy(N0.getValueType());
1750 EVT CmpTy = N0.getValueType();
1751 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001752 DAG.getConstant(ShiftBits, dl, ShiftTy));
1753 SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
Evan Cheng780f9b52012-07-17 08:31:11 +00001754 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1755 }
Evan Chengf579bec2012-07-17 06:53:39 +00001756 }
1757 }
Evan Cheng92658d52007-02-08 22:13:59 +00001758 }
1759
Gabor Greiff304a7a2008-08-28 21:40:38 +00001760 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001761 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001762 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001763 if (O.getNode()) return O;
1764 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001765 // If the RHS of an FP comparison is a constant, simplify it away in
1766 // some cases.
1767 if (CFP->getValueAPF().isNaN()) {
1768 // If an operand is known to be a nan, we can fold it.
1769 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001770 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001771 case 0: // Known false.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001772 return DAG.getConstant(0, dl, VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001773 case 1: // Known true.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001774 return DAG.getConstant(1, dl, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001775 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001776 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001777 }
1778 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001779
Chris Lattner3b6a8212007-12-29 08:37:08 +00001780 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1781 // constant if knowing that the operand is non-nan is enough. We prefer to
1782 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1783 // materialize 0.0.
1784 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001785 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001786
1787 // If the condition is not legal, see if we can find an equivalent one
1788 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001789 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001790 // If the comparison was an awkward floating-point == or != and one of
1791 // the comparison operands is infinity or negative infinity, convert the
1792 // condition to a less-awkward <= or >=.
1793 if (CFP->getValueAPF().isInfinity()) {
1794 if (CFP->getValueAPF().isNegative()) {
1795 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001796 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001797 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1798 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001799 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001800 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1801 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001802 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001803 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1804 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001805 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001806 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1807 } else {
1808 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001809 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001810 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1811 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001812 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001813 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1814 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001815 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001816 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1817 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001818 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001819 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1820 }
1821 }
1822 }
Evan Cheng92658d52007-02-08 22:13:59 +00001823 }
1824
1825 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001826 // The sext(setcc()) => setcc() optimization relies on the appropriate
1827 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001828 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001829 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001830 case UndefinedBooleanContent:
1831 case ZeroOrOneBooleanContent:
1832 EqVal = ISD::isTrueWhenEqual(Cond);
1833 break;
1834 case ZeroOrNegativeOneBooleanContent:
1835 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1836 break;
1837 }
1838
Evan Cheng92658d52007-02-08 22:13:59 +00001839 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001840 if (N0.getValueType().isInteger()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001841 return DAG.getConstant(EqVal, dl, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001842 }
Evan Cheng92658d52007-02-08 22:13:59 +00001843 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1844 if (UOF == 2) // FP operators that are undefined on NaNs.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001845 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001846 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001847 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001848 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1849 // if it is not already.
1850 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001851 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001852 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001853 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001854 }
1855
1856 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001857 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001858 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1859 N0.getOpcode() == ISD::XOR) {
1860 // Simplify (X+Y) == (X+Z) --> Y == Z
1861 if (N0.getOpcode() == N1.getOpcode()) {
1862 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001863 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001864 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001865 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001866 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1867 // If X op Y == Y op X, try other combinations.
1868 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001869 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001870 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001871 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001872 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001873 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001874 }
1875 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001876
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001877 // If RHS is a legal immediate value for a compare instruction, we need
1878 // to be careful about increasing register pressure needlessly.
1879 bool LegalRHSImm = false;
1880
Evan Cheng92658d52007-02-08 22:13:59 +00001881 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1882 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1883 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001884 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001885 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001886 DAG.getConstant(RHSC->getAPIntValue()-
1887 LHSR->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001888 dl, N0.getValueType()), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001889 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001890
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001891 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001892 if (N0.getOpcode() == ISD::XOR)
1893 // If we know that all of the inverted bits are zero, don't bother
1894 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001895 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1896 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001897 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001898 DAG.getConstant(LHSR->getAPIntValue() ^
1899 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001900 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001901 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001902 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001903
Evan Cheng92658d52007-02-08 22:13:59 +00001904 // Turn (C1-X) == C2 --> X == C1-C2
1905 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001906 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001907 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001908 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001909 DAG.getConstant(SUBC->getAPIntValue() -
1910 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001911 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001912 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001913 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001914 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001915
1916 // Could RHSC fold directly into a compare?
1917 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1918 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001919 }
1920
1921 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001922 // Don't do this if X is an immediate that can fold into a cmp
1923 // instruction and X+Z has other uses. It could be an induction variable
1924 // chain, and the transform would increase register pressure.
1925 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1926 if (N0.getOperand(0) == N1)
1927 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001928 DAG.getConstant(0, dl, N0.getValueType()), Cond);
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001929 if (N0.getOperand(1) == N1) {
1930 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1931 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001932 DAG.getConstant(0, dl, N0.getValueType()),
1933 Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001934 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001935 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1936 // (Z-X) == X --> Z == X<<1
1937 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001938 DAG.getConstant(1, dl,
1939 getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001940 if (!DCI.isCalledByLegalizer())
1941 DCI.AddToWorklist(SH.getNode());
1942 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1943 }
Evan Cheng92658d52007-02-08 22:13:59 +00001944 }
1945 }
1946 }
1947
1948 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1949 N1.getOpcode() == ISD::XOR) {
1950 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001951 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001952 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001953 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001954 if (N1.getOperand(1) == N0) {
1955 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001956 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001957 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001958 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001959 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1960 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001961 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 DAG.getConstant(1, dl,
1963 getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001964 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001965 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001966 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001967 }
1968 }
1969 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001970
Dan Gohman8b437cc2009-01-29 16:18:12 +00001971 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001972 // Note that where y is variable and is known to have at most
1973 // one bit set (for example, if it is z&1) we cannot do this;
1974 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001975 if (N0.getOpcode() == ISD::AND)
1976 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001977 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001978 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001979 if (DCI.isBeforeLegalizeOps() ||
1980 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001981 SDValue Zero = DAG.getConstant(0, dl, N1.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00001982 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1983 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001984 }
1985 }
1986 if (N1.getOpcode() == ISD::AND)
1987 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001988 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001989 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001990 if (DCI.isBeforeLegalizeOps() ||
1991 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001992 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00001993 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1994 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001995 }
1996 }
Evan Cheng92658d52007-02-08 22:13:59 +00001997 }
1998
1999 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002000 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00002001 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00002002 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002003 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00002004 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002005 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2006 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00002007 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002008 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002009 break;
2010 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002011 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00002012 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002013 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2014 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00002015 Temp = DAG.getNOT(dl, N0, MVT::i1);
2016 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002017 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002018 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002019 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002020 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2021 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00002022 Temp = DAG.getNOT(dl, N1, MVT::i1);
2023 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002024 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002025 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002026 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002027 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2028 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002029 Temp = DAG.getNOT(dl, N0, MVT::i1);
2030 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002031 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002032 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002033 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002034 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2035 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002036 Temp = DAG.getNOT(dl, N1, MVT::i1);
2037 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002038 break;
2039 }
Owen Anderson9f944592009-08-11 20:47:22 +00002040 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002041 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002042 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002043 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002044 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002045 }
2046 return N0;
2047 }
2048
2049 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002050 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002051}
2052
Evan Cheng2609d5e2008-05-12 19:56:52 +00002053/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2054/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002055bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002056 int64_t &Offset) const {
2057 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002058 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2059 GA = GASD->getGlobal();
2060 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002061 return true;
2062 }
2063
2064 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002065 SDValue N1 = N->getOperand(0);
2066 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002067 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002068 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2069 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002070 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002071 return true;
2072 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002073 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002074 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2075 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002076 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002077 return true;
2078 }
2079 }
2080 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002081
Evan Cheng2609d5e2008-05-12 19:56:52 +00002082 return false;
2083}
2084
2085
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002086SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002087PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2088 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002089 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002090}
2091
Chris Lattneree1dadb2006-02-04 02:13:02 +00002092//===----------------------------------------------------------------------===//
2093// Inline Assembler Implementation Methods
2094//===----------------------------------------------------------------------===//
2095
Chris Lattner47935152008-04-27 00:09:47 +00002096
Chris Lattneree1dadb2006-02-04 02:13:02 +00002097TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00002098TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002099 unsigned S = Constraint.size();
2100
2101 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002102 switch (Constraint[0]) {
2103 default: break;
2104 case 'r': return C_RegisterClass;
2105 case 'm': // memory
2106 case 'o': // offsetable
2107 case 'V': // not offsetable
2108 return C_Memory;
2109 case 'i': // Simple Integer or Relocatable Constant
2110 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002111 case 'E': // Floating Point Constant
2112 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002113 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002114 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002115 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002116 case 'I': // Target registers.
2117 case 'J':
2118 case 'K':
2119 case 'L':
2120 case 'M':
2121 case 'N':
2122 case 'O':
2123 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002124 case '<':
2125 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002126 return C_Other;
2127 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002128 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002129
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002130 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2131 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2132 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002133 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002134 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002135 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002136}
2137
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002138/// LowerXConstraint - try to replace an X constraint, which matches anything,
2139/// with another that has more specific requirements based on the type of the
2140/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002141const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002142 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002143 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002144 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002145 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002146 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002147}
2148
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002149/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2150/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002151void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002152 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002153 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002154 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002155
Eric Christopherde9399b2011-06-02 23:16:42 +00002156 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002157
Eric Christopherde9399b2011-06-02 23:16:42 +00002158 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002159 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002160 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002161 case 'X': // Allows any operand; labels (basic block) use this.
2162 if (Op.getOpcode() == ISD::BasicBlock) {
2163 Ops.push_back(Op);
2164 return;
2165 }
2166 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002167 case 'i': // Simple Integer or Relocatable Constant
2168 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002169 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002170 // These operands are interested in values of the form (GV+C), where C may
2171 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2172 // is possible and fine if either GV or C are missing.
2173 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2174 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002175
Chris Lattner44a2ed62007-05-03 16:54:34 +00002176 // If we have "(add GV, C)", pull out GV/C
2177 if (Op.getOpcode() == ISD::ADD) {
2178 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2179 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002180 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002181 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2182 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2183 }
Craig Topperc0196b12014-04-14 00:51:57 +00002184 if (!C || !GA)
2185 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002186 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002187
Chris Lattner44a2ed62007-05-03 16:54:34 +00002188 // If we find a valid operand, map to the TargetXXX version so that the
2189 // value itself doesn't get selected.
2190 if (GA) { // Either &GV or &GV+C
2191 if (ConstraintLetter != 'n') {
2192 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002193 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002194 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002195 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002196 Op.getValueType(), Offs));
2197 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002198 }
2199 }
2200 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002201 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002202 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002203 // gcc prints these as sign extended. Sign extend value to 64 bits
2204 // now; without this it would get ZExt'd later in
2205 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2206 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002207 SDLoc(C), MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002208 return;
2209 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002210 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002211 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002212 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002213 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002214}
2215
Eric Christopher11e4df72015-02-26 22:38:43 +00002216std::pair<unsigned, const TargetRegisterClass *>
2217TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
2218 const std::string &Constraint,
2219 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002220 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002221 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002222 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2223
2224 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002225 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002226
Hal Finkel943f76d2012-12-18 17:50:58 +00002227 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002228 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002229
Chris Lattner7ad77df2006-02-22 00:56:39 +00002230 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002231 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002232 E = RI->regclass_end(); RCI != E; ++RCI) {
2233 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002234
2235 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002236 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002237 if (!isLegalRC(RC))
2238 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002239
2240 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002241 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002242 if (RegName.equals_lower(RI->getName(*I))) {
2243 std::pair<unsigned, const TargetRegisterClass*> S =
2244 std::make_pair(*I, RC);
2245
2246 // If this register class has the requested value type, return it,
2247 // otherwise keep searching and return the first class found
2248 // if no other is found which explicitly has the requested type.
2249 if (RC->hasType(VT))
2250 return S;
2251 else if (!R.second)
2252 R = S;
2253 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002254 }
Chris Lattner32fef532006-01-26 20:37:03 +00002255 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002256
Hal Finkel943f76d2012-12-18 17:50:58 +00002257 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002258}
Evan Chengaf598d22006-03-13 23:18:16 +00002259
2260//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002261// Constraint Selection.
2262
Chris Lattner860df6e2008-10-17 16:47:46 +00002263/// isMatchingInputConstraint - Return true of this is an input operand that is
2264/// a matching constraint like "4".
2265bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002266 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002267 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002268}
2269
2270/// getMatchedOperand - If this is an input matching constraint, this method
2271/// returns the output operand it matches.
2272unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2273 assert(!ConstraintCode.empty() && "No known constraint!");
2274 return atoi(ConstraintCode.c_str());
2275}
2276
Wesley Peck527da1b2010-11-23 03:31:01 +00002277
John Thompson1094c802010-09-13 18:15:37 +00002278/// ParseConstraints - Split up the constraint string from the inline
2279/// assembly value into the specific constraints and their prefixes,
2280/// and also tie in the associated operand values.
2281/// If this returns an empty vector, and if the constraint string itself
2282/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002283TargetLowering::AsmOperandInfoVector
2284TargetLowering::ParseConstraints(const TargetRegisterInfo *TRI,
2285 ImmutableCallSite CS) const {
John Thompson1094c802010-09-13 18:15:37 +00002286 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002287 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002288 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002289 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002290
2291 // Do a prepass over the constraints, canonicalizing them, and building up the
2292 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002293 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2294 unsigned ResNo = 0; // ResNo - The result number of the next output.
2295
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002296 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2297 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002298 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2299
John Thompsonc467aa22010-09-21 22:04:54 +00002300 // Update multiple alternative constraint count.
2301 if (OpInfo.multipleAlternatives.size() > maCount)
2302 maCount = OpInfo.multipleAlternatives.size();
2303
John Thompsone8360b72010-10-29 17:29:13 +00002304 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002305
2306 // Compute the value type for each operand.
2307 switch (OpInfo.Type) {
2308 case InlineAsm::isOutput:
2309 // Indirect outputs just consume an argument.
2310 if (OpInfo.isIndirect) {
2311 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2312 break;
2313 }
2314
2315 // The return value of the call is this value. As such, there is no
2316 // corresponding argument.
2317 assert(!CS.getType()->isVoidTy() &&
2318 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002319 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002320 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002321 } else {
2322 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002323 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002324 }
2325 ++ResNo;
2326 break;
2327 case InlineAsm::isInput:
2328 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2329 break;
2330 case InlineAsm::isClobber:
2331 // Nothing to do.
2332 break;
2333 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002334
John Thompsone8360b72010-10-29 17:29:13 +00002335 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002336 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002337 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002338 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002339 if (!PtrTy)
2340 report_fatal_error("Indirect operand for inline asm not a pointer!");
2341 OpTy = PtrTy->getElementType();
2342 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002343
Eric Christopher44804282011-05-09 20:04:43 +00002344 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002345 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002346 if (STy->getNumElements() == 1)
2347 OpTy = STy->getElementType(0);
2348
John Thompsone8360b72010-10-29 17:29:13 +00002349 // If OpTy is not a single value, it may be a struct/union that we
2350 // can tile with integers.
2351 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002352 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002353 switch (BitSize) {
2354 default: break;
2355 case 1:
2356 case 8:
2357 case 16:
2358 case 32:
2359 case 64:
2360 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002361 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002362 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002363 break;
2364 }
Micah Villmow89021e42012-10-09 16:06:12 +00002365 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002366 unsigned PtrSize
2367 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2368 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002369 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002370 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002371 }
2372 }
John Thompson1094c802010-09-13 18:15:37 +00002373 }
2374
2375 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002376 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002377 if (maCount) {
2378 unsigned bestMAIndex = 0;
2379 int bestWeight = -1;
2380 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2381 int weight = -1;
2382 unsigned maIndex;
2383 // Compute the sums of the weights for each alternative, keeping track
2384 // of the best (highest weight) one so far.
2385 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2386 int weightSum = 0;
2387 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2388 cIndex != eIndex; ++cIndex) {
2389 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2390 if (OpInfo.Type == InlineAsm::isClobber)
2391 continue;
John Thompson1094c802010-09-13 18:15:37 +00002392
John Thompsone8360b72010-10-29 17:29:13 +00002393 // If this is an output operand with a matching input operand,
2394 // look up the matching input. If their types mismatch, e.g. one
2395 // is an integer, the other is floating point, or their sizes are
2396 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002397 if (OpInfo.hasMatchingInput()) {
2398 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002399 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2400 if ((OpInfo.ConstraintVT.isInteger() !=
2401 Input.ConstraintVT.isInteger()) ||
2402 (OpInfo.ConstraintVT.getSizeInBits() !=
2403 Input.ConstraintVT.getSizeInBits())) {
2404 weightSum = -1; // Can't match.
2405 break;
2406 }
John Thompson1094c802010-09-13 18:15:37 +00002407 }
2408 }
John Thompson1094c802010-09-13 18:15:37 +00002409 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2410 if (weight == -1) {
2411 weightSum = -1;
2412 break;
2413 }
2414 weightSum += weight;
2415 }
2416 // Update best.
2417 if (weightSum > bestWeight) {
2418 bestWeight = weightSum;
2419 bestMAIndex = maIndex;
2420 }
2421 }
2422
2423 // Now select chosen alternative in each constraint.
2424 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2425 cIndex != eIndex; ++cIndex) {
2426 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2427 if (cInfo.Type == InlineAsm::isClobber)
2428 continue;
2429 cInfo.selectAlternative(bestMAIndex);
2430 }
2431 }
2432 }
2433
2434 // Check and hook up tied operands, choose constraint code to use.
2435 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2436 cIndex != eIndex; ++cIndex) {
2437 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002438
John Thompson1094c802010-09-13 18:15:37 +00002439 // If this is an output operand with a matching input operand, look up the
2440 // matching input. If their types mismatch, e.g. one is an integer, the
2441 // other is floating point, or their sizes are different, flag it as an
2442 // error.
2443 if (OpInfo.hasMatchingInput()) {
2444 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002445
John Thompson1094c802010-09-13 18:15:37 +00002446 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002447 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2448 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2449 OpInfo.ConstraintVT);
2450 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2451 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2452 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002453 if ((OpInfo.ConstraintVT.isInteger() !=
2454 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002455 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002456 report_fatal_error("Unsupported asm: input constraint"
2457 " with a matching output constraint of"
2458 " incompatible type!");
2459 }
John Thompson1094c802010-09-13 18:15:37 +00002460 }
John Thompsone8360b72010-10-29 17:29:13 +00002461
John Thompson1094c802010-09-13 18:15:37 +00002462 }
2463 }
2464
2465 return ConstraintOperands;
2466}
2467
Chris Lattneref890172008-10-17 16:21:11 +00002468
Chris Lattner47935152008-04-27 00:09:47 +00002469/// getConstraintGenerality - Return an integer indicating how general CT
2470/// is.
2471static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2472 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002473 case TargetLowering::C_Other:
2474 case TargetLowering::C_Unknown:
2475 return 0;
2476 case TargetLowering::C_Register:
2477 return 1;
2478 case TargetLowering::C_RegisterClass:
2479 return 2;
2480 case TargetLowering::C_Memory:
2481 return 3;
2482 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002483 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002484}
2485
John Thompsone8360b72010-10-29 17:29:13 +00002486/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002487/// This object must already have been set up with the operand type
2488/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002489TargetLowering::ConstraintWeight
2490 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002491 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002492 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002493 if (maIndex >= (int)info.multipleAlternatives.size())
2494 rCodes = &info.Codes;
2495 else
2496 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002497 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002498
2499 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002500 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002501 ConstraintWeight weight =
2502 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002503 if (weight > BestWeight)
2504 BestWeight = weight;
2505 }
2506
2507 return BestWeight;
2508}
2509
John Thompsone8360b72010-10-29 17:29:13 +00002510/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002511/// This object must already have been set up with the operand type
2512/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002513TargetLowering::ConstraintWeight
2514 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002515 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002516 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002517 Value *CallOperandVal = info.CallOperandVal;
2518 // If we don't have a value, we can't do a match,
2519 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002520 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002521 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002522 // Look at the constraint type.
2523 switch (*constraint) {
2524 case 'i': // immediate integer.
2525 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002526 if (isa<ConstantInt>(CallOperandVal))
2527 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002528 break;
2529 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002530 if (isa<GlobalValue>(CallOperandVal))
2531 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002532 break;
John Thompsone8360b72010-10-29 17:29:13 +00002533 case 'E': // immediate float if host format.
2534 case 'F': // immediate float.
2535 if (isa<ConstantFP>(CallOperandVal))
2536 weight = CW_Constant;
2537 break;
2538 case '<': // memory operand with autodecrement.
2539 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002540 case 'm': // memory operand.
2541 case 'o': // offsettable memory operand
2542 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002543 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002544 break;
John Thompsone8360b72010-10-29 17:29:13 +00002545 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002546 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002547 // note: Clang converts "g" to "imr".
2548 if (CallOperandVal->getType()->isIntegerTy())
2549 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002550 break;
John Thompsone8360b72010-10-29 17:29:13 +00002551 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002552 default:
John Thompsone8360b72010-10-29 17:29:13 +00002553 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002554 break;
2555 }
2556 return weight;
2557}
2558
Chris Lattner47935152008-04-27 00:09:47 +00002559/// ChooseConstraint - If there are multiple different constraints that we
2560/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002561/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002562/// Other -> immediates and magic values
2563/// Register -> one specific register
2564/// RegisterClass -> a group of regs
2565/// Memory -> memory
2566/// Ideally, we would pick the most specific constraint possible: if we have
2567/// something that fits into a register, we would pick it. The problem here
2568/// is that if we have something that could either be in a register or in
2569/// memory that use of the register could cause selection of *other*
2570/// operands to fail: they might only succeed if we pick memory. Because of
2571/// this the heuristic we use is:
2572///
2573/// 1) If there is an 'other' constraint, and if the operand is valid for
2574/// that constraint, use it. This makes us take advantage of 'i'
2575/// constraints when available.
2576/// 2) Otherwise, pick the most general constraint present. This prefers
2577/// 'm' over 'r', for example.
2578///
2579static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002580 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002581 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002582 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2583 unsigned BestIdx = 0;
2584 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2585 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002586
Chris Lattner47935152008-04-27 00:09:47 +00002587 // Loop over the options, keeping track of the most general one.
2588 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2589 TargetLowering::ConstraintType CType =
2590 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002591
Chris Lattner22379732008-04-27 00:37:18 +00002592 // If this is an 'other' constraint, see if the operand is valid for it.
2593 // For example, on X86 we might have an 'rI' constraint. If the operand
2594 // is an integer in the range [0..31] we want to use I (saving a load
2595 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002596 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002597 assert(OpInfo.Codes[i].size() == 1 &&
2598 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002599 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002600 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002601 ResultOps, *DAG);
2602 if (!ResultOps.empty()) {
2603 BestType = CType;
2604 BestIdx = i;
2605 break;
2606 }
2607 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002608
Dale Johannesen17feb072010-06-28 22:09:45 +00002609 // Things with matching constraints can only be registers, per gcc
2610 // documentation. This mainly affects "g" constraints.
2611 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2612 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002613
Chris Lattner47935152008-04-27 00:09:47 +00002614 // This constraint letter is more general than the previous one, use it.
2615 int Generality = getConstraintGenerality(CType);
2616 if (Generality > BestGenerality) {
2617 BestType = CType;
2618 BestIdx = i;
2619 BestGenerality = Generality;
2620 }
2621 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002622
Chris Lattner47935152008-04-27 00:09:47 +00002623 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2624 OpInfo.ConstraintType = BestType;
2625}
2626
2627/// ComputeConstraintToUse - Determines the constraint code and constraint
2628/// type to use for the specific AsmOperandInfo, setting
2629/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002630void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002631 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002632 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002633 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002634
Chris Lattner47935152008-04-27 00:09:47 +00002635 // Single-letter constraints ('r') are very common.
2636 if (OpInfo.Codes.size() == 1) {
2637 OpInfo.ConstraintCode = OpInfo.Codes[0];
2638 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2639 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002640 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002641 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002642
Chris Lattner47935152008-04-27 00:09:47 +00002643 // 'X' matches anything.
2644 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2645 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002646 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002647 // the result, which is not what we want to look at; leave them alone.
2648 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002649 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2650 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002651 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002652 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002653
Chris Lattner47935152008-04-27 00:09:47 +00002654 // Otherwise, try to resolve it to something we know about by looking at
2655 // the actual operand type.
2656 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2657 OpInfo.ConstraintCode = Repl;
2658 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2659 }
2660 }
2661}
2662
David Majnemer0fc86702013-06-08 23:51:45 +00002663/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002664/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002665SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002666 SelectionDAG &DAG) const {
2667 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2668 APInt d = C->getAPIntValue();
2669 assert(d != 0 && "Division by zero!");
2670
2671 // Shift the value upfront if it is even, so the LSB is one.
2672 unsigned ShAmt = d.countTrailingZeros();
2673 if (ShAmt) {
2674 // TODO: For UDIV use SRL instead of SRA.
NAKAMURA Takumie4529982015-05-06 14:03:22 +00002675 SDValue Amt =
2676 DAG.getConstant(ShAmt, dl, getShiftAmountTy(Op1.getValueType()));
Sanjay Patelf1340482015-06-16 16:25:43 +00002677 SDNodeFlags Flags;
2678 Flags.setExact(true);
2679 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, &Flags);
Benjamin Kramer9960a252011-07-08 10:31:30 +00002680 d = d.ashr(ShAmt);
2681 }
2682
2683 // Calculate the multiplicative inverse, using Newton's method.
2684 APInt t, xn = d;
2685 while ((t = d*xn) != 1)
2686 xn *= APInt(d.getBitWidth(), 2) - t;
2687
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002688 Op2 = DAG.getConstant(xn, dl, Op1.getValueType());
Benjamin Kramer9960a252011-07-08 10:31:30 +00002689 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2690}
2691
David Majnemer0fc86702013-06-08 23:51:45 +00002692/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002693/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002694/// multiplying by a magic number.
2695/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002696SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2697 SelectionDAG &DAG, bool IsAfterLegalization,
2698 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002699 assert(Created && "No vector to hold sdiv ops.");
2700
Owen Anderson53aa7a92009-08-10 22:56:29 +00002701 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002702 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002703
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002704 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002705 // FIXME: We should be more aggressive here.
2706 if (!isTypeLegal(VT))
2707 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002708
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002709 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002710
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002711 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002712 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002713 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002714 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2715 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002716 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002717 DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002718 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2719 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002720 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002721 N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002722 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002723 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002724 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002725 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002726 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002727 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002728 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002729 }
2730 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002731 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002732 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002733 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002734 }
2735 // Shift right algebraic if shift value is nonzero
2736 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002737 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002738 DAG.getConstant(magics.s, dl,
2739 getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002740 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002741 }
2742 // Extract the sign bit and add it to the quotient
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002743 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002744 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl,
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002745 getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002746 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002747 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002748}
2749
David Majnemer0fc86702013-06-08 23:51:45 +00002750/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002751/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002752/// multiplying by a magic number.
2753/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002754SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2755 SelectionDAG &DAG, bool IsAfterLegalization,
2756 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002757 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002758
Owen Anderson53aa7a92009-08-10 22:56:29 +00002759 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002760 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002761
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002762 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002763 // FIXME: We should be more aggressive here.
2764 if (!isTypeLegal(VT))
2765 return SDValue();
2766
2767 // FIXME: We should use a narrower constant when the upper
2768 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002769 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002770
2771 SDValue Q = N->getOperand(0);
2772
2773 // If the divisor is even, we can avoid using the expensive fixup by shifting
2774 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002775 if (magics.a != 0 && !Divisor[0]) {
2776 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002777 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002778 DAG.getConstant(Shift, dl,
2779 getShiftAmountTy(Q.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002780 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002781
2782 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002783 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002784 assert(magics.a == 0 && "Should use cheap fixup now");
2785 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002786
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002787 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002788 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002789 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2790 isOperationLegalOrCustom(ISD::MULHU, VT))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002791 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002792 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2793 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002794 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002795 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002796 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002797 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002798
2799 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002800
2801 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002802 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002803 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002804 return DAG.getNode(ISD::SRL, dl, VT, Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002805 DAG.getConstant(magics.s, dl,
2806 getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002807 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002808 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002809 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002810 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002811 DAG.getConstant(1, dl,
2812 getShiftAmountTy(NPQ.getValueType())));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002813 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002814 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002815 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002816 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002817 DAG.getConstant(magics.s - 1, dl,
2818 getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002819 }
2820}
Bill Wendling908bf812014-01-06 00:43:20 +00002821
2822bool TargetLowering::
2823verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2824 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2825 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2826 "be a constant integer");
2827 return true;
2828 }
2829
2830 return false;
2831}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002832
2833//===----------------------------------------------------------------------===//
2834// Legalization Utilities
2835//===----------------------------------------------------------------------===//
2836
2837bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2838 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002839 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002840 EVT VT = N->getValueType(0);
2841 SDLoc dl(N);
2842
2843 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2844 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2845 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2846 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2847 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2848 unsigned OuterBitSize = VT.getSizeInBits();
2849 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2850 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2851 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2852
2853 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2854 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2855 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2856
2857 if (!LL.getNode() && !RL.getNode() &&
2858 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2859 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2860 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2861 }
2862
2863 if (!LL.getNode())
2864 return false;
2865
2866 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2867 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2868 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2869 // The inputs are both zero-extended.
2870 if (HasUMUL_LOHI) {
2871 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002872 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2873 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002874 Hi = SDValue(Lo.getNode(), 1);
2875 return true;
2876 }
2877 if (HasMULHU) {
2878 // We can emit a mulhu+mul.
2879 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2880 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2881 return true;
2882 }
2883 }
2884 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2885 // The input values are both sign-extended.
2886 if (HasSMUL_LOHI) {
2887 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002888 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2889 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002890 Hi = SDValue(Lo.getNode(), 1);
2891 return true;
2892 }
2893 if (HasMULHS) {
2894 // We can emit a mulhs+mul.
2895 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2896 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2897 return true;
2898 }
2899 }
2900
2901 if (!LH.getNode() && !RH.getNode() &&
2902 isOperationLegalOrCustom(ISD::SRL, VT) &&
2903 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2904 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002905 SDValue Shift = DAG.getConstant(ShiftAmt, dl, getShiftAmountTy(VT));
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002906 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2907 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2908 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2909 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2910 }
2911
2912 if (!LH.getNode())
2913 return false;
2914
2915 if (HasUMUL_LOHI) {
2916 // Lo,Hi = umul LHS, RHS.
2917 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2918 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2919 Lo = UMulLOHI;
2920 Hi = UMulLOHI.getValue(1);
2921 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2922 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2923 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2924 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2925 return true;
2926 }
2927 if (HasMULHU) {
2928 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2929 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2930 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2931 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2932 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2933 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2934 return true;
2935 }
2936 }
2937 return false;
2938}
Jan Veselyeca89d22014-07-10 22:40:18 +00002939
2940bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2941 SelectionDAG &DAG) const {
2942 EVT VT = Node->getOperand(0).getValueType();
2943 EVT NVT = Node->getValueType(0);
2944 SDLoc dl(SDValue(Node, 0));
2945
2946 // FIXME: Only f32 to i64 conversions are supported.
2947 if (VT != MVT::f32 || NVT != MVT::i64)
2948 return false;
2949
2950 // Expand f32 -> i64 conversion
2951 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2952 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2953 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2954 VT.getSizeInBits());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002955 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
2956 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
2957 SDValue Bias = DAG.getConstant(127, dl, IntVT);
2958 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()), dl,
Jan Veselyeca89d22014-07-10 22:40:18 +00002959 IntVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002960 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, dl, IntVT);
2961 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
Jan Veselyeca89d22014-07-10 22:40:18 +00002962
2963 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
2964
2965 SDValue ExponentBits = DAG.getNode(ISD::SRL, dl, IntVT,
2966 DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
2967 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT)));
2968 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
2969
2970 SDValue Sign = DAG.getNode(ISD::SRA, dl, IntVT,
2971 DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
2972 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT)));
2973 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
2974
2975 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
2976 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002977 DAG.getConstant(0x00800000, dl, IntVT));
Jan Veselyeca89d22014-07-10 22:40:18 +00002978
2979 R = DAG.getZExtOrTrunc(R, dl, NVT);
2980
2981
2982 R = DAG.getSelectCC(dl, Exponent, ExponentLoBit,
2983 DAG.getNode(ISD::SHL, dl, NVT, R,
2984 DAG.getZExtOrTrunc(
2985 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
2986 dl, getShiftAmountTy(IntVT))),
2987 DAG.getNode(ISD::SRL, dl, NVT, R,
2988 DAG.getZExtOrTrunc(
2989 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
2990 dl, getShiftAmountTy(IntVT))),
2991 ISD::SETGT);
2992
2993 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
2994 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
2995 Sign);
2996
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002997 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
2998 DAG.getConstant(0, dl, NVT), Ret, ISD::SETLT);
Jan Veselyeca89d22014-07-10 22:40:18 +00002999 return true;
3000}