blob: cb31a9f9720e6c9fd6e70970d1c91acd1a44b65f [file] [log] [blame]
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00001//===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
10//
11//===----------------------------------------------------------------------===//
12
13#include "MipsSEInstrInfo.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000014#include "InstPrinter/MipsInstPrinter.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000015#include "MipsAnalyzeImmediate.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
21#include "llvm/Support/ErrorHandling.h"
Simon Dardis878c0b12016-06-14 13:39:43 +000022#include "llvm/Support/MathExtras.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000023#include "llvm/Support/TargetRegistry.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000024
25using namespace llvm;
26
Simon Atanasyandc7f04b2018-08-29 14:54:01 +000027static unsigned getUnconditionalBranch(const MipsSubtarget &STI) {
28 if (STI.inMicroMipsMode())
29 return STI.isPositionIndependent() ? Mips::B_MM : Mips::J_MM;
30 return STI.isPositionIndependent() ? Mips::B : Mips::J;
31}
32
Eric Christopher675cb4d2014-07-18 23:25:00 +000033MipsSEInstrInfo::MipsSEInstrInfo(const MipsSubtarget &STI)
Simon Atanasyandc7f04b2018-08-29 14:54:01 +000034 : MipsInstrInfo(STI, getUnconditionalBranch(STI)), RI() {}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000035
Akira Hatanakacb37e132012-07-31 23:41:32 +000036const MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const {
37 return RI;
38}
39
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000040/// isLoadFromStackSlot - If the specified machine instruction is a direct
41/// load from a stack slot, return the virtual or physical register number of
42/// the destination along with the FrameIndex of the loaded stack slot. If
43/// not, return 0. This predicate must return 0 if the instruction has
44/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000045unsigned MipsSEInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Eric Christopher1933f202015-01-08 18:18:53 +000046 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000047 unsigned Opc = MI.getOpcode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000048
Akira Hatanaka6781fc12013-08-20 21:08:22 +000049 if ((Opc == Mips::LW) || (Opc == Mips::LD) ||
50 (Opc == Mips::LWC1) || (Opc == Mips::LDC1) || (Opc == Mips::LDC164)) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000051 if ((MI.getOperand(1).isFI()) && // is a stack slot
52 (MI.getOperand(2).isImm()) && // the imm is zero
53 (isZeroImm(MI.getOperand(2)))) {
54 FrameIndex = MI.getOperand(1).getIndex();
55 return MI.getOperand(0).getReg();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000056 }
57 }
58
59 return 0;
60}
61
62/// isStoreToStackSlot - If the specified machine instruction is a direct
63/// store to a stack slot, return the virtual or physical register number of
64/// the source reg along with the FrameIndex of the loaded stack slot. If
65/// not, return 0. This predicate must return 0 if the instruction has
66/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000067unsigned MipsSEInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Eric Christopher1933f202015-01-08 18:18:53 +000068 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000069 unsigned Opc = MI.getOpcode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000070
Akira Hatanaka6781fc12013-08-20 21:08:22 +000071 if ((Opc == Mips::SW) || (Opc == Mips::SD) ||
72 (Opc == Mips::SWC1) || (Opc == Mips::SDC1) || (Opc == Mips::SDC164)) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000073 if ((MI.getOperand(1).isFI()) && // is a stack slot
74 (MI.getOperand(2).isImm()) && // the imm is zero
75 (isZeroImm(MI.getOperand(2)))) {
76 FrameIndex = MI.getOperand(1).getIndex();
77 return MI.getOperand(0).getReg();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000078 }
79 }
80 return 0;
81}
82
83void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000084 MachineBasicBlock::iterator I,
85 const DebugLoc &DL, unsigned DestReg,
86 unsigned SrcReg, bool KillSrc) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000087 unsigned Opc = 0, ZeroReg = 0;
Eric Christopher675cb4d2014-07-18 23:25:00 +000088 bool isMicroMips = Subtarget.inMicroMipsMode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000089
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000090 if (Mips::GPR32RegClass.contains(DestReg)) { // Copy to CPU Reg.
Zoran Jovanovic87d13e52014-03-20 10:18:24 +000091 if (Mips::GPR32RegClass.contains(SrcReg)) {
92 if (isMicroMips)
93 Opc = Mips::MOVE16_MM;
94 else
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +000095 Opc = Mips::OR, ZeroReg = Mips::ZERO;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +000096 } else if (Mips::CCRRegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000097 Opc = Mips::CFC1;
98 else if (Mips::FGR32RegClass.contains(SrcReg))
99 Opc = Mips::MFC1;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000100 else if (Mips::HI32RegClass.contains(SrcReg)) {
101 Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI;
102 SrcReg = 0;
103 } else if (Mips::LO32RegClass.contains(SrcReg)) {
104 Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO;
105 SrcReg = 0;
106 } else if (Mips::HI32DSPRegClass.contains(SrcReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000107 Opc = Mips::MFHI_DSP;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000108 else if (Mips::LO32DSPRegClass.contains(SrcReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000109 Opc = Mips::MFLO_DSP;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000110 else if (Mips::DSPCCRegClass.contains(SrcReg)) {
111 BuildMI(MBB, I, DL, get(Mips::RDDSP), DestReg).addImm(1 << 4)
112 .addReg(SrcReg, RegState::Implicit | getKillRegState(KillSrc));
113 return;
114 }
Daniel Sandersf9aa1d12013-08-28 10:26:24 +0000115 else if (Mips::MSACtrlRegClass.contains(SrcReg))
116 Opc = Mips::CFCMSA;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000117 }
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000118 else if (Mips::GPR32RegClass.contains(SrcReg)) { // Copy from CPU Reg.
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000119 if (Mips::CCRRegClass.contains(DestReg))
120 Opc = Mips::CTC1;
121 else if (Mips::FGR32RegClass.contains(DestReg))
122 Opc = Mips::MTC1;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000123 else if (Mips::HI32RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000124 Opc = Mips::MTHI, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000125 else if (Mips::LO32RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000126 Opc = Mips::MTLO, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000127 else if (Mips::HI32DSPRegClass.contains(DestReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000128 Opc = Mips::MTHI_DSP;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000129 else if (Mips::LO32DSPRegClass.contains(DestReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000130 Opc = Mips::MTLO_DSP;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000131 else if (Mips::DSPCCRegClass.contains(DestReg)) {
132 BuildMI(MBB, I, DL, get(Mips::WRDSP))
133 .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1 << 4)
134 .addReg(DestReg, RegState::ImplicitDefine);
135 return;
Daniel Sandersd2a49ec2016-06-14 09:11:33 +0000136 } else if (Mips::MSACtrlRegClass.contains(DestReg)) {
137 BuildMI(MBB, I, DL, get(Mips::CTCMSA))
138 .addReg(DestReg)
139 .addReg(SrcReg, getKillRegState(KillSrc));
140 return;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000141 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000142 }
143 else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
144 Opc = Mips::FMOV_S;
145 else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
146 Opc = Mips::FMOV_D32;
147 else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
148 Opc = Mips::FMOV_D64;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000149 else if (Mips::GPR64RegClass.contains(DestReg)) { // Copy to CPU64 Reg.
150 if (Mips::GPR64RegClass.contains(SrcReg))
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +0000151 Opc = Mips::OR64, ZeroReg = Mips::ZERO_64;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000152 else if (Mips::HI64RegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000153 Opc = Mips::MFHI64, SrcReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000154 else if (Mips::LO64RegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000155 Opc = Mips::MFLO64, SrcReg = 0;
156 else if (Mips::FGR64RegClass.contains(SrcReg))
157 Opc = Mips::DMFC1;
158 }
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000159 else if (Mips::GPR64RegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000160 if (Mips::HI64RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000161 Opc = Mips::MTHI64, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000162 else if (Mips::LO64RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000163 Opc = Mips::MTLO64, DestReg = 0;
164 else if (Mips::FGR64RegClass.contains(DestReg))
165 Opc = Mips::DMTC1;
166 }
Daniel Sanders9ea9ff22013-09-27 12:03:51 +0000167 else if (Mips::MSA128BRegClass.contains(DestReg)) { // Copy to MSA reg
168 if (Mips::MSA128BRegClass.contains(SrcReg))
169 Opc = Mips::MOVE_V;
170 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000171
172 assert(Opc && "Cannot copy registers");
173
174 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
175
176 if (DestReg)
177 MIB.addReg(DestReg, RegState::Define);
178
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000179 if (SrcReg)
180 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Akira Hatanakaf42367212012-12-20 04:06:06 +0000181
182 if (ZeroReg)
183 MIB.addReg(ZeroReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000184}
185
Petar Jovanovicc0510002018-05-23 15:28:28 +0000186static bool isORCopyInst(const MachineInstr &MI) {
187 switch (MI.getOpcode()) {
Petar Jovanovic241f2862018-06-07 13:06:06 +0000188 default:
189 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000190 case Mips::OR_MM:
191 case Mips::OR:
192 if (MI.getOperand(2).getReg() == Mips::ZERO)
193 return true;
Petar Jovanovic241f2862018-06-07 13:06:06 +0000194 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000195 case Mips::OR64:
196 if (MI.getOperand(2).getReg() == Mips::ZERO_64)
197 return true;
Petar Jovanovic241f2862018-06-07 13:06:06 +0000198 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000199 }
Petar Jovanovic241f2862018-06-07 13:06:06 +0000200 return false;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000201}
202
203/// If @MI is WRDSP/RRDSP instruction return true with @isWrite set to true
204/// if it is WRDSP instruction.
Petar Jovanovic241f2862018-06-07 13:06:06 +0000205static bool isReadOrWriteToDSPReg(const MachineInstr &MI, bool &isWrite) {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000206 switch (MI.getOpcode()) {
Petar Jovanovic241f2862018-06-07 13:06:06 +0000207 default:
208 return false;
209 case Mips::WRDSP:
210 case Mips::WRDSP_MM:
211 isWrite = true;
212 break;
213 case Mips::RDDSP:
214 case Mips::RDDSP_MM:
215 isWrite = false;
216 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000217 }
Petar Jovanovic241f2862018-06-07 13:06:06 +0000218 return true;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000219}
220
221/// We check for the common case of 'or', as it's MIPS' preferred instruction
222/// for GPRs but we have to check the operands to ensure that is the case.
223/// Other move instructions for MIPS are directly identifiable.
Alexander Ivchenkoaf961122018-08-30 14:32:47 +0000224bool MipsSEInstrInfo::isCopyInstrImpl(const MachineInstr &MI,
225 const MachineOperand *&Src,
226 const MachineOperand *&Dest) const {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000227 bool isDSPControlWrite = false;
228 // Condition is made to match the creation of WRDSP/RDDSP copy instruction
229 // from copyPhysReg function.
Petar Jovanovic241f2862018-06-07 13:06:06 +0000230 if (isReadOrWriteToDSPReg(MI, isDSPControlWrite)) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000231 if (!MI.getOperand(1).isImm() || MI.getOperand(1).getImm() != (1<<4))
Petar Jovanovicc0510002018-05-23 15:28:28 +0000232 return false;
233 else if (isDSPControlWrite) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000234 Src = &MI.getOperand(0);
235 Dest = &MI.getOperand(2);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000236 } else {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000237 Dest = &MI.getOperand(0);
238 Src = &MI.getOperand(2);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000239 }
240 return true;
241 } else if (MI.isMoveReg() || isORCopyInst(MI)) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000242 Dest = &MI.getOperand(0);
243 Src = &MI.getOperand(1);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000244 return true;
245 }
246 return false;
247}
248
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000249void MipsSEInstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +0000250storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
251 unsigned SrcReg, bool isKill, int FI,
252 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
253 int64_t Offset) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000254 DebugLoc DL;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000255 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
256
257 unsigned Opc = 0;
258
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000259 if (Mips::GPR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000260 Opc = Mips::SW;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000261 else if (Mips::GPR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000262 Opc = Mips::SD;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000263 else if (Mips::ACC64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000264 Opc = Mips::STORE_ACC64;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000265 else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000266 Opc = Mips::STORE_ACC64DSP;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000267 else if (Mips::ACC128RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000268 Opc = Mips::STORE_ACC128;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000269 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000270 Opc = Mips::STORE_CCOND_DSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000271 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000272 Opc = Mips::SWC1;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000273 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
274 Opc = Mips::SDC1;
275 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000276 Opc = Mips::SDC164;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000277 else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000278 Opc = Mips::ST_B;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000279 else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) ||
280 TRI->isTypeLegalForClass(*RC, MVT::v8f16))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000281 Opc = Mips::ST_H;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000282 else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) ||
283 TRI->isTypeLegalForClass(*RC, MVT::v4f32))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000284 Opc = Mips::ST_W;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000285 else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) ||
286 TRI->isTypeLegalForClass(*RC, MVT::v2f64))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000287 Opc = Mips::ST_D;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000288 else if (Mips::LO32RegClass.hasSubClassEq(RC))
289 Opc = Mips::SW;
290 else if (Mips::LO64RegClass.hasSubClassEq(RC))
291 Opc = Mips::SD;
292 else if (Mips::HI32RegClass.hasSubClassEq(RC))
293 Opc = Mips::SW;
294 else if (Mips::HI64RegClass.hasSubClassEq(RC))
295 Opc = Mips::SD;
Simon Dardis055192c2017-10-03 13:45:49 +0000296 else if (Mips::DSPRRegClass.hasSubClassEq(RC))
297 Opc = Mips::SWDSP;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000298
299 // Hi, Lo are normally caller save but they are callee save
300 // for interrupt handling.
Matthias Braunf1caa282017-12-15 22:22:58 +0000301 const Function &Func = MBB.getParent()->getFunction();
302 if (Func.hasFnAttribute("interrupt")) {
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000303 if (Mips::HI32RegClass.hasSubClassEq(RC)) {
304 BuildMI(MBB, I, DL, get(Mips::MFHI), Mips::K0);
305 SrcReg = Mips::K0;
306 } else if (Mips::HI64RegClass.hasSubClassEq(RC)) {
307 BuildMI(MBB, I, DL, get(Mips::MFHI64), Mips::K0_64);
308 SrcReg = Mips::K0_64;
309 } else if (Mips::LO32RegClass.hasSubClassEq(RC)) {
310 BuildMI(MBB, I, DL, get(Mips::MFLO), Mips::K0);
311 SrcReg = Mips::K0;
312 } else if (Mips::LO64RegClass.hasSubClassEq(RC)) {
313 BuildMI(MBB, I, DL, get(Mips::MFLO64), Mips::K0_64);
314 SrcReg = Mips::K0_64;
315 }
316 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000317
318 assert(Opc && "Register class not handled!");
319 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanaka465facca2013-03-29 02:14:12 +0000320 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000321}
322
323void MipsSEInstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +0000324loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
325 unsigned DestReg, int FI, const TargetRegisterClass *RC,
326 const TargetRegisterInfo *TRI, int64_t Offset) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000327 DebugLoc DL;
328 if (I != MBB.end()) DL = I->getDebugLoc();
329 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
330 unsigned Opc = 0;
331
Matthias Braunf1caa282017-12-15 22:22:58 +0000332 const Function &Func = MBB.getParent()->getFunction();
333 bool ReqIndirectLoad = Func.hasFnAttribute("interrupt") &&
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000334 (DestReg == Mips::LO0 || DestReg == Mips::LO0_64 ||
335 DestReg == Mips::HI0 || DestReg == Mips::HI0_64);
336
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000337 if (Mips::GPR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000338 Opc = Mips::LW;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000339 else if (Mips::GPR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000340 Opc = Mips::LD;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000341 else if (Mips::ACC64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000342 Opc = Mips::LOAD_ACC64;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000343 else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000344 Opc = Mips::LOAD_ACC64DSP;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000345 else if (Mips::ACC128RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000346 Opc = Mips::LOAD_ACC128;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000347 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000348 Opc = Mips::LOAD_CCOND_DSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000349 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000350 Opc = Mips::LWC1;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000351 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
352 Opc = Mips::LDC1;
353 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000354 Opc = Mips::LDC164;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000355 else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000356 Opc = Mips::LD_B;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000357 else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) ||
358 TRI->isTypeLegalForClass(*RC, MVT::v8f16))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000359 Opc = Mips::LD_H;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000360 else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) ||
361 TRI->isTypeLegalForClass(*RC, MVT::v4f32))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000362 Opc = Mips::LD_W;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000363 else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) ||
364 TRI->isTypeLegalForClass(*RC, MVT::v2f64))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000365 Opc = Mips::LD_D;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000366 else if (Mips::HI32RegClass.hasSubClassEq(RC))
367 Opc = Mips::LW;
368 else if (Mips::HI64RegClass.hasSubClassEq(RC))
369 Opc = Mips::LD;
370 else if (Mips::LO32RegClass.hasSubClassEq(RC))
371 Opc = Mips::LW;
372 else if (Mips::LO64RegClass.hasSubClassEq(RC))
373 Opc = Mips::LD;
Simon Dardis055192c2017-10-03 13:45:49 +0000374 else if (Mips::DSPRRegClass.hasSubClassEq(RC))
375 Opc = Mips::LWDSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000376
377 assert(Opc && "Register class not handled!");
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000378
379 if (!ReqIndirectLoad)
380 BuildMI(MBB, I, DL, get(Opc), DestReg)
381 .addFrameIndex(FI)
382 .addImm(Offset)
383 .addMemOperand(MMO);
384 else {
385 // Load HI/LO through K0. Notably the DestReg is encoded into the
386 // instruction itself.
387 unsigned Reg = Mips::K0;
388 unsigned LdOp = Mips::MTLO;
389 if (DestReg == Mips::HI0)
390 LdOp = Mips::MTHI;
391
392 if (Subtarget.getABI().ArePtrs64bit()) {
393 Reg = Mips::K0_64;
394 if (DestReg == Mips::HI0_64)
395 LdOp = Mips::MTHI64;
396 else
397 LdOp = Mips::MTLO64;
398 }
399
400 BuildMI(MBB, I, DL, get(Opc), Reg)
401 .addFrameIndex(FI)
402 .addImm(Offset)
403 .addMemOperand(MMO);
404 BuildMI(MBB, I, DL, get(LdOp)).addReg(Reg);
405 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000406}
407
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000408bool MipsSEInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
409 MachineBasicBlock &MBB = *MI.getParent();
Eric Christopher675cb4d2014-07-18 23:25:00 +0000410 bool isMicroMips = Subtarget.inMicroMipsMode();
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000411 unsigned Opc;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000412
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000413 switch (MI.getDesc().getOpcode()) {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000414 default:
415 return false;
416 case Mips::RetRA:
Daniel Sanders338513b2014-07-09 10:16:07 +0000417 expandRetRA(MBB, MI);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000418 break;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000419 case Mips::ERet:
420 expandERet(MBB, MI);
421 break;
Akira Hatanaka16048332013-10-07 18:49:46 +0000422 case Mips::PseudoMFHI:
Simon Atanasyan4d13cb02018-09-03 20:48:55 +0000423 expandPseudoMFHiLo(MBB, MI, Mips::MFHI);
424 break;
425 case Mips::PseudoMFHI_MM:
426 expandPseudoMFHiLo(MBB, MI, Mips::MFHI16_MM);
Akira Hatanaka16048332013-10-07 18:49:46 +0000427 break;
428 case Mips::PseudoMFLO:
Simon Atanasyan4d13cb02018-09-03 20:48:55 +0000429 expandPseudoMFHiLo(MBB, MI, Mips::MFLO);
430 break;
431 case Mips::PseudoMFLO_MM:
432 expandPseudoMFHiLo(MBB, MI, Mips::MFLO16_MM);
Akira Hatanaka16048332013-10-07 18:49:46 +0000433 break;
434 case Mips::PseudoMFHI64:
435 expandPseudoMFHiLo(MBB, MI, Mips::MFHI64);
436 break;
437 case Mips::PseudoMFLO64:
438 expandPseudoMFHiLo(MBB, MI, Mips::MFLO64);
439 break;
Akira Hatanaka06aff572013-10-15 01:48:30 +0000440 case Mips::PseudoMTLOHI:
441 expandPseudoMTLoHi(MBB, MI, Mips::MTLO, Mips::MTHI, false);
442 break;
443 case Mips::PseudoMTLOHI64:
444 expandPseudoMTLoHi(MBB, MI, Mips::MTLO64, Mips::MTHI64, false);
445 break;
446 case Mips::PseudoMTLOHI_DSP:
447 expandPseudoMTLoHi(MBB, MI, Mips::MTLO_DSP, Mips::MTHI_DSP, true);
448 break;
Simon Atanasyanc2b975a2019-03-13 11:04:38 +0000449 case Mips::PseudoMTLOHI_MM:
450 expandPseudoMTLoHi(MBB, MI, Mips::MTLO_MM, Mips::MTHI_MM, false);
451 break;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000452 case Mips::PseudoCVT_S_W:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000453 expandCvtFPInt(MBB, MI, Mips::CVT_S_W, Mips::MTC1, false);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000454 break;
455 case Mips::PseudoCVT_D32_W:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000456 Opc = isMicroMips ? Mips::CVT_D32_W_MM : Mips::CVT_D32_W;
457 expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, false);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000458 break;
459 case Mips::PseudoCVT_S_L:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000460 expandCvtFPInt(MBB, MI, Mips::CVT_S_L, Mips::DMTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000461 break;
462 case Mips::PseudoCVT_D64_W:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000463 Opc = isMicroMips ? Mips::CVT_D64_W_MM : Mips::CVT_D64_W;
464 expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000465 break;
466 case Mips::PseudoCVT_D64_L:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000467 expandCvtFPInt(MBB, MI, Mips::CVT_D64_L, Mips::DMTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000468 break;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000469 case Mips::BuildPairF64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000470 expandBuildPairF64(MBB, MI, isMicroMips, false);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000471 break;
472 case Mips::BuildPairF64_64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000473 expandBuildPairF64(MBB, MI, isMicroMips, true);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000474 break;
475 case Mips::ExtractElementF64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000476 expandExtractElementF64(MBB, MI, isMicroMips, false);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000477 break;
478 case Mips::ExtractElementF64_64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000479 expandExtractElementF64(MBB, MI, isMicroMips, true);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000480 break;
Akira Hatanakac0b02062013-01-30 00:26:49 +0000481 case Mips::MIPSeh_return32:
482 case Mips::MIPSeh_return64:
Akira Hatanaka067d8152013-05-13 17:43:19 +0000483 expandEhReturn(MBB, MI);
Akira Hatanakac0b02062013-01-30 00:26:49 +0000484 break;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000485 }
486
487 MBB.erase(MI);
488 return true;
489}
490
Akira Hatanaka067d8152013-05-13 17:43:19 +0000491/// getOppositeBranchOpc - Return the inverse of the specified
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000492/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka067d8152013-05-13 17:43:19 +0000493unsigned MipsSEInstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000494 switch (Opc) {
495 default: llvm_unreachable("Illegal opcode!");
496 case Mips::BEQ: return Mips::BNE;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000497 case Mips::BEQ_MM: return Mips::BNE_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000498 case Mips::BNE: return Mips::BEQ;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000499 case Mips::BNE_MM: return Mips::BEQ_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000500 case Mips::BGTZ: return Mips::BLEZ;
501 case Mips::BGEZ: return Mips::BLTZ;
502 case Mips::BLTZ: return Mips::BGEZ;
503 case Mips::BLEZ: return Mips::BGTZ;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000504 case Mips::BGTZ_MM: return Mips::BLEZ_MM;
505 case Mips::BGEZ_MM: return Mips::BLTZ_MM;
506 case Mips::BLTZ_MM: return Mips::BGEZ_MM;
507 case Mips::BLEZ_MM: return Mips::BGTZ_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000508 case Mips::BEQ64: return Mips::BNE64;
509 case Mips::BNE64: return Mips::BEQ64;
510 case Mips::BGTZ64: return Mips::BLEZ64;
511 case Mips::BGEZ64: return Mips::BLTZ64;
512 case Mips::BLTZ64: return Mips::BGEZ64;
513 case Mips::BLEZ64: return Mips::BGTZ64;
514 case Mips::BC1T: return Mips::BC1F;
515 case Mips::BC1F: return Mips::BC1T;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000516 case Mips::BC1T_MM: return Mips::BC1F_MM;
517 case Mips::BC1F_MM: return Mips::BC1T_MM;
518 case Mips::BEQZ16_MM: return Mips::BNEZ16_MM;
519 case Mips::BNEZ16_MM: return Mips::BEQZ16_MM;
520 case Mips::BEQZC_MM: return Mips::BNEZC_MM;
521 case Mips::BNEZC_MM: return Mips::BEQZC_MM;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000522 case Mips::BEQZC: return Mips::BNEZC;
523 case Mips::BNEZC: return Mips::BEQZC;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000524 case Mips::BLEZC: return Mips::BGTZC;
525 case Mips::BGEZC: return Mips::BLTZC;
526 case Mips::BGEC: return Mips::BLTC;
527 case Mips::BGTZC: return Mips::BLEZC;
528 case Mips::BLTZC: return Mips::BGEZC;
529 case Mips::BLTC: return Mips::BGEC;
530 case Mips::BGEUC: return Mips::BLTUC;
531 case Mips::BLTUC: return Mips::BGEUC;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000532 case Mips::BEQC: return Mips::BNEC;
533 case Mips::BNEC: return Mips::BEQC;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000534 case Mips::BC1EQZ: return Mips::BC1NEZ;
535 case Mips::BC1NEZ: return Mips::BC1EQZ;
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000536 case Mips::BEQZC_MMR6: return Mips::BNEZC_MMR6;
537 case Mips::BNEZC_MMR6: return Mips::BEQZC_MMR6;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000538 case Mips::BLEZC_MMR6: return Mips::BGTZC_MMR6;
539 case Mips::BGEZC_MMR6: return Mips::BLTZC_MMR6;
540 case Mips::BGEC_MMR6: return Mips::BLTC_MMR6;
541 case Mips::BGTZC_MMR6: return Mips::BLEZC_MMR6;
542 case Mips::BLTZC_MMR6: return Mips::BGEZC_MMR6;
543 case Mips::BLTC_MMR6: return Mips::BGEC_MMR6;
544 case Mips::BGEUC_MMR6: return Mips::BLTUC_MMR6;
545 case Mips::BLTUC_MMR6: return Mips::BGEUC_MMR6;
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000546 case Mips::BEQC_MMR6: return Mips::BNEC_MMR6;
547 case Mips::BNEC_MMR6: return Mips::BEQC_MMR6;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000548 case Mips::BC1EQZC_MMR6: return Mips::BC1NEZC_MMR6;
549 case Mips::BC1NEZC_MMR6: return Mips::BC1EQZC_MMR6;
Simon Dardis68a204d2016-07-26 10:25:07 +0000550 case Mips::BEQZC64: return Mips::BNEZC64;
551 case Mips::BNEZC64: return Mips::BEQZC64;
552 case Mips::BEQC64: return Mips::BNEC64;
553 case Mips::BNEC64: return Mips::BEQC64;
554 case Mips::BGEC64: return Mips::BLTC64;
555 case Mips::BGEUC64: return Mips::BLTUC64;
556 case Mips::BLTC64: return Mips::BGEC64;
557 case Mips::BLTUC64: return Mips::BGEUC64;
558 case Mips::BGTZC64: return Mips::BLEZC64;
559 case Mips::BGEZC64: return Mips::BLTZC64;
560 case Mips::BLTZC64: return Mips::BGEZC64;
561 case Mips::BLEZC64: return Mips::BGTZC64;
Strahinja Petrovica2b47482017-08-01 13:42:45 +0000562 case Mips::BBIT0: return Mips::BBIT1;
563 case Mips::BBIT1: return Mips::BBIT0;
564 case Mips::BBIT032: return Mips::BBIT132;
565 case Mips::BBIT132: return Mips::BBIT032;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000566 case Mips::BZ_B: return Mips::BNZ_B;
567 case Mips::BZ_H: return Mips::BNZ_H;
568 case Mips::BZ_W: return Mips::BNZ_W;
569 case Mips::BZ_D: return Mips::BNZ_D;
570 case Mips::BZ_V: return Mips::BNZ_V;
571 case Mips::BNZ_B: return Mips::BZ_B;
572 case Mips::BNZ_H: return Mips::BZ_H;
573 case Mips::BNZ_W: return Mips::BZ_W;
574 case Mips::BNZ_D: return Mips::BZ_D;
575 case Mips::BNZ_V: return Mips::BZ_V;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000576 }
577}
578
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000579/// Adjust SP by Amount bytes.
580void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
581 MachineBasicBlock &MBB,
582 MachineBasicBlock::iterator I) const {
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000583 MipsABIInfo ABI = Subtarget.getABI();
Petar Jovanovic28e2b712015-08-28 17:53:26 +0000584 DebugLoc DL;
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000585 unsigned ADDiu = ABI.GetPtrAddiuOp();
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000586
Vasileios Kalintirisb3698a52015-04-02 10:14:54 +0000587 if (Amount == 0)
588 return;
589
Simon Dardis878c0b12016-06-14 13:39:43 +0000590 if (isInt<16>(Amount)) {
591 // addi sp, sp, amount
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000592 BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount);
Simon Dardis878c0b12016-06-14 13:39:43 +0000593 } else {
594 // For numbers which are not 16bit integers we synthesize Amount inline
595 // then add or subtract it from sp.
596 unsigned Opc = ABI.GetPtrAdduOp();
597 if (Amount < 0) {
598 Opc = ABI.GetPtrSubuOp();
599 Amount = -Amount;
600 }
Craig Topper062a2ba2014-04-25 05:30:21 +0000601 unsigned Reg = loadImmediate(Amount, MBB, I, DL, nullptr);
Simon Dardis878c0b12016-06-14 13:39:43 +0000602 BuildMI(MBB, I, DL, get(Opc), SP).addReg(SP).addReg(Reg, RegState::Kill);
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000603 }
604}
605
Akira Hatanakabf493942012-08-23 00:21:05 +0000606/// This function generates the sequence of instructions needed to get the
607/// result of adding register REG and immediate IMM.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000608unsigned MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
609 MachineBasicBlock::iterator II,
610 const DebugLoc &DL,
611 unsigned *NewImm) const {
Akira Hatanakabf493942012-08-23 00:21:05 +0000612 MipsAnalyzeImmediate AnalyzeImm;
Eric Christopher675cb4d2014-07-18 23:25:00 +0000613 const MipsSubtarget &STI = Subtarget;
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000614 MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
Akira Hatanakabf493942012-08-23 00:21:05 +0000615 unsigned Size = STI.isABI_N64() ? 64 : 32;
616 unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
617 unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000618 const TargetRegisterClass *RC = STI.isABI_N64() ?
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000619 &Mips::GPR64RegClass : &Mips::GPR32RegClass;
Akira Hatanakabf493942012-08-23 00:21:05 +0000620 bool LastInstrIsADDiu = NewImm;
621
622 const MipsAnalyzeImmediate::InstSeq &Seq =
623 AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu);
624 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
625
626 assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1)));
627
628 // The first instruction can be a LUi, which is different from other
629 // instructions (ADDiu, ORI and SLL) in that it does not have a register
630 // operand.
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000631 unsigned Reg = RegInfo.createVirtualRegister(RC);
632
Akira Hatanakabf493942012-08-23 00:21:05 +0000633 if (Inst->Opc == LUi)
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000634 BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd));
Akira Hatanakabf493942012-08-23 00:21:05 +0000635 else
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000636 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg)
Akira Hatanakabf493942012-08-23 00:21:05 +0000637 .addImm(SignExtend64<16>(Inst->ImmOpnd));
638
639 // Build the remaining instructions in Seq.
640 for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst)
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000641 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill)
Akira Hatanakabf493942012-08-23 00:21:05 +0000642 .addImm(SignExtend64<16>(Inst->ImmOpnd));
643
644 if (LastInstrIsADDiu)
645 *NewImm = Inst->ImmOpnd;
646
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000647 return Reg;
Akira Hatanakabf493942012-08-23 00:21:05 +0000648}
649
Akira Hatanaka067d8152013-05-13 17:43:19 +0000650unsigned MipsSEInstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000651 return (Opc == Mips::BEQ || Opc == Mips::BEQ_MM || Opc == Mips::BNE ||
652 Opc == Mips::BNE_MM || Opc == Mips::BGTZ || Opc == Mips::BGEZ ||
653 Opc == Mips::BLTZ || Opc == Mips::BLEZ || Opc == Mips::BEQ64 ||
654 Opc == Mips::BNE64 || Opc == Mips::BGTZ64 || Opc == Mips::BGEZ64 ||
655 Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 || Opc == Mips::BC1T ||
656 Opc == Mips::BC1F || Opc == Mips::B || Opc == Mips::J ||
Simon Atanasyana7999212018-08-29 14:53:55 +0000657 Opc == Mips::J_MM || Opc == Mips::B_MM || Opc == Mips::BEQZC_MM ||
Simon Dardisc2d3e382017-11-09 16:02:18 +0000658 Opc == Mips::BNEZC_MM || Opc == Mips::BEQC || Opc == Mips::BNEC ||
659 Opc == Mips::BLTC || Opc == Mips::BGEC || Opc == Mips::BLTUC ||
660 Opc == Mips::BGEUC || Opc == Mips::BGTZC || Opc == Mips::BLEZC ||
661 Opc == Mips::BGEZC || Opc == Mips::BLTZC || Opc == Mips::BEQZC ||
662 Opc == Mips::BNEZC || Opc == Mips::BEQZC64 || Opc == Mips::BNEZC64 ||
663 Opc == Mips::BEQC64 || Opc == Mips::BNEC64 || Opc == Mips::BGEC64 ||
664 Opc == Mips::BGEUC64 || Opc == Mips::BLTC64 || Opc == Mips::BLTUC64 ||
665 Opc == Mips::BGTZC64 || Opc == Mips::BGEZC64 ||
666 Opc == Mips::BLTZC64 || Opc == Mips::BLEZC64 || Opc == Mips::BC ||
667 Opc == Mips::BBIT0 || Opc == Mips::BBIT1 || Opc == Mips::BBIT032 ||
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000668 Opc == Mips::BBIT132 || Opc == Mips::BC_MMR6 ||
669 Opc == Mips::BEQC_MMR6 || Opc == Mips::BNEC_MMR6 ||
670 Opc == Mips::BLTC_MMR6 || Opc == Mips::BGEC_MMR6 ||
671 Opc == Mips::BLTUC_MMR6 || Opc == Mips::BGEUC_MMR6 ||
672 Opc == Mips::BGTZC_MMR6 || Opc == Mips::BLEZC_MMR6 ||
673 Opc == Mips::BGEZC_MMR6 || Opc == Mips::BLTZC_MMR6 ||
674 Opc == Mips::BEQZC_MMR6 || Opc == Mips::BNEZC_MMR6) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000675}
676
Akira Hatanaka067d8152013-05-13 17:43:19 +0000677void MipsSEInstrInfo::expandRetRA(MachineBasicBlock &MBB,
Daniel Sanders338513b2014-07-09 10:16:07 +0000678 MachineBasicBlock::iterator I) const {
Simon Dardis158956c2017-03-09 11:19:48 +0000679
680 MachineInstrBuilder MIB;
Daniel Sanders338513b2014-07-09 10:16:07 +0000681 if (Subtarget.isGP64bit())
Simon Dardis158956c2017-03-09 11:19:48 +0000682 MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn64))
683 .addReg(Mips::RA_64, RegState::Undef);
Daniel Sanders338513b2014-07-09 10:16:07 +0000684 else
Simon Dardis158956c2017-03-09 11:19:48 +0000685 MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn))
686 .addReg(Mips::RA, RegState::Undef);
687
688 // Retain any imp-use flags.
689 for (auto & MO : I->operands()) {
690 if (MO.isImplicit())
691 MIB.add(MO);
692 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000693}
694
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000695void MipsSEInstrInfo::expandERet(MachineBasicBlock &MBB,
696 MachineBasicBlock::iterator I) const {
697 BuildMI(MBB, I, I->getDebugLoc(), get(Mips::ERET));
698}
699
Akira Hatanaka4be04b12013-06-11 18:48:16 +0000700std::pair<bool, bool>
701MipsSEInstrInfo::compareOpndSize(unsigned Opc,
702 const MachineFunction &MF) const {
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000703 const MCInstrDesc &Desc = get(Opc);
704 assert(Desc.NumOperands == 2 && "Unary instruction expected.");
Akira Hatanaka4be04b12013-06-11 18:48:16 +0000705 const MipsRegisterInfo *RI = &getRegisterInfo();
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000706 unsigned DstRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 0, RI, MF));
707 unsigned SrcRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 1, RI, MF));
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000708
709 return std::make_pair(DstRegSize > SrcRegSize, DstRegSize < SrcRegSize);
710}
711
Akira Hatanaka16048332013-10-07 18:49:46 +0000712void MipsSEInstrInfo::expandPseudoMFHiLo(MachineBasicBlock &MBB,
713 MachineBasicBlock::iterator I,
714 unsigned NewOpc) const {
715 BuildMI(MBB, I, I->getDebugLoc(), get(NewOpc), I->getOperand(0).getReg());
716}
717
Akira Hatanaka06aff572013-10-15 01:48:30 +0000718void MipsSEInstrInfo::expandPseudoMTLoHi(MachineBasicBlock &MBB,
719 MachineBasicBlock::iterator I,
720 unsigned LoOpc,
721 unsigned HiOpc,
722 bool HasExplicitDef) const {
723 // Expand
724 // lo_hi pseudomtlohi $gpr0, $gpr1
725 // to these two instructions:
726 // mtlo $gpr0
727 // mthi $gpr1
728
729 DebugLoc DL = I->getDebugLoc();
730 const MachineOperand &SrcLo = I->getOperand(1), &SrcHi = I->getOperand(2);
731 MachineInstrBuilder LoInst = BuildMI(MBB, I, DL, get(LoOpc));
732 MachineInstrBuilder HiInst = BuildMI(MBB, I, DL, get(HiOpc));
Akira Hatanaka06aff572013-10-15 01:48:30 +0000733
734 // Add lo/hi registers if the mtlo/hi instructions created have explicit
735 // def registers.
736 if (HasExplicitDef) {
737 unsigned DstReg = I->getOperand(0).getReg();
738 unsigned DstLo = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
739 unsigned DstHi = getRegisterInfo().getSubReg(DstReg, Mips::sub_hi);
740 LoInst.addReg(DstLo, RegState::Define);
741 HiInst.addReg(DstHi, RegState::Define);
742 }
Daniel Sanders5e1d5a72016-01-12 15:15:14 +0000743
744 LoInst.addReg(SrcLo.getReg(), getKillRegState(SrcLo.isKill()));
745 HiInst.addReg(SrcHi.getReg(), getKillRegState(SrcHi.isKill()));
Akira Hatanaka06aff572013-10-15 01:48:30 +0000746}
747
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000748void MipsSEInstrInfo::expandCvtFPInt(MachineBasicBlock &MBB,
749 MachineBasicBlock::iterator I,
750 unsigned CvtOpc, unsigned MovOpc,
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000751 bool IsI64) const {
752 const MCInstrDesc &CvtDesc = get(CvtOpc), &MovDesc = get(MovOpc);
753 const MachineOperand &Dst = I->getOperand(0), &Src = I->getOperand(1);
754 unsigned DstReg = Dst.getReg(), SrcReg = Src.getReg(), TmpReg = DstReg;
755 unsigned KillSrc = getKillRegState(Src.isKill());
756 DebugLoc DL = I->getDebugLoc();
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000757 bool DstIsLarger, SrcIsLarger;
758
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000759 std::tie(DstIsLarger, SrcIsLarger) =
760 compareOpndSize(CvtOpc, *MBB.getParent());
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000761
762 if (DstIsLarger)
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000763 TmpReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000764
765 if (SrcIsLarger)
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000766 DstReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000767
768 BuildMI(MBB, I, DL, MovDesc, TmpReg).addReg(SrcReg, KillSrc);
769 BuildMI(MBB, I, DL, CvtDesc, DstReg).addReg(TmpReg, RegState::Kill);
770}
771
Akira Hatanaka067d8152013-05-13 17:43:19 +0000772void MipsSEInstrInfo::expandExtractElementF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000773 MachineBasicBlock::iterator I,
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000774 bool isMicroMips,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000775 bool FP64) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000776 unsigned DstReg = I->getOperand(0).getReg();
777 unsigned SrcReg = I->getOperand(1).getReg();
778 unsigned N = I->getOperand(2).getImm();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000779 DebugLoc dl = I->getDebugLoc();
780
781 assert(N < 2 && "Invalid immediate");
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000782 unsigned SubIdx = N ? Mips::sub_hi : Mips::sub_lo;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000783 unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx);
784
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000785 // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
786 // in MipsSEFrameLowering.cpp.
787 assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
788
789 // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
790 // in MipsSEFrameLowering.cpp.
791 assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
792
793 if (SubIdx == Mips::sub_hi && Subtarget.hasMTHC1()) {
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000794 // FIXME: Strictly speaking MFHC1 only reads the top 32-bits however, we
795 // claim to read the whole 64-bits as part of a white lie used to
Daniel Sanders059e4b12014-03-10 15:01:57 +0000796 // temporarily work around a widespread bug in the -mfp64 support.
797 // The problem is that none of the 32-bit fpu ops mention the fact
798 // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
799 // requires a major overhaul of the FPU implementation which can't
800 // be done right now due to time constraints.
Daniel Sanders61c76cc2014-03-12 13:35:43 +0000801 // MFHC1 is one of two instructions that are affected since they are
802 // the only instructions that don't read the lower 32-bits.
803 // We therefore pretend that it reads the bottom 32-bits to
804 // artificially create a dependency and prevent the scheduler
805 // changing the behaviour of the code.
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000806 BuildMI(MBB, I, dl,
807 get(isMicroMips ? (FP64 ? Mips::MFHC1_D64_MM : Mips::MFHC1_D32_MM)
808 : (FP64 ? Mips::MFHC1_D64 : Mips::MFHC1_D32)),
809 DstReg)
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000810 .addReg(SrcReg);
Daniel Sanders059e4b12014-03-10 15:01:57 +0000811 } else
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000812 BuildMI(MBB, I, dl, get(Mips::MFC1), DstReg).addReg(SubReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000813}
814
Akira Hatanaka067d8152013-05-13 17:43:19 +0000815void MipsSEInstrInfo::expandBuildPairF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000816 MachineBasicBlock::iterator I,
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000817 bool isMicroMips, bool FP64) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000818 unsigned DstReg = I->getOperand(0).getReg();
819 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg();
820 const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1);
821 DebugLoc dl = I->getDebugLoc();
822 const TargetRegisterInfo &TRI = getRegisterInfo();
823
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000824 // When mthc1 is available, use:
Daniel Sanders08d3cd12013-11-18 13:12:43 +0000825 // mtc1 Lo, $fp
826 // mthc1 Hi, $fp
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000827 //
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000828 // Otherwise, for O32 FPXX ABI:
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000829 // spill + reload via ldc1
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000830 // This case is handled by the frame lowering code.
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000831 //
832 // Otherwise, for FP32:
833 // mtc1 Lo, $fp
834 // mtc1 Hi, $fp + 1
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000835 //
836 // The case where dmtc1 is available doesn't need to be handled here
837 // because it never creates a BuildPairF64 node.
Daniel Sanders08d3cd12013-11-18 13:12:43 +0000838
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000839 // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
840 // in MipsSEFrameLowering.cpp.
841 assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
842
843 // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
844 // in MipsSEFrameLowering.cpp.
845 assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
846
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000847 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_lo))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000848 .addReg(LoReg);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000849
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000850 if (Subtarget.hasMTHC1()) {
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000851 // FIXME: The .addReg(DstReg) is a white lie used to temporarily work
852 // around a widespread bug in the -mfp64 support.
Daniel Sanders61c76cc2014-03-12 13:35:43 +0000853 // The problem is that none of the 32-bit fpu ops mention the fact
854 // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
855 // requires a major overhaul of the FPU implementation which can't
856 // be done right now due to time constraints.
857 // MTHC1 is one of two instructions that are affected since they are
858 // the only instructions that don't read the lower 32-bits.
859 // We therefore pretend that it reads the bottom 32-bits to
860 // artificially create a dependency and prevent the scheduler
861 // changing the behaviour of the code.
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000862 BuildMI(MBB, I, dl,
863 get(isMicroMips ? (FP64 ? Mips::MTHC1_D64_MM : Mips::MTHC1_D32_MM)
864 : (FP64 ? Mips::MTHC1_D64 : Mips::MTHC1_D32)),
865 DstReg)
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000866 .addReg(DstReg)
867 .addReg(HiReg);
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000868 } else if (Subtarget.isABI_FPXX())
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000869 llvm_unreachable("BuildPairF64 not expanded in frame lowering code!");
870 else
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000871 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_hi))
872 .addReg(HiReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000873}
Akira Hatanakafab89292012-08-02 18:21:47 +0000874
Akira Hatanaka067d8152013-05-13 17:43:19 +0000875void MipsSEInstrInfo::expandEhReturn(MachineBasicBlock &MBB,
Akira Hatanakac0b02062013-01-30 00:26:49 +0000876 MachineBasicBlock::iterator I) const {
877 // This pseudo instruction is generated as part of the lowering of
878 // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and
879 // indirect jump to TargetReg
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000880 MipsABIInfo ABI = Subtarget.getABI();
881 unsigned ADDU = ABI.GetPtrAdduOp();
Eric Christopher675cb4d2014-07-18 23:25:00 +0000882 unsigned SP = Subtarget.isGP64bit() ? Mips::SP_64 : Mips::SP;
883 unsigned RA = Subtarget.isGP64bit() ? Mips::RA_64 : Mips::RA;
884 unsigned T9 = Subtarget.isGP64bit() ? Mips::T9_64 : Mips::T9;
885 unsigned ZERO = Subtarget.isGP64bit() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakac0b02062013-01-30 00:26:49 +0000886 unsigned OffsetReg = I->getOperand(0).getReg();
887 unsigned TargetReg = I->getOperand(1).getReg();
888
Akira Hatanaka44ff81d2013-07-22 18:52:22 +0000889 // addu $ra, $v0, $zero
Akira Hatanakac0b02062013-01-30 00:26:49 +0000890 // addu $sp, $sp, $v1
Daniel Sanders338513b2014-07-09 10:16:07 +0000891 // jr $ra (via RetRA)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000892 const TargetMachine &TM = MBB.getParent()->getTarget();
Rafael Espindolab30e66b2016-06-28 14:33:28 +0000893 if (TM.isPositionIndependent())
Eric Christopher09455d92015-01-08 18:18:50 +0000894 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), T9)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000895 .addReg(TargetReg)
896 .addReg(ZERO);
Eric Christopher09455d92015-01-08 18:18:50 +0000897 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), RA)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000898 .addReg(TargetReg)
899 .addReg(ZERO);
Eric Christopher09455d92015-01-08 18:18:50 +0000900 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), SP).addReg(SP).addReg(OffsetReg);
Daniel Sanders338513b2014-07-09 10:16:07 +0000901 expandRetRA(MBB, I);
Akira Hatanakac0b02062013-01-30 00:26:49 +0000902}
903
Eric Christopher675cb4d2014-07-18 23:25:00 +0000904const MipsInstrInfo *llvm::createMipsSEInstrInfo(const MipsSubtarget &STI) {
905 return new MipsSEInstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +0000906}