Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the IRTranslator class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
| 14 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/SmallSet.h" |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallVector.h" |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Analysis.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/TargetPassConfig.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 24 | #include "llvm/IR/Constant.h" |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 25 | #include "llvm/IR/DebugInfo.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 26 | #include "llvm/IR/Function.h" |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 27 | #include "llvm/IR/GetElementPtrTypeIterator.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 28 | #include "llvm/IR/IntrinsicInst.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Type.h" |
| 30 | #include "llvm/IR/Value.h" |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetFrameLowering.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetIntrinsicInfo.h" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetLowering.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 34 | |
| 35 | #define DEBUG_TYPE "irtranslator" |
| 36 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
| 39 | char IRTranslator::ID = 0; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 40 | INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
| 41 | false, false) |
| 42 | INITIALIZE_PASS_DEPENDENCY(TargetPassConfig) |
| 43 | INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI", |
Tim Northover | 884b47e | 2016-07-26 03:29:18 +0000 | [diff] [blame] | 44 | false, false) |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 45 | |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 46 | static void reportTranslationError(const Value &V, const Twine &Message) { |
| 47 | std::string ErrStorage; |
| 48 | raw_string_ostream Err(ErrStorage); |
| 49 | Err << Message << ": " << V << '\n'; |
| 50 | report_fatal_error(Err.str()); |
| 51 | } |
| 52 | |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 53 | IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) { |
Quentin Colombet | 39293d3 | 2016-03-08 01:38:55 +0000 | [diff] [blame] | 54 | initializeIRTranslatorPass(*PassRegistry::getPassRegistry()); |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 55 | } |
| 56 | |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 57 | void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const { |
| 58 | AU.addRequired<TargetPassConfig>(); |
| 59 | MachineFunctionPass::getAnalysisUsage(AU); |
| 60 | } |
| 61 | |
| 62 | |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 63 | unsigned IRTranslator::getOrCreateVReg(const Value &Val) { |
| 64 | unsigned &ValReg = ValToVReg[&Val]; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 65 | |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 66 | if (ValReg) |
| 67 | return ValReg; |
| 68 | |
| 69 | // Fill ValRegsSequence with the sequence of registers |
| 70 | // we need to concat together to produce the value. |
| 71 | assert(Val.getType()->isSized() && |
| 72 | "Don't know how to create an empty vreg"); |
| 73 | unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL}); |
| 74 | ValReg = VReg; |
| 75 | |
| 76 | if (auto CV = dyn_cast<Constant>(&Val)) { |
| 77 | bool Success = translate(*CV, VReg); |
| 78 | if (!Success) { |
| 79 | if (!TPC->isGlobalISelAbortEnabled()) { |
| 80 | MF->getProperties().set( |
| 81 | MachineFunctionProperties::Property::FailedISel); |
| 82 | return VReg; |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 83 | } |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 84 | reportTranslationError(Val, "unable to translate constant"); |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 85 | } |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 86 | } |
Tim Northover | 7f3ad2e | 2017-01-20 23:25:17 +0000 | [diff] [blame] | 87 | |
Tim Northover | 9e35f1e | 2017-01-25 20:58:22 +0000 | [diff] [blame] | 88 | return VReg; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 91 | int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) { |
| 92 | if (FrameIndices.find(&AI) != FrameIndices.end()) |
| 93 | return FrameIndices[&AI]; |
| 94 | |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 95 | unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType()); |
| 96 | unsigned Size = |
| 97 | ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue(); |
| 98 | |
| 99 | // Always allocate at least one byte. |
| 100 | Size = std::max(Size, 1u); |
| 101 | |
| 102 | unsigned Alignment = AI.getAlignment(); |
| 103 | if (!Alignment) |
| 104 | Alignment = DL->getABITypeAlignment(AI.getAllocatedType()); |
| 105 | |
| 106 | int &FI = FrameIndices[&AI]; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 107 | FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 108 | return FI; |
| 109 | } |
| 110 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 111 | unsigned IRTranslator::getMemOpAlignment(const Instruction &I) { |
| 112 | unsigned Alignment = 0; |
| 113 | Type *ValTy = nullptr; |
| 114 | if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) { |
| 115 | Alignment = SI->getAlignment(); |
| 116 | ValTy = SI->getValueOperand()->getType(); |
| 117 | } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) { |
| 118 | Alignment = LI->getAlignment(); |
| 119 | ValTy = LI->getType(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 120 | } else if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 121 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 122 | MachineFunctionProperties::Property::FailedISel); |
| 123 | return 1; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 124 | } else |
| 125 | llvm_unreachable("unhandled memory instruction"); |
| 126 | |
| 127 | return Alignment ? Alignment : DL->getABITypeAlignment(ValTy); |
| 128 | } |
| 129 | |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 130 | MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) { |
| 131 | MachineBasicBlock *&MBB = BBToMBB[&BB]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 132 | if (!MBB) { |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 133 | MBB = MF->CreateMachineBasicBlock(&BB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 134 | MF->push_back(MBB); |
Kristof Beyls | a983e7c | 2017-01-05 13:27:52 +0000 | [diff] [blame] | 135 | |
| 136 | if (BB.hasAddressTaken()) |
| 137 | MBB->setHasAddressTaken(); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 138 | } |
| 139 | return *MBB; |
| 140 | } |
| 141 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 142 | void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) { |
| 143 | assert(NewPred && "new predecessor must be a real MachineBasicBlock"); |
| 144 | MachinePreds[Edge].push_back(NewPred); |
| 145 | } |
| 146 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 147 | bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U, |
| 148 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 149 | // FIXME: handle signed/unsigned wrapping flags. |
| 150 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 151 | // Get or create a virtual register for each value. |
| 152 | // Unless the value is a Constant => loadimm cst? |
| 153 | // or inline constant each time? |
| 154 | // Creation of a virtual register needs to have a size. |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 155 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 156 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 157 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 158 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 159 | return true; |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 160 | } |
| 161 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 162 | bool IRTranslator::translateCompare(const User &U, |
| 163 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 164 | const CmpInst *CI = dyn_cast<CmpInst>(&U); |
| 165 | unsigned Op0 = getOrCreateVReg(*U.getOperand(0)); |
| 166 | unsigned Op1 = getOrCreateVReg(*U.getOperand(1)); |
| 167 | unsigned Res = getOrCreateVReg(U); |
| 168 | CmpInst::Predicate Pred = |
| 169 | CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>( |
| 170 | cast<ConstantExpr>(U).getPredicate()); |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 171 | |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 172 | if (CmpInst::isIntPredicate(Pred)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 173 | MIRBuilder.buildICmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 174 | else |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 175 | MIRBuilder.buildFCmp(Pred, Res, Op0, Op1); |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 176 | |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 177 | return true; |
| 178 | } |
| 179 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 180 | bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 181 | const ReturnInst &RI = cast<ReturnInst>(U); |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 182 | const Value *Ret = RI.getReturnValue(); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 183 | // The target may mess up with the insertion point, but |
| 184 | // this is not important as a return is the last instruction |
| 185 | // of the block anyway. |
Tom Stellard | b72a65f | 2016-04-14 17:23:33 +0000 | [diff] [blame] | 186 | return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 189 | bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 190 | const BranchInst &BrInst = cast<BranchInst>(U); |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 191 | unsigned Succ = 0; |
| 192 | if (!BrInst.isUnconditional()) { |
| 193 | // We want a G_BRCOND to the true BB followed by an unconditional branch. |
| 194 | unsigned Tst = getOrCreateVReg(*BrInst.getCondition()); |
| 195 | const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++)); |
| 196 | MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 197 | MIRBuilder.buildBrCond(Tst, TrueBB); |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 198 | } |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 199 | |
| 200 | const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ)); |
| 201 | MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt); |
| 202 | MIRBuilder.buildBr(TgtBB); |
| 203 | |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 204 | // Link successors. |
| 205 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 206 | for (const BasicBlock *Succ : BrInst.successors()) |
| 207 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 208 | return true; |
| 209 | } |
| 210 | |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 211 | bool IRTranslator::translateSwitch(const User &U, |
| 212 | MachineIRBuilder &MIRBuilder) { |
| 213 | // For now, just translate as a chain of conditional branches. |
| 214 | // FIXME: could we share most of the logic/code in |
| 215 | // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel? |
| 216 | // At first sight, it seems most of the logic in there is independent of |
| 217 | // SelectionDAG-specifics and a lot of work went in to optimize switch |
| 218 | // lowering in there. |
| 219 | |
| 220 | const SwitchInst &SwInst = cast<SwitchInst>(U); |
| 221 | const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 222 | const BasicBlock *OrigBB = SwInst.getParent(); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 223 | |
| 224 | LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL); |
| 225 | for (auto &CaseIt : SwInst.cases()) { |
| 226 | const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue()); |
| 227 | const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1); |
| 228 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 229 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 230 | const BasicBlock *TrueBB = CaseIt.getCaseSuccessor(); |
| 231 | MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 232 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 233 | MIRBuilder.buildBrCond(Tst, TrueMBB); |
| 234 | CurMBB.addSuccessor(&TrueMBB); |
| 235 | addMachineCFGPred({OrigBB, TrueBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 236 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 237 | MachineBasicBlock *FalseMBB = |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 238 | MF->CreateMachineBasicBlock(SwInst.getParent()); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 239 | MF->push_back(FalseMBB); |
| 240 | MIRBuilder.buildBr(*FalseMBB); |
| 241 | CurMBB.addSuccessor(FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 242 | |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 243 | MIRBuilder.setMBB(*FalseMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 244 | } |
| 245 | // handle default case |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 246 | const BasicBlock *DefaultBB = SwInst.getDefaultDest(); |
| 247 | MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB); |
| 248 | MIRBuilder.buildBr(DefaultMBB); |
| 249 | MachineBasicBlock &CurMBB = MIRBuilder.getMBB(); |
| 250 | CurMBB.addSuccessor(&DefaultMBB); |
| 251 | addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB); |
Kristof Beyls | eced071 | 2017-01-05 11:28:51 +0000 | [diff] [blame] | 252 | |
| 253 | return true; |
| 254 | } |
| 255 | |
Kristof Beyls | 65a12c0 | 2017-01-30 09:13:18 +0000 | [diff] [blame] | 256 | bool IRTranslator::translateIndirectBr(const User &U, |
| 257 | MachineIRBuilder &MIRBuilder) { |
| 258 | const IndirectBrInst &BrInst = cast<IndirectBrInst>(U); |
| 259 | |
| 260 | const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress()); |
| 261 | MIRBuilder.buildBrIndirect(Tgt); |
| 262 | |
| 263 | // Link successors. |
| 264 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 265 | for (const BasicBlock *Succ : BrInst.successors()) |
| 266 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 267 | |
| 268 | return true; |
| 269 | } |
| 270 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 271 | bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 272 | const LoadInst &LI = cast<LoadInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 273 | |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 274 | auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile |
| 275 | : MachineMemOperand::MONone; |
| 276 | Flags |= MachineMemOperand::MOLoad; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 277 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 278 | unsigned Res = getOrCreateVReg(LI); |
| 279 | unsigned Addr = getOrCreateVReg(*LI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 280 | LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 281 | MIRBuilder.buildLoad( |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 282 | Res, Addr, |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 283 | *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()), |
| 284 | Flags, DL->getTypeStoreSize(LI.getType()), |
Tim Northover | 48dfa1a | 2017-02-13 22:14:16 +0000 | [diff] [blame] | 285 | getMemOpAlignment(LI), AAMDNodes(), nullptr, |
| 286 | LI.getSynchScope(), LI.getOrdering())); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 287 | return true; |
| 288 | } |
| 289 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 290 | bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 291 | const StoreInst &SI = cast<StoreInst>(U); |
Tim Northover | 7152dca | 2016-10-19 15:55:06 +0000 | [diff] [blame] | 292 | auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile |
| 293 | : MachineMemOperand::MONone; |
| 294 | Flags |= MachineMemOperand::MOStore; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 295 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 296 | unsigned Val = getOrCreateVReg(*SI.getValueOperand()); |
| 297 | unsigned Addr = getOrCreateVReg(*SI.getPointerOperand()); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 298 | LLT VTy{*SI.getValueOperand()->getType(), *DL}, |
| 299 | PTy{*SI.getPointerOperand()->getType(), *DL}; |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 300 | |
| 301 | MIRBuilder.buildStore( |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 302 | Val, Addr, |
| 303 | *MF->getMachineMemOperand( |
| 304 | MachinePointerInfo(SI.getPointerOperand()), Flags, |
| 305 | DL->getTypeStoreSize(SI.getValueOperand()->getType()), |
Tim Northover | 48dfa1a | 2017-02-13 22:14:16 +0000 | [diff] [blame] | 306 | getMemOpAlignment(SI), AAMDNodes(), nullptr, SI.getSynchScope(), |
| 307 | SI.getOrdering())); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 308 | return true; |
| 309 | } |
| 310 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 311 | bool IRTranslator::translateExtractValue(const User &U, |
| 312 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 313 | const Value *Src = U.getOperand(0); |
| 314 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 315 | SmallVector<Value *, 1> Indices; |
| 316 | |
| 317 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 318 | // usual array element rather than looking into the actual aggregate. |
| 319 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 320 | |
| 321 | if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) { |
| 322 | for (auto Idx : EVI->indices()) |
| 323 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 324 | } else { |
| 325 | for (unsigned i = 1; i < U.getNumOperands(); ++i) |
| 326 | Indices.push_back(U.getOperand(i)); |
| 327 | } |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 328 | |
| 329 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 330 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 331 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 332 | MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src)); |
Tim Northover | 6f80b08 | 2016-08-19 17:47:05 +0000 | [diff] [blame] | 333 | |
| 334 | return true; |
| 335 | } |
| 336 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 337 | bool IRTranslator::translateInsertValue(const User &U, |
| 338 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 339 | const Value *Src = U.getOperand(0); |
| 340 | Type *Int32Ty = Type::getInt32Ty(U.getContext()); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 341 | SmallVector<Value *, 1> Indices; |
| 342 | |
| 343 | // getIndexedOffsetInType is designed for GEPs, so the first index is the |
| 344 | // usual array element rather than looking into the actual aggregate. |
| 345 | Indices.push_back(ConstantInt::get(Int32Ty, 0)); |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 346 | |
| 347 | if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) { |
| 348 | for (auto Idx : IVI->indices()) |
| 349 | Indices.push_back(ConstantInt::get(Int32Ty, Idx)); |
| 350 | } else { |
| 351 | for (unsigned i = 2; i < U.getNumOperands(); ++i) |
| 352 | Indices.push_back(U.getOperand(i)); |
| 353 | } |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 354 | |
| 355 | uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices); |
| 356 | |
Tim Northover | b604622 | 2016-08-19 20:09:03 +0000 | [diff] [blame] | 357 | unsigned Res = getOrCreateVReg(U); |
| 358 | const Value &Inserted = *U.getOperand(1); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 359 | MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted), |
| 360 | Offset); |
Tim Northover | bbbfb1c | 2016-08-19 20:08:55 +0000 | [diff] [blame] | 361 | |
| 362 | return true; |
| 363 | } |
| 364 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 365 | bool IRTranslator::translateSelect(const User &U, |
| 366 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 367 | MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)), |
| 368 | getOrCreateVReg(*U.getOperand(1)), |
| 369 | getOrCreateVReg(*U.getOperand(2))); |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 370 | return true; |
| 371 | } |
| 372 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 373 | bool IRTranslator::translateBitCast(const User &U, |
| 374 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 375 | if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 376 | unsigned &Reg = ValToVReg[&U]; |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 377 | if (Reg) |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 378 | MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0))); |
Tim Northover | 7552ef5 | 2016-08-10 16:51:14 +0000 | [diff] [blame] | 379 | else |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 380 | Reg = getOrCreateVReg(*U.getOperand(0)); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 381 | return true; |
| 382 | } |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 383 | return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 384 | } |
| 385 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 386 | bool IRTranslator::translateCast(unsigned Opcode, const User &U, |
| 387 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 388 | unsigned Op = getOrCreateVReg(*U.getOperand(0)); |
| 389 | unsigned Res = getOrCreateVReg(U); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 390 | MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 391 | return true; |
| 392 | } |
| 393 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 394 | bool IRTranslator::translateGetElementPtr(const User &U, |
| 395 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 396 | // FIXME: support vector GEPs. |
| 397 | if (U.getType()->isVectorTy()) |
| 398 | return false; |
| 399 | |
| 400 | Value &Op0 = *U.getOperand(0); |
| 401 | unsigned BaseReg = getOrCreateVReg(Op0); |
Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 402 | LLT PtrTy{*Op0.getType(), *DL}; |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 403 | unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace()); |
| 404 | LLT OffsetTy = LLT::scalar(PtrSize); |
| 405 | |
| 406 | int64_t Offset = 0; |
| 407 | for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U); |
| 408 | GTI != E; ++GTI) { |
| 409 | const Value *Idx = GTI.getOperand(); |
Peter Collingbourne | 25a4075 | 2016-12-02 02:55:30 +0000 | [diff] [blame] | 410 | if (StructType *StTy = GTI.getStructTypeOrNull()) { |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 411 | unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); |
| 412 | Offset += DL->getStructLayout(StTy)->getElementOffset(Field); |
| 413 | continue; |
| 414 | } else { |
| 415 | uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); |
| 416 | |
| 417 | // If this is a scalar constant or a splat vector of constants, |
| 418 | // handle it quickly. |
| 419 | if (const auto *CI = dyn_cast<ConstantInt>(Idx)) { |
| 420 | Offset += ElementSize * CI->getSExtValue(); |
| 421 | continue; |
| 422 | } |
| 423 | |
| 424 | if (Offset != 0) { |
| 425 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 426 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 427 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 428 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 429 | |
| 430 | BaseReg = NewBaseReg; |
| 431 | Offset = 0; |
| 432 | } |
| 433 | |
| 434 | // N = N + Idx * ElementSize; |
| 435 | unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 436 | MIRBuilder.buildConstant(ElementSizeReg, ElementSize); |
| 437 | |
| 438 | unsigned IdxReg = getOrCreateVReg(*Idx); |
| 439 | if (MRI->getType(IdxReg) != OffsetTy) { |
| 440 | unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 441 | MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg); |
| 442 | IdxReg = NewIdxReg; |
| 443 | } |
| 444 | |
| 445 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 446 | MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg); |
| 447 | |
| 448 | unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy); |
| 449 | MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg); |
| 450 | BaseReg = NewBaseReg; |
| 451 | } |
| 452 | } |
| 453 | |
| 454 | if (Offset != 0) { |
| 455 | unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy); |
| 456 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 457 | MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg); |
| 458 | return true; |
| 459 | } |
| 460 | |
| 461 | MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg); |
| 462 | return true; |
| 463 | } |
| 464 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame] | 465 | bool IRTranslator::translateMemfunc(const CallInst &CI, |
| 466 | MachineIRBuilder &MIRBuilder, |
| 467 | unsigned ID) { |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 468 | LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL}; |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame] | 469 | Type *DstTy = CI.getArgOperand(0)->getType(); |
| 470 | if (cast<PointerType>(DstTy)->getAddressSpace() != 0 || |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 471 | SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0)) |
| 472 | return false; |
| 473 | |
| 474 | SmallVector<CallLowering::ArgInfo, 8> Args; |
| 475 | for (int i = 0; i < 3; ++i) { |
| 476 | const auto &Arg = CI.getArgOperand(i); |
| 477 | Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType()); |
| 478 | } |
| 479 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame] | 480 | const char *Callee; |
| 481 | switch (ID) { |
| 482 | case Intrinsic::memmove: |
| 483 | case Intrinsic::memcpy: { |
| 484 | Type *SrcTy = CI.getArgOperand(1)->getType(); |
| 485 | if(cast<PointerType>(SrcTy)->getAddressSpace() != 0) |
| 486 | return false; |
| 487 | Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove"; |
| 488 | break; |
| 489 | } |
| 490 | case Intrinsic::memset: |
| 491 | Callee = "memset"; |
| 492 | break; |
| 493 | default: |
| 494 | return false; |
| 495 | } |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 496 | |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame] | 497 | return CLI->lowerCall(MIRBuilder, MachineOperand::CreateES(Callee), |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 498 | CallLowering::ArgInfo(0, CI.getType()), Args); |
| 499 | } |
Tim Northover | a7653b3 | 2016-09-12 11:20:22 +0000 | [diff] [blame] | 500 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 501 | void IRTranslator::getStackGuard(unsigned DstReg, |
| 502 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | d8b8558 | 2017-01-27 21:31:24 +0000 | [diff] [blame] | 503 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
| 504 | MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF)); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 505 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD); |
| 506 | MIB.addDef(DstReg); |
| 507 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 508 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 509 | Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 510 | if (!Global) |
| 511 | return; |
| 512 | |
| 513 | MachinePointerInfo MPInfo(Global); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 514 | MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 515 | auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | |
| 516 | MachineMemOperand::MODereferenceable; |
| 517 | *MemRefs = |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 518 | MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8, |
| 519 | DL->getPointerABIAlignment()); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 520 | MIB.setMemRefs(MemRefs, MemRefs + 1); |
| 521 | } |
| 522 | |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 523 | bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op, |
| 524 | MachineIRBuilder &MIRBuilder) { |
| 525 | LLT Ty{*CI.getOperand(0)->getType(), *DL}; |
| 526 | LLT s1 = LLT::scalar(1); |
| 527 | unsigned Width = Ty.getSizeInBits(); |
| 528 | unsigned Res = MRI->createGenericVirtualRegister(Ty); |
| 529 | unsigned Overflow = MRI->createGenericVirtualRegister(s1); |
| 530 | auto MIB = MIRBuilder.buildInstr(Op) |
| 531 | .addDef(Res) |
| 532 | .addDef(Overflow) |
| 533 | .addUse(getOrCreateVReg(*CI.getOperand(0))) |
| 534 | .addUse(getOrCreateVReg(*CI.getOperand(1))); |
| 535 | |
| 536 | if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) { |
| 537 | unsigned Zero = MRI->createGenericVirtualRegister(s1); |
| 538 | EntryBuilder.buildConstant(Zero, 0); |
| 539 | MIB.addUse(Zero); |
| 540 | } |
| 541 | |
| 542 | MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width); |
| 543 | return true; |
| 544 | } |
| 545 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 546 | bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID, |
| 547 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 548 | switch (ID) { |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 549 | default: |
| 550 | break; |
Tim Northover | 0e01170 | 2017-02-10 19:10:38 +0000 | [diff] [blame] | 551 | case Intrinsic::lifetime_start: |
| 552 | case Intrinsic::lifetime_end: |
| 553 | // Stack coloring is not enabled in O0 (which we care about now) so we can |
| 554 | // drop these. Make sure someone notices when we start compiling at higher |
| 555 | // opts though. |
| 556 | if (MF->getTarget().getOptLevel() != CodeGenOpt::None) |
| 557 | return false; |
| 558 | return true; |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 559 | case Intrinsic::dbg_declare: { |
| 560 | const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI); |
| 561 | assert(DI.getVariable() && "Missing variable"); |
| 562 | |
| 563 | const Value *Address = DI.getAddress(); |
| 564 | if (!Address || isa<UndefValue>(Address)) { |
| 565 | DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); |
| 566 | return true; |
| 567 | } |
| 568 | |
| 569 | unsigned Reg = getOrCreateVReg(*Address); |
| 570 | auto RegDef = MRI->def_instr_begin(Reg); |
| 571 | assert(DI.getVariable()->isValidLocationForIntrinsic( |
| 572 | MIRBuilder.getDebugLoc()) && |
| 573 | "Expected inlined-at fields to agree"); |
| 574 | |
| 575 | if (RegDef != MRI->def_instr_end() && |
| 576 | RegDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) { |
| 577 | MIRBuilder.buildFIDbgValue(RegDef->getOperand(1).getIndex(), |
| 578 | DI.getVariable(), DI.getExpression()); |
| 579 | } else |
| 580 | MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression()); |
Tim Northover | b58346f | 2016-12-08 22:44:13 +0000 | [diff] [blame] | 581 | return true; |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 582 | } |
Tim Northover | d0d025a | 2017-02-07 20:08:59 +0000 | [diff] [blame] | 583 | case Intrinsic::vaend: |
| 584 | // No target I know of cares about va_end. Certainly no in-tree target |
| 585 | // does. Simplest intrinsic ever! |
| 586 | return true; |
Tim Northover | f19d467 | 2017-02-08 17:57:20 +0000 | [diff] [blame] | 587 | case Intrinsic::vastart: { |
| 588 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 589 | Value *Ptr = CI.getArgOperand(0); |
| 590 | unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8; |
| 591 | |
| 592 | MIRBuilder.buildInstr(TargetOpcode::G_VASTART) |
| 593 | .addUse(getOrCreateVReg(*Ptr)) |
| 594 | .addMemOperand(MF->getMachineMemOperand( |
| 595 | MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0)); |
| 596 | return true; |
| 597 | } |
Tim Northover | 09aac4a | 2017-01-26 23:39:14 +0000 | [diff] [blame] | 598 | case Intrinsic::dbg_value: { |
| 599 | // This form of DBG_VALUE is target-independent. |
| 600 | const DbgValueInst &DI = cast<DbgValueInst>(CI); |
| 601 | const Value *V = DI.getValue(); |
| 602 | assert(DI.getVariable()->isValidLocationForIntrinsic( |
| 603 | MIRBuilder.getDebugLoc()) && |
| 604 | "Expected inlined-at fields to agree"); |
| 605 | if (!V) { |
| 606 | // Currently the optimizer can produce this; insert an undef to |
| 607 | // help debugging. Probably the optimizer should not do this. |
| 608 | MIRBuilder.buildIndirectDbgValue(0, DI.getOffset(), DI.getVariable(), |
| 609 | DI.getExpression()); |
| 610 | } else if (const auto *CI = dyn_cast<Constant>(V)) { |
| 611 | MIRBuilder.buildConstDbgValue(*CI, DI.getOffset(), DI.getVariable(), |
| 612 | DI.getExpression()); |
| 613 | } else { |
| 614 | unsigned Reg = getOrCreateVReg(*V); |
| 615 | // FIXME: This does not handle register-indirect values at offset 0. The |
| 616 | // direct/indirect thing shouldn't really be handled by something as |
| 617 | // implicit as reg+noreg vs reg+imm in the first palce, but it seems |
| 618 | // pretty baked in right now. |
| 619 | if (DI.getOffset() != 0) |
| 620 | MIRBuilder.buildIndirectDbgValue(Reg, DI.getOffset(), DI.getVariable(), |
| 621 | DI.getExpression()); |
| 622 | else |
| 623 | MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), |
| 624 | DI.getExpression()); |
| 625 | } |
| 626 | return true; |
| 627 | } |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 628 | case Intrinsic::uadd_with_overflow: |
| 629 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder); |
| 630 | case Intrinsic::sadd_with_overflow: |
| 631 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder); |
| 632 | case Intrinsic::usub_with_overflow: |
| 633 | return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder); |
| 634 | case Intrinsic::ssub_with_overflow: |
| 635 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder); |
| 636 | case Intrinsic::umul_with_overflow: |
| 637 | return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder); |
| 638 | case Intrinsic::smul_with_overflow: |
| 639 | return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder); |
Tim Northover | b38b4e2 | 2017-02-08 23:23:32 +0000 | [diff] [blame] | 640 | case Intrinsic::pow: |
| 641 | MIRBuilder.buildInstr(TargetOpcode::G_FPOW) |
| 642 | .addDef(getOrCreateVReg(CI)) |
| 643 | .addUse(getOrCreateVReg(*CI.getArgOperand(0))) |
| 644 | .addUse(getOrCreateVReg(*CI.getArgOperand(1))); |
| 645 | return true; |
Tim Northover | 3f18603 | 2016-10-18 20:03:45 +0000 | [diff] [blame] | 646 | case Intrinsic::memcpy: |
Tim Northover | 79f43f1 | 2017-01-30 19:33:07 +0000 | [diff] [blame] | 647 | case Intrinsic::memmove: |
| 648 | case Intrinsic::memset: |
| 649 | return translateMemfunc(CI, MIRBuilder, ID); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 650 | case Intrinsic::eh_typeid_for: { |
| 651 | GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0)); |
| 652 | unsigned Reg = getOrCreateVReg(CI); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 653 | unsigned TypeID = MF->getTypeIDFor(GV); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 654 | MIRBuilder.buildConstant(Reg, TypeID); |
| 655 | return true; |
| 656 | } |
Tim Northover | 6e90430 | 2016-10-18 20:03:51 +0000 | [diff] [blame] | 657 | case Intrinsic::objectsize: { |
| 658 | // If we don't know by now, we're never going to know. |
| 659 | const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1)); |
| 660 | |
| 661 | MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0); |
| 662 | return true; |
| 663 | } |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 664 | case Intrinsic::stackguard: |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 665 | getStackGuard(getOrCreateVReg(CI), MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 666 | return true; |
| 667 | case Intrinsic::stackprotector: { |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 668 | LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL}; |
| 669 | unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 670 | getStackGuard(GuardVal, MIRBuilder); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 671 | |
| 672 | AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1)); |
| 673 | MIRBuilder.buildStore( |
| 674 | GuardVal, getOrCreateVReg(*Slot), |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 675 | *MF->getMachineMemOperand( |
| 676 | MachinePointerInfo::getFixedStack(*MF, |
| 677 | getOrCreateFrameIndex(*Slot)), |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 678 | MachineMemOperand::MOStore | MachineMemOperand::MOVolatile, |
| 679 | PtrTy.getSizeInBits() / 8, 8)); |
| 680 | return true; |
| 681 | } |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 682 | } |
Tim Northover | 1e656ec | 2016-12-08 22:44:00 +0000 | [diff] [blame] | 683 | return false; |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 684 | } |
| 685 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 686 | bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 687 | const CallInst &CI = cast<CallInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 688 | auto TII = MF->getTarget().getIntrinsicInfo(); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 689 | const Function *F = CI.getCalledFunction(); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 690 | |
Tim Northover | 3babfef | 2017-01-19 23:59:35 +0000 | [diff] [blame] | 691 | if (CI.isInlineAsm()) |
| 692 | return false; |
| 693 | |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 694 | if (!F || !F->isIntrinsic()) { |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 695 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 696 | SmallVector<unsigned, 8> Args; |
| 697 | for (auto &Arg: CI.arg_operands()) |
| 698 | Args.push_back(getOrCreateVReg(*Arg)); |
| 699 | |
Tim Northover | fe5f89b | 2016-08-29 19:07:08 +0000 | [diff] [blame] | 700 | return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() { |
| 701 | return getOrCreateVReg(*CI.getCalledValue()); |
| 702 | }); |
Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | Intrinsic::ID ID = F->getIntrinsicID(); |
| 706 | if (TII && ID == Intrinsic::not_intrinsic) |
| 707 | ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F)); |
| 708 | |
| 709 | assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic"); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 710 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 711 | if (translateKnownIntrinsic(CI, ID, MIRBuilder)) |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 712 | return true; |
| 713 | |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 714 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 715 | MachineInstrBuilder MIB = |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 716 | MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory()); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 717 | |
| 718 | for (auto &Arg : CI.arg_operands()) { |
| 719 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) |
| 720 | MIB.addImm(CI->getSExtValue()); |
| 721 | else |
| 722 | MIB.addUse(getOrCreateVReg(*Arg)); |
| 723 | } |
| 724 | return true; |
| 725 | } |
| 726 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 727 | bool IRTranslator::translateInvoke(const User &U, |
| 728 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 729 | const InvokeInst &I = cast<InvokeInst>(U); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 730 | MCContext &Context = MF->getContext(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 731 | |
| 732 | const BasicBlock *ReturnBB = I.getSuccessor(0); |
| 733 | const BasicBlock *EHPadBB = I.getSuccessor(1); |
| 734 | |
| 735 | const Value *Callee(I.getCalledValue()); |
| 736 | const Function *Fn = dyn_cast<Function>(Callee); |
| 737 | if (isa<InlineAsm>(Callee)) |
| 738 | return false; |
| 739 | |
| 740 | // FIXME: support invoking patchpoint and statepoint intrinsics. |
| 741 | if (Fn && Fn->isIntrinsic()) |
| 742 | return false; |
| 743 | |
| 744 | // FIXME: support whatever these are. |
| 745 | if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) |
| 746 | return false; |
| 747 | |
| 748 | // FIXME: support Windows exception handling. |
| 749 | if (!isa<LandingPadInst>(EHPadBB->front())) |
| 750 | return false; |
| 751 | |
| 752 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 753 | // Emit the actual call, bracketed by EH_LABELs so that the MF knows about |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 754 | // the region covered by the try. |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 755 | MCSymbol *BeginSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 756 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol); |
| 757 | |
| 758 | unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I); |
Tim Northover | 293f743 | 2017-01-31 18:36:11 +0000 | [diff] [blame] | 759 | SmallVector<unsigned, 8> Args; |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 760 | for (auto &Arg: I.arg_operands()) |
Tim Northover | 293f743 | 2017-01-31 18:36:11 +0000 | [diff] [blame] | 761 | Args.push_back(getOrCreateVReg(*Arg)); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 762 | |
Tim Northover | 293f743 | 2017-01-31 18:36:11 +0000 | [diff] [blame] | 763 | CLI->lowerCall(MIRBuilder, I, Res, Args, |
| 764 | [&]() { return getOrCreateVReg(*I.getCalledValue()); }); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 765 | |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 766 | MCSymbol *EndSymbol = Context.createTempSymbol(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 767 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol); |
| 768 | |
| 769 | // FIXME: track probabilities. |
| 770 | MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB), |
| 771 | &ReturnMBB = getOrCreateBB(*ReturnBB); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 772 | MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 773 | MIRBuilder.getMBB().addSuccessor(&ReturnMBB); |
| 774 | MIRBuilder.getMBB().addSuccessor(&EHPadMBB); |
Tim Northover | c6bfa48 | 2017-01-31 20:12:18 +0000 | [diff] [blame] | 775 | MIRBuilder.buildBr(ReturnMBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 776 | |
| 777 | return true; |
| 778 | } |
| 779 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 780 | bool IRTranslator::translateLandingPad(const User &U, |
| 781 | MachineIRBuilder &MIRBuilder) { |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 782 | const LandingPadInst &LP = cast<LandingPadInst>(U); |
| 783 | |
| 784 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); |
Matthias Braun | d0ee66c | 2016-12-01 19:32:15 +0000 | [diff] [blame] | 785 | addLandingPadInfo(LP, MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 786 | |
| 787 | MBB.setIsEHPad(); |
| 788 | |
| 789 | // If there aren't registers to copy the values into (e.g., during SjLj |
| 790 | // exceptions), then don't bother. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 791 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 792 | const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn(); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 793 | if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && |
| 794 | TLI.getExceptionSelectorRegister(PersonalityFn) == 0) |
| 795 | return true; |
| 796 | |
| 797 | // If landingpad's return type is token type, we don't create DAG nodes |
| 798 | // for its exception pointer and selector value. The extraction of exception |
| 799 | // pointer or selector value from token type landingpads is not currently |
| 800 | // supported. |
| 801 | if (LP.getType()->isTokenTy()) |
| 802 | return true; |
| 803 | |
| 804 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 805 | // landing pad can thus be detected via the MachineModuleInfo. |
| 806 | MIRBuilder.buildInstr(TargetOpcode::EH_LABEL) |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 807 | .addSym(MF->addLandingPad(&MBB)); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 808 | |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 809 | SmallVector<LLT, 2> Tys; |
| 810 | for (Type *Ty : cast<StructType>(LP.getType())->elements()) |
| 811 | Tys.push_back(LLT{*Ty, *DL}); |
| 812 | assert(Tys.size() == 2 && "Only two-valued landingpads are supported"); |
| 813 | |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 814 | // Mark exception register as live in. |
| 815 | SmallVector<unsigned, 2> Regs; |
| 816 | SmallVector<uint64_t, 2> Offsets; |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 817 | if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) { |
Tim Northover | c9bc8a5 | 2017-01-27 21:31:17 +0000 | [diff] [blame] | 818 | MBB.addLiveIn(Reg); |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 819 | unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 820 | MIRBuilder.buildCopy(VReg, Reg); |
| 821 | Regs.push_back(VReg); |
| 822 | Offsets.push_back(0); |
| 823 | } |
| 824 | |
| 825 | if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) { |
Tim Northover | c9bc8a5 | 2017-01-27 21:31:17 +0000 | [diff] [blame] | 826 | MBB.addLiveIn(Reg); |
Tim Northover | c944970 | 2017-01-30 20:52:42 +0000 | [diff] [blame] | 827 | |
| 828 | // N.b. the exception selector register always has pointer type and may not |
| 829 | // match the actual IR-level type in the landingpad so an extra cast is |
| 830 | // needed. |
| 831 | unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]); |
| 832 | MIRBuilder.buildCopy(PtrVReg, Reg); |
| 833 | |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 834 | unsigned VReg = MRI->createGenericVirtualRegister(Tys[1]); |
Tim Northover | c944970 | 2017-01-30 20:52:42 +0000 | [diff] [blame] | 835 | MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT) |
| 836 | .addDef(VReg) |
| 837 | .addUse(PtrVReg); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 838 | Regs.push_back(VReg); |
Justin Bogner | a029531 | 2017-01-25 00:16:53 +0000 | [diff] [blame] | 839 | Offsets.push_back(Tys[0].getSizeInBits()); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 840 | } |
| 841 | |
| 842 | MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets); |
| 843 | return true; |
| 844 | } |
| 845 | |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 846 | bool IRTranslator::translateAlloca(const User &U, |
| 847 | MachineIRBuilder &MIRBuilder) { |
| 848 | auto &AI = cast<AllocaInst>(U); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 849 | |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 850 | if (AI.isStaticAlloca()) { |
| 851 | unsigned Res = getOrCreateVReg(AI); |
| 852 | int FI = getOrCreateFrameIndex(AI); |
| 853 | MIRBuilder.buildFrameIndex(Res, FI); |
| 854 | return true; |
| 855 | } |
| 856 | |
| 857 | // Now we're in the harder dynamic case. |
| 858 | Type *Ty = AI.getAllocatedType(); |
| 859 | unsigned Align = |
| 860 | std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment()); |
| 861 | |
| 862 | unsigned NumElts = getOrCreateVReg(*AI.getArraySize()); |
| 863 | |
| 864 | LLT IntPtrTy = LLT::scalar(DL->getPointerSizeInBits()); |
| 865 | if (MRI->getType(NumElts) != IntPtrTy) { |
| 866 | unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy); |
| 867 | MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts); |
| 868 | NumElts = ExtElts; |
| 869 | } |
| 870 | |
| 871 | unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy); |
| 872 | unsigned TySize = MRI->createGenericVirtualRegister(IntPtrTy); |
Tim Northover | c2f8956 | 2017-02-14 20:56:18 +0000 | [diff] [blame^] | 873 | MIRBuilder.buildConstant(TySize, -DL->getTypeAllocSize(Ty)); |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 874 | MIRBuilder.buildMul(AllocSize, NumElts, TySize); |
| 875 | |
| 876 | LLT PtrTy = LLT{*AI.getType(), *DL}; |
| 877 | auto &TLI = *MF->getSubtarget().getTargetLowering(); |
| 878 | unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore(); |
| 879 | |
| 880 | unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy); |
| 881 | MIRBuilder.buildCopy(SPTmp, SPReg); |
| 882 | |
Tim Northover | c2f8956 | 2017-02-14 20:56:18 +0000 | [diff] [blame^] | 883 | unsigned AllocTmp = MRI->createGenericVirtualRegister(PtrTy); |
| 884 | MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize); |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 885 | |
| 886 | // Handle alignment. We have to realign if the allocation granule was smaller |
| 887 | // than stack alignment, or the specific alloca requires more than stack |
| 888 | // alignment. |
| 889 | unsigned StackAlign = |
| 890 | MF->getSubtarget().getFrameLowering()->getStackAlignment(); |
| 891 | Align = std::max(Align, StackAlign); |
| 892 | if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) { |
| 893 | // Round the size of the allocation up to the stack alignment size |
| 894 | // by add SA-1 to the size. This doesn't overflow because we're computing |
| 895 | // an address inside an alloca. |
Tim Northover | c2f8956 | 2017-02-14 20:56:18 +0000 | [diff] [blame^] | 896 | unsigned AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy); |
| 897 | MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align)); |
| 898 | AllocTmp = AlignedAlloc; |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Tim Northover | c2f8956 | 2017-02-14 20:56:18 +0000 | [diff] [blame^] | 901 | MIRBuilder.buildCopy(SPReg, AllocTmp); |
| 902 | MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp); |
Tim Northover | c3e3f59 | 2017-02-03 18:22:45 +0000 | [diff] [blame] | 903 | |
| 904 | MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI); |
| 905 | assert(MF->getFrameInfo().hasVarSizedObjects()); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 906 | return true; |
| 907 | } |
| 908 | |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 909 | bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 910 | const PHINode &PI = cast<PHINode>(U); |
Tim Northover | 25d1286 | 2016-09-09 11:47:31 +0000 | [diff] [blame] | 911 | auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 912 | MIB.addDef(getOrCreateVReg(PI)); |
| 913 | |
| 914 | PendingPHIs.emplace_back(&PI, MIB.getInstr()); |
| 915 | return true; |
| 916 | } |
| 917 | |
| 918 | void IRTranslator::finishPendingPhis() { |
| 919 | for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) { |
| 920 | const PHINode *PI = Phi.first; |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 921 | MachineInstrBuilder MIB(*MF, Phi.second); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 922 | |
| 923 | // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator |
| 924 | // won't create extra control flow here, otherwise we need to find the |
| 925 | // dominating predecessor here (or perhaps force the weirder IRTranslators |
| 926 | // to provide a simple boundary). |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 927 | SmallSet<const BasicBlock *, 4> HandledPreds; |
| 928 | |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 929 | for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) { |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 930 | auto IRPred = PI->getIncomingBlock(i); |
| 931 | if (HandledPreds.count(IRPred)) |
| 932 | continue; |
| 933 | |
| 934 | HandledPreds.insert(IRPred); |
| 935 | unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i)); |
| 936 | for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) { |
| 937 | assert(Pred->isSuccessor(MIB->getParent()) && |
| 938 | "incorrect CFG at MachineBasicBlock level"); |
| 939 | MIB.addUse(ValReg); |
| 940 | MIB.addMBB(Pred); |
| 941 | } |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 942 | } |
| 943 | } |
| 944 | } |
| 945 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 946 | bool IRTranslator::translate(const Instruction &Inst) { |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 947 | CurBuilder.setDebugLoc(Inst.getDebugLoc()); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 948 | switch(Inst.getOpcode()) { |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 949 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 950 | case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 951 | #include "llvm/IR/Instruction.def" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 952 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 953 | if (!TPC->isGlobalISelAbortEnabled()) |
| 954 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 955 | llvm_unreachable("unknown opcode"); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 956 | } |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 957 | } |
| 958 | |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 959 | bool IRTranslator::translate(const Constant &C, unsigned Reg) { |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 960 | if (auto CI = dyn_cast<ConstantInt>(&C)) |
Tim Northover | cc35f90 | 2016-12-05 21:54:17 +0000 | [diff] [blame] | 961 | EntryBuilder.buildConstant(Reg, *CI); |
Tim Northover | b16734f | 2016-08-19 20:09:15 +0000 | [diff] [blame] | 962 | else if (auto CF = dyn_cast<ConstantFP>(&C)) |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 963 | EntryBuilder.buildFConstant(Reg, *CF); |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 964 | else if (isa<UndefValue>(C)) |
| 965 | EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg); |
Tim Northover | 8e0c53a | 2016-08-11 21:40:55 +0000 | [diff] [blame] | 966 | else if (isa<ConstantPointerNull>(C)) |
Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 967 | EntryBuilder.buildConstant(Reg, 0); |
Tim Northover | 032548f | 2016-09-12 12:10:41 +0000 | [diff] [blame] | 968 | else if (auto GV = dyn_cast<GlobalValue>(&C)) |
| 969 | EntryBuilder.buildGlobalValue(Reg, GV); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 970 | else if (auto CE = dyn_cast<ConstantExpr>(&C)) { |
| 971 | switch(CE->getOpcode()) { |
| 972 | #define HANDLE_INST(NUM, OPCODE, CLASS) \ |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 973 | case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder); |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 974 | #include "llvm/IR/Instruction.def" |
| 975 | default: |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 976 | if (!TPC->isGlobalISelAbortEnabled()) |
| 977 | return false; |
Tim Northover | 357f1be | 2016-08-10 23:02:41 +0000 | [diff] [blame] | 978 | llvm_unreachable("unknown opcode"); |
| 979 | } |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 980 | } else if (!TPC->isGlobalISelAbortEnabled()) |
| 981 | return false; |
| 982 | else |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 983 | llvm_unreachable("unhandled constant kind"); |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 984 | |
Tim Northover | d403a3d | 2016-08-09 23:01:30 +0000 | [diff] [blame] | 985 | return true; |
Tim Northover | 5ed648e | 2016-08-09 21:28:04 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Tim Northover | 0d51044 | 2016-08-11 16:21:29 +0000 | [diff] [blame] | 988 | void IRTranslator::finalizeFunction() { |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 989 | // Release the memory used by the different maps we |
| 990 | // needed during the translation. |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 991 | PendingPHIs.clear(); |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 992 | ValToVReg.clear(); |
Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 993 | FrameIndices.clear(); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 994 | Constants.clear(); |
Tim Northover | b6636fd | 2017-01-17 22:13:50 +0000 | [diff] [blame] | 995 | MachinePreds.clear(); |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 996 | } |
| 997 | |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 998 | bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) { |
| 999 | MF = &CurMF; |
| 1000 | const Function &F = *MF->getFunction(); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 1001 | if (F.empty()) |
| 1002 | return false; |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1003 | CLI = MF->getSubtarget().getCallLowering(); |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 1004 | CurBuilder.setMF(*MF); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1005 | EntryBuilder.setMF(*MF); |
| 1006 | MRI = &MF->getRegInfo(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 1007 | DL = &F.getParent()->getDataLayout(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1008 | TPC = &getAnalysis<TargetPassConfig>(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 1009 | |
Tim Northover | 14e7f73 | 2016-08-05 17:50:36 +0000 | [diff] [blame] | 1010 | assert(PendingPHIs.empty() && "stale PHIs"); |
| 1011 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 1012 | // Setup a separate basic-block for the arguments and constants, falling |
| 1013 | // through to the IR-level Function's entry block. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1014 | MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock(); |
| 1015 | MF->push_back(EntryBB); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 1016 | EntryBB->addSuccessor(&getOrCreateBB(F.front())); |
| 1017 | EntryBuilder.setMBB(*EntryBB); |
| 1018 | |
| 1019 | // Lower the actual args into this basic block. |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 1020 | SmallVector<unsigned, 8> VRegArgs; |
| 1021 | for (const Argument &Arg: F.args()) |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 1022 | VRegArgs.push_back(getOrCreateVReg(Arg)); |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 1023 | bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1024 | if (!Succeeded) { |
| 1025 | if (!TPC->isGlobalISelAbortEnabled()) { |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1026 | MF->getProperties().set( |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1027 | MachineFunctionProperties::Property::FailedISel); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1028 | finalizeFunction(); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1029 | return false; |
| 1030 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 1031 | report_fatal_error("Unable to lower arguments"); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1032 | } |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 1033 | |
Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 1034 | // And translate the function! |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 1035 | for (const BasicBlock &BB: F) { |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 1036 | MachineBasicBlock &MBB = getOrCreateBB(BB); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 1037 | // Set the insertion point of all the following translations to |
| 1038 | // the end of this basic block. |
Tim Northover | c53606e | 2016-12-07 21:29:15 +0000 | [diff] [blame] | 1039 | CurBuilder.setMBB(MBB); |
Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 1040 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 1041 | for (const Instruction &Inst: BB) { |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1042 | Succeeded &= translate(Inst); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 1043 | if (!Succeeded) { |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1044 | if (TPC->isGlobalISelAbortEnabled()) |
Tim Northover | 60f2349 | 2016-11-08 01:12:17 +0000 | [diff] [blame] | 1045 | reportTranslationError(Inst, "unable to translate instruction"); |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1046 | MF->getProperties().set( |
| 1047 | MachineFunctionProperties::Property::FailedISel); |
Quentin Colombet | 3bb32cc | 2016-08-26 23:49:05 +0000 | [diff] [blame] | 1048 | break; |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 1049 | } |
| 1050 | } |
| 1051 | } |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 1052 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1053 | if (Succeeded) { |
| 1054 | finishPendingPhis(); |
Tim Northover | 97d0cb3 | 2016-08-05 17:16:40 +0000 | [diff] [blame] | 1055 | |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1056 | // Now that the MachineFrameInfo has been configured, no further changes to |
| 1057 | // the reserved registers are possible. |
Tim Northover | 50db7f41 | 2016-12-07 21:17:47 +0000 | [diff] [blame] | 1058 | MRI->freezeReservedRegs(*MF); |
Quentin Colombet | 327f942 | 2016-12-15 23:32:25 +0000 | [diff] [blame] | 1059 | |
| 1060 | // Merge the argument lowering and constants block with its single |
| 1061 | // successor, the LLVM-IR entry block. We want the basic block to |
| 1062 | // be maximal. |
| 1063 | assert(EntryBB->succ_size() == 1 && |
| 1064 | "Custom BB used for lowering should have only one successor"); |
| 1065 | // Get the successor of the current entry block. |
| 1066 | MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin(); |
| 1067 | assert(NewEntryBB.pred_size() == 1 && |
| 1068 | "LLVM-IR entry block has a predecessor!?"); |
| 1069 | // Move all the instruction from the current entry block to the |
| 1070 | // new entry block. |
| 1071 | NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(), |
| 1072 | EntryBB->end()); |
| 1073 | |
| 1074 | // Update the live-in information for the new entry block. |
| 1075 | for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins()) |
| 1076 | NewEntryBB.addLiveIn(LiveIn); |
| 1077 | NewEntryBB.sortUniqueLiveIns(); |
| 1078 | |
| 1079 | // Get rid of the now empty basic block. |
| 1080 | EntryBB->removeSuccessor(&NewEntryBB); |
| 1081 | MF->remove(EntryBB); |
Tim Northover | 12bd22f | 2017-01-27 23:54:31 +0000 | [diff] [blame] | 1082 | MF->DeleteMachineBasicBlock(EntryBB); |
Quentin Colombet | 327f942 | 2016-12-15 23:32:25 +0000 | [diff] [blame] | 1083 | |
| 1084 | assert(&MF->front() == &NewEntryBB && |
| 1085 | "New entry wasn't next in the list of basic block!"); |
Tim Northover | 800638f | 2016-12-05 23:10:19 +0000 | [diff] [blame] | 1086 | } |
| 1087 | |
| 1088 | finalizeFunction(); |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 1089 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1090 | return false; |
| 1091 | } |