Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 1 | //===- MipsCallLowering.cpp -------------------------------------*- C++ -*-===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | /// \file |
| 10 | /// This file implements the lowering of LLVM calls to machine code calls for |
| 11 | /// GlobalISel. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "MipsCallLowering.h" |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 16 | #include "MipsCCState.h" |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 17 | #include "MipsMachineFunction.h" |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 18 | #include "MipsTargetMachine.h" |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/Analysis.h" |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
| 24 | MipsCallLowering::MipsCallLowering(const MipsTargetLowering &TLI) |
| 25 | : CallLowering(&TLI) {} |
| 26 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 27 | bool MipsCallLowering::MipsHandler::assign(Register VReg, const CCValAssign &VA, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 28 | const EVT &VT) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 29 | if (VA.isRegLoc()) { |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 30 | assignValueToReg(VReg, VA, VT); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 31 | } else if (VA.isMemLoc()) { |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 32 | assignValueToAddress(VReg, VA); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 33 | } else { |
| 34 | return false; |
| 35 | } |
| 36 | return true; |
| 37 | } |
| 38 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 39 | bool MipsCallLowering::MipsHandler::assignVRegs(ArrayRef<Register> VRegs, |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 40 | ArrayRef<CCValAssign> ArgLocs, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 41 | unsigned ArgLocsStartIndex, |
| 42 | const EVT &VT) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 43 | for (unsigned i = 0; i < VRegs.size(); ++i) |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 44 | if (!assign(VRegs[i], ArgLocs[ArgLocsStartIndex + i], VT)) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 45 | return false; |
| 46 | return true; |
| 47 | } |
| 48 | |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 49 | void MipsCallLowering::MipsHandler::setLeastSignificantFirst( |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 50 | SmallVectorImpl<Register> &VRegs) { |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 51 | if (!MIRBuilder.getMF().getDataLayout().isLittleEndian()) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 52 | std::reverse(VRegs.begin(), VRegs.end()); |
| 53 | } |
| 54 | |
| 55 | bool MipsCallLowering::MipsHandler::handle( |
| 56 | ArrayRef<CCValAssign> ArgLocs, ArrayRef<CallLowering::ArgInfo> Args) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 57 | SmallVector<Register, 4> VRegs; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 58 | unsigned SplitLength; |
| 59 | const Function &F = MIRBuilder.getMF().getFunction(); |
| 60 | const DataLayout &DL = F.getParent()->getDataLayout(); |
| 61 | const MipsTargetLowering &TLI = *static_cast<const MipsTargetLowering *>( |
| 62 | MIRBuilder.getMF().getSubtarget().getTargetLowering()); |
| 63 | |
| 64 | for (unsigned ArgsIndex = 0, ArgLocsIndex = 0; ArgsIndex < Args.size(); |
| 65 | ++ArgsIndex, ArgLocsIndex += SplitLength) { |
| 66 | EVT VT = TLI.getValueType(DL, Args[ArgsIndex].Ty); |
| 67 | SplitLength = TLI.getNumRegistersForCallingConv(F.getContext(), |
| 68 | F.getCallingConv(), VT); |
Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 69 | assert(Args[ArgsIndex].Regs.size() == 1 && "Can't handle multple regs yet"); |
| 70 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 71 | if (SplitLength > 1) { |
| 72 | VRegs.clear(); |
| 73 | MVT RegisterVT = TLI.getRegisterTypeForCallingConv( |
| 74 | F.getContext(), F.getCallingConv(), VT); |
| 75 | for (unsigned i = 0; i < SplitLength; ++i) |
| 76 | VRegs.push_back(MRI.createGenericVirtualRegister(LLT{RegisterVT})); |
| 77 | |
Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 78 | if (!handleSplit(VRegs, ArgLocs, ArgLocsIndex, Args[ArgsIndex].Regs[0], |
| 79 | VT)) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 80 | return false; |
| 81 | } else { |
Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 82 | if (!assign(Args[ArgsIndex].Regs[0], ArgLocs[ArgLocsIndex], VT)) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 83 | return false; |
| 84 | } |
| 85 | } |
| 86 | return true; |
| 87 | } |
| 88 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 89 | namespace { |
| 90 | class IncomingValueHandler : public MipsCallLowering::MipsHandler { |
| 91 | public: |
| 92 | IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI) |
| 93 | : MipsHandler(MIRBuilder, MRI) {} |
| 94 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 95 | private: |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 96 | void assignValueToReg(Register ValVReg, const CCValAssign &VA, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 97 | const EVT &VT) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 98 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 99 | Register getStackAddress(const CCValAssign &VA, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 100 | MachineMemOperand *&MMO) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 101 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 102 | void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 103 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 104 | bool handleSplit(SmallVectorImpl<Register> &VRegs, |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 105 | ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 106 | Register ArgsReg, const EVT &VT) override; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 107 | |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 108 | virtual void markPhysRegUsed(unsigned PhysReg) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 109 | MIRBuilder.getMBB().addLiveIn(PhysReg); |
| 110 | } |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 111 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 112 | void buildLoad(unsigned Val, const CCValAssign &VA) { |
| 113 | MachineMemOperand *MMO; |
| 114 | unsigned Addr = getStackAddress(VA, MMO); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 115 | MIRBuilder.buildLoad(Val, Addr, *MMO); |
| 116 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 117 | }; |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 118 | |
| 119 | class CallReturnHandler : public IncomingValueHandler { |
| 120 | public: |
| 121 | CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 122 | MachineInstrBuilder &MIB) |
| 123 | : IncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {} |
| 124 | |
| 125 | private: |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 126 | void markPhysRegUsed(unsigned PhysReg) override { |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 127 | MIB.addDef(PhysReg, RegState::Implicit); |
| 128 | } |
| 129 | |
| 130 | MachineInstrBuilder &MIB; |
| 131 | }; |
| 132 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 133 | } // end anonymous namespace |
| 134 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 135 | void IncomingValueHandler::assignValueToReg(Register ValVReg, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 136 | const CCValAssign &VA, |
| 137 | const EVT &VT) { |
| 138 | const MipsSubtarget &STI = |
| 139 | static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget()); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 140 | Register PhysReg = VA.getLocReg(); |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 141 | if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) { |
| 142 | const MipsSubtarget &STI = |
| 143 | static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget()); |
| 144 | |
| 145 | MIRBuilder |
| 146 | .buildInstr(STI.isFP64bit() ? Mips::BuildPairF64_64 |
| 147 | : Mips::BuildPairF64) |
| 148 | .addDef(ValVReg) |
| 149 | .addUse(PhysReg + (STI.isLittle() ? 0 : 1)) |
| 150 | .addUse(PhysReg + (STI.isLittle() ? 1 : 0)) |
| 151 | .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 152 | *STI.getRegBankInfo()); |
| 153 | markPhysRegUsed(PhysReg); |
| 154 | markPhysRegUsed(PhysReg + 1); |
| 155 | } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) { |
| 156 | MIRBuilder.buildInstr(Mips::MTC1) |
| 157 | .addDef(ValVReg) |
| 158 | .addUse(PhysReg) |
| 159 | .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 160 | *STI.getRegBankInfo()); |
| 161 | markPhysRegUsed(PhysReg); |
| 162 | } else { |
| 163 | switch (VA.getLocInfo()) { |
| 164 | case CCValAssign::LocInfo::SExt: |
| 165 | case CCValAssign::LocInfo::ZExt: |
| 166 | case CCValAssign::LocInfo::AExt: { |
| 167 | auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); |
| 168 | MIRBuilder.buildTrunc(ValVReg, Copy); |
| 169 | break; |
| 170 | } |
| 171 | default: |
| 172 | MIRBuilder.buildCopy(ValVReg, PhysReg); |
| 173 | break; |
| 174 | } |
| 175 | markPhysRegUsed(PhysReg); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 176 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 177 | } |
| 178 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 179 | Register IncomingValueHandler::getStackAddress(const CCValAssign &VA, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 180 | MachineMemOperand *&MMO) { |
Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 181 | MachineFunction &MF = MIRBuilder.getMF(); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 182 | unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8; |
| 183 | unsigned Offset = VA.getLocMemOffset(); |
Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 184 | MachineFrameInfo &MFI = MF.getFrameInfo(); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 185 | |
| 186 | int FI = MFI.CreateFixedObject(Size, Offset, true); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 187 | MachinePointerInfo MPO = |
| 188 | MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); |
Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 189 | |
| 190 | const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering(); |
| 191 | unsigned Align = MinAlign(TFL->getStackAlignment(), Offset); |
| 192 | MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOLoad, Size, Align); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 193 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 194 | Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 32)); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 195 | MIRBuilder.buildFrameIndex(AddrReg, FI); |
| 196 | |
| 197 | return AddrReg; |
| 198 | } |
| 199 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 200 | void IncomingValueHandler::assignValueToAddress(Register ValVReg, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 201 | const CCValAssign &VA) { |
| 202 | if (VA.getLocInfo() == CCValAssign::SExt || |
| 203 | VA.getLocInfo() == CCValAssign::ZExt || |
| 204 | VA.getLocInfo() == CCValAssign::AExt) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 205 | Register LoadReg = MRI.createGenericVirtualRegister(LLT::scalar(32)); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 206 | buildLoad(LoadReg, VA); |
| 207 | MIRBuilder.buildTrunc(ValVReg, LoadReg); |
| 208 | } else |
| 209 | buildLoad(ValVReg, VA); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 210 | } |
| 211 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 212 | bool IncomingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs, |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 213 | ArrayRef<CCValAssign> ArgLocs, |
| 214 | unsigned ArgLocsStartIndex, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 215 | Register ArgsReg, const EVT &VT) { |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 216 | if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT)) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 217 | return false; |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 218 | setLeastSignificantFirst(VRegs); |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 219 | MIRBuilder.buildMerge(ArgsReg, VRegs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 220 | return true; |
| 221 | } |
| 222 | |
| 223 | namespace { |
| 224 | class OutgoingValueHandler : public MipsCallLowering::MipsHandler { |
| 225 | public: |
| 226 | OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 227 | MachineInstrBuilder &MIB) |
| 228 | : MipsHandler(MIRBuilder, MRI), MIB(MIB) {} |
| 229 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 230 | private: |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 231 | void assignValueToReg(Register ValVReg, const CCValAssign &VA, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 232 | const EVT &VT) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 233 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 234 | Register getStackAddress(const CCValAssign &VA, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 235 | MachineMemOperand *&MMO) override; |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 236 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 237 | void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override; |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 238 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 239 | bool handleSplit(SmallVectorImpl<Register> &VRegs, |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 240 | ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 241 | Register ArgsReg, const EVT &VT) override; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 242 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 243 | Register extendRegister(Register ValReg, const CCValAssign &VA); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 244 | |
| 245 | MachineInstrBuilder &MIB; |
| 246 | }; |
| 247 | } // end anonymous namespace |
| 248 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 249 | void OutgoingValueHandler::assignValueToReg(Register ValVReg, |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 250 | const CCValAssign &VA, |
| 251 | const EVT &VT) { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 252 | Register PhysReg = VA.getLocReg(); |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 253 | const MipsSubtarget &STI = |
| 254 | static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget()); |
| 255 | |
| 256 | if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) { |
| 257 | MIRBuilder |
| 258 | .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64 |
| 259 | : Mips::ExtractElementF64) |
| 260 | .addDef(PhysReg + (STI.isLittle() ? 1 : 0)) |
| 261 | .addUse(ValVReg) |
| 262 | .addImm(1) |
| 263 | .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 264 | *STI.getRegBankInfo()); |
| 265 | MIRBuilder |
| 266 | .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64 |
| 267 | : Mips::ExtractElementF64) |
| 268 | .addDef(PhysReg + (STI.isLittle() ? 0 : 1)) |
| 269 | .addUse(ValVReg) |
| 270 | .addImm(0) |
| 271 | .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 272 | *STI.getRegBankInfo()); |
| 273 | } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) { |
| 274 | MIRBuilder.buildInstr(Mips::MFC1) |
| 275 | .addDef(PhysReg) |
| 276 | .addUse(ValVReg) |
| 277 | .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 278 | *STI.getRegBankInfo()); |
| 279 | } else { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 280 | Register ExtReg = extendRegister(ValVReg, VA); |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 281 | MIRBuilder.buildCopy(PhysReg, ExtReg); |
| 282 | MIB.addUse(PhysReg, RegState::Implicit); |
| 283 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 286 | Register OutgoingValueHandler::getStackAddress(const CCValAssign &VA, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 287 | MachineMemOperand *&MMO) { |
Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 288 | MachineFunction &MF = MIRBuilder.getMF(); |
| 289 | const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering(); |
| 290 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 291 | LLT p0 = LLT::pointer(0, 32); |
| 292 | LLT s32 = LLT::scalar(32); |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 293 | Register SPReg = MRI.createGenericVirtualRegister(p0); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 294 | MIRBuilder.buildCopy(SPReg, Register(Mips::SP)); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 295 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 296 | Register OffsetReg = MRI.createGenericVirtualRegister(s32); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 297 | unsigned Offset = VA.getLocMemOffset(); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 298 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 299 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 300 | Register AddrReg = MRI.createGenericVirtualRegister(p0); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 301 | MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg); |
| 302 | |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 303 | MachinePointerInfo MPO = |
| 304 | MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset); |
| 305 | unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8; |
Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 306 | unsigned Align = MinAlign(TFL->getStackAlignment(), Offset); |
| 307 | MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOStore, Size, Align); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 308 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 309 | return AddrReg; |
| 310 | } |
| 311 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 312 | void OutgoingValueHandler::assignValueToAddress(Register ValVReg, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 313 | const CCValAssign &VA) { |
| 314 | MachineMemOperand *MMO; |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 315 | Register Addr = getStackAddress(VA, MMO); |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 316 | Register ExtReg = extendRegister(ValVReg, VA); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 317 | MIRBuilder.buildStore(ExtReg, Addr, *MMO); |
| 318 | } |
| 319 | |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 320 | Register OutgoingValueHandler::extendRegister(Register ValReg, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 321 | const CCValAssign &VA) { |
| 322 | LLT LocTy{VA.getLocVT()}; |
| 323 | switch (VA.getLocInfo()) { |
| 324 | case CCValAssign::SExt: { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 325 | Register ExtReg = MRI.createGenericVirtualRegister(LocTy); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 326 | MIRBuilder.buildSExt(ExtReg, ValReg); |
| 327 | return ExtReg; |
| 328 | } |
| 329 | case CCValAssign::ZExt: { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 330 | Register ExtReg = MRI.createGenericVirtualRegister(LocTy); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 331 | MIRBuilder.buildZExt(ExtReg, ValReg); |
| 332 | return ExtReg; |
| 333 | } |
| 334 | case CCValAssign::AExt: { |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 335 | Register ExtReg = MRI.createGenericVirtualRegister(LocTy); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 336 | MIRBuilder.buildAnyExt(ExtReg, ValReg); |
| 337 | return ExtReg; |
| 338 | } |
| 339 | // TODO : handle upper extends |
| 340 | case CCValAssign::Full: |
| 341 | return ValReg; |
| 342 | default: |
| 343 | break; |
| 344 | } |
| 345 | llvm_unreachable("unable to extend register"); |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 346 | } |
| 347 | |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 348 | bool OutgoingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs, |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 349 | ArrayRef<CCValAssign> ArgLocs, |
| 350 | unsigned ArgLocsStartIndex, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 351 | Register ArgsReg, const EVT &VT) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 352 | MIRBuilder.buildUnmerge(VRegs, ArgsReg); |
Petar Avramovic | 2624c8d | 2018-11-07 11:45:43 +0000 | [diff] [blame] | 353 | setLeastSignificantFirst(VRegs); |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 354 | if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT)) |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 355 | return false; |
| 356 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 357 | return true; |
| 358 | } |
| 359 | |
| 360 | static bool isSupportedType(Type *T) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 361 | if (T->isIntegerTy()) |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 362 | return true; |
Petar Jovanovic | 58c0210 | 2018-07-25 12:35:01 +0000 | [diff] [blame] | 363 | if (T->isPointerTy()) |
| 364 | return true; |
Petar Avramovic | 5a457e0 | 2019-03-25 11:23:41 +0000 | [diff] [blame] | 365 | if (T->isFloatingPointTy()) |
| 366 | return true; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 367 | return false; |
| 368 | } |
| 369 | |
Benjamin Kramer | c55e997 | 2018-10-13 22:18:22 +0000 | [diff] [blame] | 370 | static CCValAssign::LocInfo determineLocInfo(const MVT RegisterVT, const EVT VT, |
| 371 | const ISD::ArgFlagsTy &Flags) { |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 372 | // > does not mean loss of information as type RegisterVT can't hold type VT, |
| 373 | // it means that type VT is split into multiple registers of type RegisterVT |
| 374 | if (VT.getSizeInBits() >= RegisterVT.getSizeInBits()) |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 375 | return CCValAssign::LocInfo::Full; |
| 376 | if (Flags.isSExt()) |
| 377 | return CCValAssign::LocInfo::SExt; |
| 378 | if (Flags.isZExt()) |
| 379 | return CCValAssign::LocInfo::ZExt; |
| 380 | return CCValAssign::LocInfo::AExt; |
| 381 | } |
| 382 | |
| 383 | template <typename T> |
Benjamin Kramer | c55e997 | 2018-10-13 22:18:22 +0000 | [diff] [blame] | 384 | static void setLocInfo(SmallVectorImpl<CCValAssign> &ArgLocs, |
| 385 | const SmallVectorImpl<T> &Arguments) { |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 386 | for (unsigned i = 0; i < ArgLocs.size(); ++i) { |
| 387 | const CCValAssign &VA = ArgLocs[i]; |
| 388 | CCValAssign::LocInfo LocInfo = determineLocInfo( |
| 389 | Arguments[i].VT, Arguments[i].ArgVT, Arguments[i].Flags); |
| 390 | if (VA.isMemLoc()) |
| 391 | ArgLocs[i] = |
| 392 | CCValAssign::getMem(VA.getValNo(), VA.getValVT(), |
| 393 | VA.getLocMemOffset(), VA.getLocVT(), LocInfo); |
| 394 | else |
| 395 | ArgLocs[i] = CCValAssign::getReg(VA.getValNo(), VA.getValVT(), |
| 396 | VA.getLocReg(), VA.getLocVT(), LocInfo); |
| 397 | } |
| 398 | } |
| 399 | |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 400 | bool MipsCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 401 | const Value *Val, |
Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 402 | ArrayRef<Register> VRegs) const { |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 403 | |
| 404 | MachineInstrBuilder Ret = MIRBuilder.buildInstrNoInsert(Mips::RetRA); |
| 405 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 406 | if (Val != nullptr && !isSupportedType(Val->getType())) |
| 407 | return false; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 408 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 409 | if (!VRegs.empty()) { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 410 | MachineFunction &MF = MIRBuilder.getMF(); |
| 411 | const Function &F = MF.getFunction(); |
| 412 | const DataLayout &DL = MF.getDataLayout(); |
| 413 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 414 | LLVMContext &Ctx = Val->getType()->getContext(); |
| 415 | |
| 416 | SmallVector<EVT, 4> SplitEVTs; |
| 417 | ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs); |
| 418 | assert(VRegs.size() == SplitEVTs.size() && |
| 419 | "For each split Type there should be exactly one VReg."); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 420 | |
| 421 | SmallVector<ArgInfo, 8> RetInfos; |
| 422 | SmallVector<unsigned, 8> OrigArgIndices; |
| 423 | |
Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 424 | for (unsigned i = 0; i < SplitEVTs.size(); ++i) { |
| 425 | ArgInfo CurArgInfo = ArgInfo{VRegs[i], SplitEVTs[i].getTypeForEVT(Ctx)}; |
| 426 | setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F); |
| 427 | splitToValueTypes(CurArgInfo, 0, RetInfos, OrigArgIndices); |
| 428 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 429 | |
| 430 | SmallVector<ISD::OutputArg, 8> Outs; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 431 | subTargetRegTypeForCallingConv(F, RetInfos, OrigArgIndices, Outs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 432 | |
| 433 | SmallVector<CCValAssign, 16> ArgLocs; |
| 434 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 435 | F.getContext()); |
| 436 | CCInfo.AnalyzeReturn(Outs, TLI.CCAssignFnForReturn()); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 437 | setLocInfo(ArgLocs, Outs); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 438 | |
| 439 | OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret); |
| 440 | if (!RetHandler.handle(ArgLocs, RetInfos)) { |
| 441 | return false; |
| 442 | } |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 443 | } |
| 444 | MIRBuilder.insertInstr(Ret); |
| 445 | return true; |
| 446 | } |
| 447 | |
Diana Picus | c3dbe23 | 2019-06-27 08:54:17 +0000 | [diff] [blame^] | 448 | bool MipsCallLowering::lowerFormalArguments( |
| 449 | MachineIRBuilder &MIRBuilder, const Function &F, |
| 450 | ArrayRef<ArrayRef<Register>> VRegs) const { |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 451 | |
| 452 | // Quick exit if there aren't any args. |
| 453 | if (F.arg_empty()) |
| 454 | return true; |
| 455 | |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 456 | if (F.isVarArg()) { |
| 457 | return false; |
| 458 | } |
| 459 | |
| 460 | for (auto &Arg : F.args()) { |
| 461 | if (!isSupportedType(Arg.getType())) |
| 462 | return false; |
| 463 | } |
| 464 | |
| 465 | MachineFunction &MF = MIRBuilder.getMF(); |
| 466 | const DataLayout &DL = MF.getDataLayout(); |
| 467 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 468 | |
| 469 | SmallVector<ArgInfo, 8> ArgInfos; |
| 470 | SmallVector<unsigned, 8> OrigArgIndices; |
| 471 | unsigned i = 0; |
| 472 | for (auto &Arg : F.args()) { |
| 473 | ArgInfo AInfo(VRegs[i], Arg.getType()); |
| 474 | setArgFlags(AInfo, i + AttributeList::FirstArgIndex, DL, F); |
| 475 | splitToValueTypes(AInfo, i, ArgInfos, OrigArgIndices); |
| 476 | ++i; |
| 477 | } |
| 478 | |
| 479 | SmallVector<ISD::InputArg, 8> Ins; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 480 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Ins); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 481 | |
| 482 | SmallVector<CCValAssign, 16> ArgLocs; |
| 483 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 484 | F.getContext()); |
| 485 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 486 | const MipsTargetMachine &TM = |
| 487 | static_cast<const MipsTargetMachine &>(MF.getTarget()); |
| 488 | const MipsABIInfo &ABI = TM.getABI(); |
| 489 | CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(F.getCallingConv()), |
| 490 | 1); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 491 | CCInfo.AnalyzeFormalArguments(Ins, TLI.CCAssignFnForCall()); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 492 | setLocInfo(ArgLocs, Ins); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 493 | |
Petar Jovanovic | 667e213 | 2018-04-12 17:01:46 +0000 | [diff] [blame] | 494 | IncomingValueHandler Handler(MIRBuilder, MF.getRegInfo()); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 495 | if (!Handler.handle(ArgLocs, ArgInfos)) |
| 496 | return false; |
| 497 | |
| 498 | return true; |
| 499 | } |
| 500 | |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 501 | bool MipsCallLowering::lowerCall(MachineIRBuilder &MIRBuilder, |
| 502 | CallingConv::ID CallConv, |
| 503 | const MachineOperand &Callee, |
| 504 | const ArgInfo &OrigRet, |
| 505 | ArrayRef<ArgInfo> OrigArgs) const { |
| 506 | |
| 507 | if (CallConv != CallingConv::C) |
| 508 | return false; |
| 509 | |
| 510 | for (auto &Arg : OrigArgs) { |
| 511 | if (!isSupportedType(Arg.Ty)) |
| 512 | return false; |
| 513 | if (Arg.Flags.isByVal() || Arg.Flags.isSRet()) |
| 514 | return false; |
| 515 | } |
Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 516 | |
| 517 | assert(OrigRet.Regs.size() == 1 && "Can't handle multple regs yet"); |
| 518 | if (OrigRet.Regs[0] && !isSupportedType(OrigRet.Ty)) |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 519 | return false; |
| 520 | |
| 521 | MachineFunction &MF = MIRBuilder.getMF(); |
| 522 | const Function &F = MF.getFunction(); |
| 523 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 524 | const MipsTargetMachine &TM = |
| 525 | static_cast<const MipsTargetMachine &>(MF.getTarget()); |
| 526 | const MipsABIInfo &ABI = TM.getABI(); |
| 527 | |
| 528 | MachineInstrBuilder CallSeqStart = |
| 529 | MIRBuilder.buildInstr(Mips::ADJCALLSTACKDOWN); |
| 530 | |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 531 | const bool IsCalleeGlobalPIC = |
| 532 | Callee.isGlobal() && TM.isPositionIndependent(); |
| 533 | |
Petar Avramovic | f4a6dd2 | 2019-05-31 08:06:17 +0000 | [diff] [blame] | 534 | MachineInstrBuilder MIB = MIRBuilder.buildInstrNoInsert( |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 535 | Callee.isReg() || IsCalleeGlobalPIC ? Mips::JALRPseudo : Mips::JAL); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 536 | MIB.addDef(Mips::SP, RegState::Implicit); |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 537 | if (IsCalleeGlobalPIC) { |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 538 | Register CalleeReg = |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 539 | MF.getRegInfo().createGenericVirtualRegister(LLT::pointer(0, 32)); |
| 540 | MachineInstr *CalleeGlobalValue = |
| 541 | MIRBuilder.buildGlobalValue(CalleeReg, Callee.getGlobal()); |
| 542 | if (!Callee.getGlobal()->hasLocalLinkage()) |
| 543 | CalleeGlobalValue->getOperand(1).setTargetFlags(MipsII::MO_GOT_CALL); |
| 544 | MIB.addUse(CalleeReg); |
| 545 | } else |
| 546 | MIB.add(Callee); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 547 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 548 | MIB.addRegMask(TRI->getCallPreservedMask(MF, F.getCallingConv())); |
| 549 | |
| 550 | TargetLowering::ArgListTy FuncOrigArgs; |
| 551 | FuncOrigArgs.reserve(OrigArgs.size()); |
| 552 | |
| 553 | SmallVector<ArgInfo, 8> ArgInfos; |
| 554 | SmallVector<unsigned, 8> OrigArgIndices; |
| 555 | unsigned i = 0; |
| 556 | for (auto &Arg : OrigArgs) { |
| 557 | |
| 558 | TargetLowering::ArgListEntry Entry; |
| 559 | Entry.Ty = Arg.Ty; |
| 560 | FuncOrigArgs.push_back(Entry); |
| 561 | |
| 562 | splitToValueTypes(Arg, i, ArgInfos, OrigArgIndices); |
| 563 | ++i; |
| 564 | } |
| 565 | |
| 566 | SmallVector<ISD::OutputArg, 8> Outs; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 567 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Outs); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 568 | |
| 569 | SmallVector<CCValAssign, 8> ArgLocs; |
| 570 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 571 | F.getContext()); |
| 572 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 573 | CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 574 | const char *Call = Callee.isSymbol() ? Callee.getSymbolName() : nullptr; |
| 575 | CCInfo.AnalyzeCallOperands(Outs, TLI.CCAssignFnForCall(), FuncOrigArgs, Call); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 576 | setLocInfo(ArgLocs, Outs); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 577 | |
| 578 | OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), MIB); |
| 579 | if (!RetHandler.handle(ArgLocs, ArgInfos)) { |
| 580 | return false; |
| 581 | } |
| 582 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 583 | unsigned NextStackOffset = CCInfo.getNextStackOffset(); |
| 584 | const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering(); |
| 585 | unsigned StackAlignment = TFL->getStackAlignment(); |
| 586 | NextStackOffset = alignTo(NextStackOffset, StackAlignment); |
| 587 | CallSeqStart.addImm(NextStackOffset).addImm(0); |
| 588 | |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 589 | if (IsCalleeGlobalPIC) { |
| 590 | MIRBuilder.buildCopy( |
Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 591 | Register(Mips::GP), |
| 592 | MF.getInfo<MipsFunctionInfo>()->getGlobalBaseRegForGlobalISel()); |
Petar Avramovic | efcd3c0 | 2019-05-31 08:27:06 +0000 | [diff] [blame] | 593 | MIB.addDef(Mips::GP, RegState::Implicit); |
| 594 | } |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 595 | MIRBuilder.insertInstr(MIB); |
Petar Avramovic | f4a6dd2 | 2019-05-31 08:06:17 +0000 | [diff] [blame] | 596 | if (MIB->getOpcode() == Mips::JALRPseudo) { |
| 597 | const MipsSubtarget &STI = |
| 598 | static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget()); |
| 599 | MIB.constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(), |
| 600 | *STI.getRegBankInfo()); |
| 601 | } |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 602 | |
Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 603 | if (OrigRet.Regs[0]) { |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 604 | ArgInfos.clear(); |
| 605 | SmallVector<unsigned, 8> OrigRetIndices; |
| 606 | |
| 607 | splitToValueTypes(OrigRet, 0, ArgInfos, OrigRetIndices); |
| 608 | |
| 609 | SmallVector<ISD::InputArg, 8> Ins; |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 610 | subTargetRegTypeForCallingConv(F, ArgInfos, OrigRetIndices, Ins); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 611 | |
| 612 | SmallVector<CCValAssign, 8> ArgLocs; |
| 613 | MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, |
| 614 | F.getContext()); |
| 615 | |
| 616 | CCInfo.AnalyzeCallResult(Ins, TLI.CCAssignFnForReturn(), OrigRet.Ty, Call); |
Petar Jovanovic | 65d463b | 2018-08-23 20:41:09 +0000 | [diff] [blame] | 617 | setLocInfo(ArgLocs, Ins); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 618 | |
| 619 | CallReturnHandler Handler(MIRBuilder, MF.getRegInfo(), MIB); |
| 620 | if (!Handler.handle(ArgLocs, ArgInfos)) |
| 621 | return false; |
| 622 | } |
| 623 | |
Petar Jovanovic | 226e611 | 2018-07-03 09:31:48 +0000 | [diff] [blame] | 624 | MIRBuilder.buildInstr(Mips::ADJCALLSTACKUP).addImm(NextStackOffset).addImm(0); |
Petar Jovanovic | 326ec32 | 2018-06-06 07:24:52 +0000 | [diff] [blame] | 625 | |
| 626 | return true; |
| 627 | } |
| 628 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 629 | template <typename T> |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 630 | void MipsCallLowering::subTargetRegTypeForCallingConv( |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 631 | const Function &F, ArrayRef<ArgInfo> Args, |
| 632 | ArrayRef<unsigned> OrigArgIndices, SmallVectorImpl<T> &ISDArgs) const { |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 633 | const DataLayout &DL = F.getParent()->getDataLayout(); |
| 634 | const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>(); |
| 635 | |
| 636 | unsigned ArgNo = 0; |
| 637 | for (auto &Arg : Args) { |
| 638 | |
| 639 | EVT VT = TLI.getValueType(DL, Arg.Ty); |
Matt Arsenault | 81920b0 | 2018-07-28 13:25:19 +0000 | [diff] [blame] | 640 | MVT RegisterVT = TLI.getRegisterTypeForCallingConv(F.getContext(), |
| 641 | F.getCallingConv(), VT); |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 642 | unsigned NumRegs = TLI.getNumRegistersForCallingConv( |
| 643 | F.getContext(), F.getCallingConv(), VT); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 644 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 645 | for (unsigned i = 0; i < NumRegs; ++i) { |
| 646 | ISD::ArgFlagsTy Flags = Arg.Flags; |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 647 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 648 | if (i == 0) |
| 649 | Flags.setOrigAlign(TLI.getABIAlignmentForCallingConv(Arg.Ty, DL)); |
| 650 | else |
| 651 | Flags.setOrigAlign(1); |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 652 | |
Petar Jovanovic | ff1bc62 | 2018-09-28 13:28:47 +0000 | [diff] [blame] | 653 | ISDArgs.emplace_back(Flags, RegisterVT, VT, true, OrigArgIndices[ArgNo], |
| 654 | 0); |
| 655 | } |
Petar Jovanovic | 366857a | 2018-04-11 15:12:32 +0000 | [diff] [blame] | 656 | ++ArgNo; |
| 657 | } |
| 658 | } |
| 659 | |
| 660 | void MipsCallLowering::splitToValueTypes( |
| 661 | const ArgInfo &OrigArg, unsigned OriginalIndex, |
| 662 | SmallVectorImpl<ArgInfo> &SplitArgs, |
| 663 | SmallVectorImpl<unsigned> &SplitArgsOrigIndices) const { |
| 664 | |
| 665 | // TODO : perform structure and array split. For now we only deal with |
| 666 | // types that pass isSupportedType check. |
| 667 | SplitArgs.push_back(OrigArg); |
| 668 | SplitArgsOrigIndices.push_back(OriginalIndex); |
Petar Jovanovic | fac93e2 | 2018-02-23 11:06:40 +0000 | [diff] [blame] | 669 | } |