blob: 8911ae39988873728c1ef8188540692c3d865334 [file] [log] [blame]
Petar Jovanovicfac93e22018-02-23 11:06:40 +00001//===- MipsCallLowering.cpp -------------------------------------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Petar Jovanovicfac93e22018-02-23 11:06:40 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MipsCallLowering.h"
Petar Jovanovic366857a2018-04-11 15:12:32 +000016#include "MipsCCState.h"
Petar Avramovicefcd3c02019-05-31 08:27:06 +000017#include "MipsMachineFunction.h"
Petar Jovanovic326ec322018-06-06 07:24:52 +000018#include "MipsTargetMachine.h"
Alexander Ivchenko49168f62018-08-02 08:33:31 +000019#include "llvm/CodeGen/Analysis.h"
Petar Jovanovicfac93e22018-02-23 11:06:40 +000020#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
21
22using namespace llvm;
23
24MipsCallLowering::MipsCallLowering(const MipsTargetLowering &TLI)
25 : CallLowering(&TLI) {}
26
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000027bool MipsCallLowering::MipsHandler::assign(Register VReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +000028 const EVT &VT) {
Petar Jovanovic366857a2018-04-11 15:12:32 +000029 if (VA.isRegLoc()) {
Petar Avramovic5a457e02019-03-25 11:23:41 +000030 assignValueToReg(VReg, VA, VT);
Petar Jovanovic226e6112018-07-03 09:31:48 +000031 } else if (VA.isMemLoc()) {
Petar Jovanovic65d463b2018-08-23 20:41:09 +000032 assignValueToAddress(VReg, VA);
Petar Jovanovic366857a2018-04-11 15:12:32 +000033 } else {
34 return false;
35 }
36 return true;
37}
38
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000039bool MipsCallLowering::MipsHandler::assignVRegs(ArrayRef<Register> VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +000040 ArrayRef<CCValAssign> ArgLocs,
Petar Avramovic5a457e02019-03-25 11:23:41 +000041 unsigned ArgLocsStartIndex,
42 const EVT &VT) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +000043 for (unsigned i = 0; i < VRegs.size(); ++i)
Petar Avramovic5a457e02019-03-25 11:23:41 +000044 if (!assign(VRegs[i], ArgLocs[ArgLocsStartIndex + i], VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000045 return false;
46 return true;
47}
48
Petar Avramovic2624c8d2018-11-07 11:45:43 +000049void MipsCallLowering::MipsHandler::setLeastSignificantFirst(
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000050 SmallVectorImpl<Register> &VRegs) {
Petar Avramovic2624c8d2018-11-07 11:45:43 +000051 if (!MIRBuilder.getMF().getDataLayout().isLittleEndian())
Petar Jovanovicff1bc622018-09-28 13:28:47 +000052 std::reverse(VRegs.begin(), VRegs.end());
53}
54
55bool MipsCallLowering::MipsHandler::handle(
56 ArrayRef<CCValAssign> ArgLocs, ArrayRef<CallLowering::ArgInfo> Args) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000057 SmallVector<Register, 4> VRegs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +000058 unsigned SplitLength;
59 const Function &F = MIRBuilder.getMF().getFunction();
60 const DataLayout &DL = F.getParent()->getDataLayout();
61 const MipsTargetLowering &TLI = *static_cast<const MipsTargetLowering *>(
62 MIRBuilder.getMF().getSubtarget().getTargetLowering());
63
64 for (unsigned ArgsIndex = 0, ArgLocsIndex = 0; ArgsIndex < Args.size();
65 ++ArgsIndex, ArgLocsIndex += SplitLength) {
66 EVT VT = TLI.getValueType(DL, Args[ArgsIndex].Ty);
67 SplitLength = TLI.getNumRegistersForCallingConv(F.getContext(),
68 F.getCallingConv(), VT);
Diana Picus69ce1c132019-06-27 08:50:53 +000069 assert(Args[ArgsIndex].Regs.size() == 1 && "Can't handle multple regs yet");
70
Petar Jovanovicff1bc622018-09-28 13:28:47 +000071 if (SplitLength > 1) {
72 VRegs.clear();
73 MVT RegisterVT = TLI.getRegisterTypeForCallingConv(
74 F.getContext(), F.getCallingConv(), VT);
75 for (unsigned i = 0; i < SplitLength; ++i)
76 VRegs.push_back(MRI.createGenericVirtualRegister(LLT{RegisterVT}));
77
Diana Picus69ce1c132019-06-27 08:50:53 +000078 if (!handleSplit(VRegs, ArgLocs, ArgLocsIndex, Args[ArgsIndex].Regs[0],
79 VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000080 return false;
81 } else {
Diana Picus69ce1c132019-06-27 08:50:53 +000082 if (!assign(Args[ArgsIndex].Regs[0], ArgLocs[ArgLocsIndex], VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000083 return false;
84 }
85 }
86 return true;
87}
88
Petar Jovanovic366857a2018-04-11 15:12:32 +000089namespace {
90class IncomingValueHandler : public MipsCallLowering::MipsHandler {
91public:
92 IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI)
93 : MipsHandler(MIRBuilder, MRI) {}
94
Petar Jovanovic366857a2018-04-11 15:12:32 +000095private:
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000096 void assignValueToReg(Register ValVReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +000097 const EVT &VT) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +000098
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000099 Register getStackAddress(const CCValAssign &VA,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000100 MachineMemOperand *&MMO) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +0000101
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000102 void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000103
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000104 bool handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000105 ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000106 Register ArgsReg, const EVT &VT) override;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000107
Petar Jovanovic326ec322018-06-06 07:24:52 +0000108 virtual void markPhysRegUsed(unsigned PhysReg) {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000109 MIRBuilder.getMBB().addLiveIn(PhysReg);
110 }
Petar Jovanovic226e6112018-07-03 09:31:48 +0000111
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000112 void buildLoad(unsigned Val, const CCValAssign &VA) {
113 MachineMemOperand *MMO;
114 unsigned Addr = getStackAddress(VA, MMO);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000115 MIRBuilder.buildLoad(Val, Addr, *MMO);
116 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000117};
Petar Jovanovic326ec322018-06-06 07:24:52 +0000118
119class CallReturnHandler : public IncomingValueHandler {
120public:
121 CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
122 MachineInstrBuilder &MIB)
123 : IncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {}
124
125private:
Petar Jovanovic226e6112018-07-03 09:31:48 +0000126 void markPhysRegUsed(unsigned PhysReg) override {
Petar Jovanovic326ec322018-06-06 07:24:52 +0000127 MIB.addDef(PhysReg, RegState::Implicit);
128 }
129
130 MachineInstrBuilder &MIB;
131};
132
Petar Jovanovic366857a2018-04-11 15:12:32 +0000133} // end anonymous namespace
134
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000135void IncomingValueHandler::assignValueToReg(Register ValVReg,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000136 const CCValAssign &VA,
137 const EVT &VT) {
138 const MipsSubtarget &STI =
139 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000140 Register PhysReg = VA.getLocReg();
Petar Avramovic5a457e02019-03-25 11:23:41 +0000141 if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
142 const MipsSubtarget &STI =
143 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
144
145 MIRBuilder
146 .buildInstr(STI.isFP64bit() ? Mips::BuildPairF64_64
147 : Mips::BuildPairF64)
148 .addDef(ValVReg)
149 .addUse(PhysReg + (STI.isLittle() ? 0 : 1))
150 .addUse(PhysReg + (STI.isLittle() ? 1 : 0))
151 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
152 *STI.getRegBankInfo());
153 markPhysRegUsed(PhysReg);
154 markPhysRegUsed(PhysReg + 1);
155 } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
156 MIRBuilder.buildInstr(Mips::MTC1)
157 .addDef(ValVReg)
158 .addUse(PhysReg)
159 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
160 *STI.getRegBankInfo());
161 markPhysRegUsed(PhysReg);
162 } else {
163 switch (VA.getLocInfo()) {
164 case CCValAssign::LocInfo::SExt:
165 case CCValAssign::LocInfo::ZExt:
166 case CCValAssign::LocInfo::AExt: {
167 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg);
168 MIRBuilder.buildTrunc(ValVReg, Copy);
169 break;
170 }
171 default:
172 MIRBuilder.buildCopy(ValVReg, PhysReg);
173 break;
174 }
175 markPhysRegUsed(PhysReg);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000176 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000177}
178
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000179Register IncomingValueHandler::getStackAddress(const CCValAssign &VA,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000180 MachineMemOperand *&MMO) {
Matt Arsenault2a645982019-01-31 01:38:47 +0000181 MachineFunction &MF = MIRBuilder.getMF();
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000182 unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8;
183 unsigned Offset = VA.getLocMemOffset();
Matt Arsenault2a645982019-01-31 01:38:47 +0000184 MachineFrameInfo &MFI = MF.getFrameInfo();
Petar Jovanovic226e6112018-07-03 09:31:48 +0000185
186 int FI = MFI.CreateFixedObject(Size, Offset, true);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000187 MachinePointerInfo MPO =
188 MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
Matt Arsenault2a645982019-01-31 01:38:47 +0000189
190 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
191 unsigned Align = MinAlign(TFL->getStackAlignment(), Offset);
192 MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOLoad, Size, Align);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000193
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000194 Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 32));
Petar Jovanovic226e6112018-07-03 09:31:48 +0000195 MIRBuilder.buildFrameIndex(AddrReg, FI);
196
197 return AddrReg;
198}
199
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000200void IncomingValueHandler::assignValueToAddress(Register ValVReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000201 const CCValAssign &VA) {
202 if (VA.getLocInfo() == CCValAssign::SExt ||
203 VA.getLocInfo() == CCValAssign::ZExt ||
204 VA.getLocInfo() == CCValAssign::AExt) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000205 Register LoadReg = MRI.createGenericVirtualRegister(LLT::scalar(32));
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000206 buildLoad(LoadReg, VA);
207 MIRBuilder.buildTrunc(ValVReg, LoadReg);
208 } else
209 buildLoad(ValVReg, VA);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000210}
211
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000212bool IncomingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000213 ArrayRef<CCValAssign> ArgLocs,
214 unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000215 Register ArgsReg, const EVT &VT) {
Petar Avramovic5a457e02019-03-25 11:23:41 +0000216 if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000217 return false;
Petar Avramovic2624c8d2018-11-07 11:45:43 +0000218 setLeastSignificantFirst(VRegs);
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000219 MIRBuilder.buildMerge(ArgsReg, VRegs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000220 return true;
221}
222
223namespace {
224class OutgoingValueHandler : public MipsCallLowering::MipsHandler {
225public:
226 OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
227 MachineInstrBuilder &MIB)
228 : MipsHandler(MIRBuilder, MRI), MIB(MIB) {}
229
Petar Jovanovic366857a2018-04-11 15:12:32 +0000230private:
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000231 void assignValueToReg(Register ValVReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000232 const EVT &VT) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +0000233
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000234 Register getStackAddress(const CCValAssign &VA,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000235 MachineMemOperand *&MMO) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +0000236
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000237 void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override;
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000238
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000239 bool handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000240 ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000241 Register ArgsReg, const EVT &VT) override;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000242
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000243 Register extendRegister(Register ValReg, const CCValAssign &VA);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000244
245 MachineInstrBuilder &MIB;
246};
247} // end anonymous namespace
248
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000249void OutgoingValueHandler::assignValueToReg(Register ValVReg,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000250 const CCValAssign &VA,
251 const EVT &VT) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000252 Register PhysReg = VA.getLocReg();
Petar Avramovic5a457e02019-03-25 11:23:41 +0000253 const MipsSubtarget &STI =
254 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
255
256 if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
257 MIRBuilder
258 .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64
259 : Mips::ExtractElementF64)
260 .addDef(PhysReg + (STI.isLittle() ? 1 : 0))
261 .addUse(ValVReg)
262 .addImm(1)
263 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
264 *STI.getRegBankInfo());
265 MIRBuilder
266 .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64
267 : Mips::ExtractElementF64)
268 .addDef(PhysReg + (STI.isLittle() ? 0 : 1))
269 .addUse(ValVReg)
270 .addImm(0)
271 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
272 *STI.getRegBankInfo());
273 } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
274 MIRBuilder.buildInstr(Mips::MFC1)
275 .addDef(PhysReg)
276 .addUse(ValVReg)
277 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
278 *STI.getRegBankInfo());
279 } else {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000280 Register ExtReg = extendRegister(ValVReg, VA);
Petar Avramovic5a457e02019-03-25 11:23:41 +0000281 MIRBuilder.buildCopy(PhysReg, ExtReg);
282 MIB.addUse(PhysReg, RegState::Implicit);
283 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000284}
285
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000286Register OutgoingValueHandler::getStackAddress(const CCValAssign &VA,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000287 MachineMemOperand *&MMO) {
Matt Arsenault2a645982019-01-31 01:38:47 +0000288 MachineFunction &MF = MIRBuilder.getMF();
289 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
290
Petar Jovanovic226e6112018-07-03 09:31:48 +0000291 LLT p0 = LLT::pointer(0, 32);
292 LLT s32 = LLT::scalar(32);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000293 Register SPReg = MRI.createGenericVirtualRegister(p0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000294 MIRBuilder.buildCopy(SPReg, Register(Mips::SP));
Petar Jovanovic226e6112018-07-03 09:31:48 +0000295
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000296 Register OffsetReg = MRI.createGenericVirtualRegister(s32);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000297 unsigned Offset = VA.getLocMemOffset();
Petar Jovanovic226e6112018-07-03 09:31:48 +0000298 MIRBuilder.buildConstant(OffsetReg, Offset);
299
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000300 Register AddrReg = MRI.createGenericVirtualRegister(p0);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000301 MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg);
302
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000303 MachinePointerInfo MPO =
304 MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
305 unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8;
Matt Arsenault2a645982019-01-31 01:38:47 +0000306 unsigned Align = MinAlign(TFL->getStackAlignment(), Offset);
307 MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOStore, Size, Align);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000308
Petar Jovanovic226e6112018-07-03 09:31:48 +0000309 return AddrReg;
310}
311
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000312void OutgoingValueHandler::assignValueToAddress(Register ValVReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000313 const CCValAssign &VA) {
314 MachineMemOperand *MMO;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000315 Register Addr = getStackAddress(VA, MMO);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000316 Register ExtReg = extendRegister(ValVReg, VA);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000317 MIRBuilder.buildStore(ExtReg, Addr, *MMO);
318}
319
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000320Register OutgoingValueHandler::extendRegister(Register ValReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000321 const CCValAssign &VA) {
322 LLT LocTy{VA.getLocVT()};
323 switch (VA.getLocInfo()) {
324 case CCValAssign::SExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000325 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000326 MIRBuilder.buildSExt(ExtReg, ValReg);
327 return ExtReg;
328 }
329 case CCValAssign::ZExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000330 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000331 MIRBuilder.buildZExt(ExtReg, ValReg);
332 return ExtReg;
333 }
334 case CCValAssign::AExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000335 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000336 MIRBuilder.buildAnyExt(ExtReg, ValReg);
337 return ExtReg;
338 }
339 // TODO : handle upper extends
340 case CCValAssign::Full:
341 return ValReg;
342 default:
343 break;
344 }
345 llvm_unreachable("unable to extend register");
Petar Jovanovic226e6112018-07-03 09:31:48 +0000346}
347
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000348bool OutgoingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000349 ArrayRef<CCValAssign> ArgLocs,
350 unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000351 Register ArgsReg, const EVT &VT) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000352 MIRBuilder.buildUnmerge(VRegs, ArgsReg);
Petar Avramovic2624c8d2018-11-07 11:45:43 +0000353 setLeastSignificantFirst(VRegs);
Petar Avramovic5a457e02019-03-25 11:23:41 +0000354 if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000355 return false;
356
Petar Jovanovic366857a2018-04-11 15:12:32 +0000357 return true;
358}
359
360static bool isSupportedType(Type *T) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000361 if (T->isIntegerTy())
Petar Jovanovic366857a2018-04-11 15:12:32 +0000362 return true;
Petar Jovanovic58c02102018-07-25 12:35:01 +0000363 if (T->isPointerTy())
364 return true;
Petar Avramovic5a457e02019-03-25 11:23:41 +0000365 if (T->isFloatingPointTy())
366 return true;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000367 return false;
368}
369
Benjamin Kramerc55e9972018-10-13 22:18:22 +0000370static CCValAssign::LocInfo determineLocInfo(const MVT RegisterVT, const EVT VT,
371 const ISD::ArgFlagsTy &Flags) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000372 // > does not mean loss of information as type RegisterVT can't hold type VT,
373 // it means that type VT is split into multiple registers of type RegisterVT
374 if (VT.getSizeInBits() >= RegisterVT.getSizeInBits())
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000375 return CCValAssign::LocInfo::Full;
376 if (Flags.isSExt())
377 return CCValAssign::LocInfo::SExt;
378 if (Flags.isZExt())
379 return CCValAssign::LocInfo::ZExt;
380 return CCValAssign::LocInfo::AExt;
381}
382
383template <typename T>
Benjamin Kramerc55e9972018-10-13 22:18:22 +0000384static void setLocInfo(SmallVectorImpl<CCValAssign> &ArgLocs,
385 const SmallVectorImpl<T> &Arguments) {
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000386 for (unsigned i = 0; i < ArgLocs.size(); ++i) {
387 const CCValAssign &VA = ArgLocs[i];
388 CCValAssign::LocInfo LocInfo = determineLocInfo(
389 Arguments[i].VT, Arguments[i].ArgVT, Arguments[i].Flags);
390 if (VA.isMemLoc())
391 ArgLocs[i] =
392 CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
393 VA.getLocMemOffset(), VA.getLocVT(), LocInfo);
394 else
395 ArgLocs[i] = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
396 VA.getLocReg(), VA.getLocVT(), LocInfo);
397 }
398}
399
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000400bool MipsCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000401 const Value *Val,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000402 ArrayRef<Register> VRegs) const {
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000403
404 MachineInstrBuilder Ret = MIRBuilder.buildInstrNoInsert(Mips::RetRA);
405
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000406 if (Val != nullptr && !isSupportedType(Val->getType()))
407 return false;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000408
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000409 if (!VRegs.empty()) {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000410 MachineFunction &MF = MIRBuilder.getMF();
411 const Function &F = MF.getFunction();
412 const DataLayout &DL = MF.getDataLayout();
413 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000414 LLVMContext &Ctx = Val->getType()->getContext();
415
416 SmallVector<EVT, 4> SplitEVTs;
417 ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs);
418 assert(VRegs.size() == SplitEVTs.size() &&
419 "For each split Type there should be exactly one VReg.");
Petar Jovanovic366857a2018-04-11 15:12:32 +0000420
421 SmallVector<ArgInfo, 8> RetInfos;
422 SmallVector<unsigned, 8> OrigArgIndices;
423
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000424 for (unsigned i = 0; i < SplitEVTs.size(); ++i) {
425 ArgInfo CurArgInfo = ArgInfo{VRegs[i], SplitEVTs[i].getTypeForEVT(Ctx)};
426 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
427 splitToValueTypes(CurArgInfo, 0, RetInfos, OrigArgIndices);
428 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000429
430 SmallVector<ISD::OutputArg, 8> Outs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000431 subTargetRegTypeForCallingConv(F, RetInfos, OrigArgIndices, Outs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000432
433 SmallVector<CCValAssign, 16> ArgLocs;
434 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
435 F.getContext());
436 CCInfo.AnalyzeReturn(Outs, TLI.CCAssignFnForReturn());
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000437 setLocInfo(ArgLocs, Outs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000438
439 OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret);
440 if (!RetHandler.handle(ArgLocs, RetInfos)) {
441 return false;
442 }
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000443 }
444 MIRBuilder.insertInstr(Ret);
445 return true;
446}
447
Diana Picusc3dbe232019-06-27 08:54:17 +0000448bool MipsCallLowering::lowerFormalArguments(
449 MachineIRBuilder &MIRBuilder, const Function &F,
450 ArrayRef<ArrayRef<Register>> VRegs) const {
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000451
452 // Quick exit if there aren't any args.
453 if (F.arg_empty())
454 return true;
455
Petar Jovanovic366857a2018-04-11 15:12:32 +0000456 if (F.isVarArg()) {
457 return false;
458 }
459
460 for (auto &Arg : F.args()) {
461 if (!isSupportedType(Arg.getType()))
462 return false;
463 }
464
465 MachineFunction &MF = MIRBuilder.getMF();
466 const DataLayout &DL = MF.getDataLayout();
467 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
468
469 SmallVector<ArgInfo, 8> ArgInfos;
470 SmallVector<unsigned, 8> OrigArgIndices;
471 unsigned i = 0;
472 for (auto &Arg : F.args()) {
473 ArgInfo AInfo(VRegs[i], Arg.getType());
474 setArgFlags(AInfo, i + AttributeList::FirstArgIndex, DL, F);
475 splitToValueTypes(AInfo, i, ArgInfos, OrigArgIndices);
476 ++i;
477 }
478
479 SmallVector<ISD::InputArg, 8> Ins;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000480 subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Ins);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000481
482 SmallVector<CCValAssign, 16> ArgLocs;
483 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
484 F.getContext());
485
Petar Jovanovic226e6112018-07-03 09:31:48 +0000486 const MipsTargetMachine &TM =
487 static_cast<const MipsTargetMachine &>(MF.getTarget());
488 const MipsABIInfo &ABI = TM.getABI();
489 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(F.getCallingConv()),
490 1);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000491 CCInfo.AnalyzeFormalArguments(Ins, TLI.CCAssignFnForCall());
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000492 setLocInfo(ArgLocs, Ins);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000493
Petar Jovanovic667e2132018-04-12 17:01:46 +0000494 IncomingValueHandler Handler(MIRBuilder, MF.getRegInfo());
Petar Jovanovic366857a2018-04-11 15:12:32 +0000495 if (!Handler.handle(ArgLocs, ArgInfos))
496 return false;
497
498 return true;
499}
500
Petar Jovanovic326ec322018-06-06 07:24:52 +0000501bool MipsCallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
502 CallingConv::ID CallConv,
503 const MachineOperand &Callee,
504 const ArgInfo &OrigRet,
505 ArrayRef<ArgInfo> OrigArgs) const {
506
507 if (CallConv != CallingConv::C)
508 return false;
509
510 for (auto &Arg : OrigArgs) {
511 if (!isSupportedType(Arg.Ty))
512 return false;
513 if (Arg.Flags.isByVal() || Arg.Flags.isSRet())
514 return false;
515 }
Diana Picus69ce1c132019-06-27 08:50:53 +0000516
517 assert(OrigRet.Regs.size() == 1 && "Can't handle multple regs yet");
518 if (OrigRet.Regs[0] && !isSupportedType(OrigRet.Ty))
Petar Jovanovic326ec322018-06-06 07:24:52 +0000519 return false;
520
521 MachineFunction &MF = MIRBuilder.getMF();
522 const Function &F = MF.getFunction();
523 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
524 const MipsTargetMachine &TM =
525 static_cast<const MipsTargetMachine &>(MF.getTarget());
526 const MipsABIInfo &ABI = TM.getABI();
527
528 MachineInstrBuilder CallSeqStart =
529 MIRBuilder.buildInstr(Mips::ADJCALLSTACKDOWN);
530
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000531 const bool IsCalleeGlobalPIC =
532 Callee.isGlobal() && TM.isPositionIndependent();
533
Petar Avramovicf4a6dd22019-05-31 08:06:17 +0000534 MachineInstrBuilder MIB = MIRBuilder.buildInstrNoInsert(
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000535 Callee.isReg() || IsCalleeGlobalPIC ? Mips::JALRPseudo : Mips::JAL);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000536 MIB.addDef(Mips::SP, RegState::Implicit);
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000537 if (IsCalleeGlobalPIC) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000538 Register CalleeReg =
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000539 MF.getRegInfo().createGenericVirtualRegister(LLT::pointer(0, 32));
540 MachineInstr *CalleeGlobalValue =
541 MIRBuilder.buildGlobalValue(CalleeReg, Callee.getGlobal());
542 if (!Callee.getGlobal()->hasLocalLinkage())
543 CalleeGlobalValue->getOperand(1).setTargetFlags(MipsII::MO_GOT_CALL);
544 MIB.addUse(CalleeReg);
545 } else
546 MIB.add(Callee);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000547 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
548 MIB.addRegMask(TRI->getCallPreservedMask(MF, F.getCallingConv()));
549
550 TargetLowering::ArgListTy FuncOrigArgs;
551 FuncOrigArgs.reserve(OrigArgs.size());
552
553 SmallVector<ArgInfo, 8> ArgInfos;
554 SmallVector<unsigned, 8> OrigArgIndices;
555 unsigned i = 0;
556 for (auto &Arg : OrigArgs) {
557
558 TargetLowering::ArgListEntry Entry;
559 Entry.Ty = Arg.Ty;
560 FuncOrigArgs.push_back(Entry);
561
562 splitToValueTypes(Arg, i, ArgInfos, OrigArgIndices);
563 ++i;
564 }
565
566 SmallVector<ISD::OutputArg, 8> Outs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000567 subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Outs);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000568
569 SmallVector<CCValAssign, 8> ArgLocs;
570 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
571 F.getContext());
572
Petar Jovanovic226e6112018-07-03 09:31:48 +0000573 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000574 const char *Call = Callee.isSymbol() ? Callee.getSymbolName() : nullptr;
575 CCInfo.AnalyzeCallOperands(Outs, TLI.CCAssignFnForCall(), FuncOrigArgs, Call);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000576 setLocInfo(ArgLocs, Outs);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000577
578 OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), MIB);
579 if (!RetHandler.handle(ArgLocs, ArgInfos)) {
580 return false;
581 }
582
Petar Jovanovic226e6112018-07-03 09:31:48 +0000583 unsigned NextStackOffset = CCInfo.getNextStackOffset();
584 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
585 unsigned StackAlignment = TFL->getStackAlignment();
586 NextStackOffset = alignTo(NextStackOffset, StackAlignment);
587 CallSeqStart.addImm(NextStackOffset).addImm(0);
588
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000589 if (IsCalleeGlobalPIC) {
590 MIRBuilder.buildCopy(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000591 Register(Mips::GP),
592 MF.getInfo<MipsFunctionInfo>()->getGlobalBaseRegForGlobalISel());
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000593 MIB.addDef(Mips::GP, RegState::Implicit);
594 }
Petar Jovanovic326ec322018-06-06 07:24:52 +0000595 MIRBuilder.insertInstr(MIB);
Petar Avramovicf4a6dd22019-05-31 08:06:17 +0000596 if (MIB->getOpcode() == Mips::JALRPseudo) {
597 const MipsSubtarget &STI =
598 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
599 MIB.constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
600 *STI.getRegBankInfo());
601 }
Petar Jovanovic326ec322018-06-06 07:24:52 +0000602
Diana Picus69ce1c132019-06-27 08:50:53 +0000603 if (OrigRet.Regs[0]) {
Petar Jovanovic326ec322018-06-06 07:24:52 +0000604 ArgInfos.clear();
605 SmallVector<unsigned, 8> OrigRetIndices;
606
607 splitToValueTypes(OrigRet, 0, ArgInfos, OrigRetIndices);
608
609 SmallVector<ISD::InputArg, 8> Ins;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000610 subTargetRegTypeForCallingConv(F, ArgInfos, OrigRetIndices, Ins);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000611
612 SmallVector<CCValAssign, 8> ArgLocs;
613 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
614 F.getContext());
615
616 CCInfo.AnalyzeCallResult(Ins, TLI.CCAssignFnForReturn(), OrigRet.Ty, Call);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000617 setLocInfo(ArgLocs, Ins);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000618
619 CallReturnHandler Handler(MIRBuilder, MF.getRegInfo(), MIB);
620 if (!Handler.handle(ArgLocs, ArgInfos))
621 return false;
622 }
623
Petar Jovanovic226e6112018-07-03 09:31:48 +0000624 MIRBuilder.buildInstr(Mips::ADJCALLSTACKUP).addImm(NextStackOffset).addImm(0);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000625
626 return true;
627}
628
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000629template <typename T>
Petar Jovanovic366857a2018-04-11 15:12:32 +0000630void MipsCallLowering::subTargetRegTypeForCallingConv(
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000631 const Function &F, ArrayRef<ArgInfo> Args,
632 ArrayRef<unsigned> OrigArgIndices, SmallVectorImpl<T> &ISDArgs) const {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000633 const DataLayout &DL = F.getParent()->getDataLayout();
634 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
635
636 unsigned ArgNo = 0;
637 for (auto &Arg : Args) {
638
639 EVT VT = TLI.getValueType(DL, Arg.Ty);
Matt Arsenault81920b02018-07-28 13:25:19 +0000640 MVT RegisterVT = TLI.getRegisterTypeForCallingConv(F.getContext(),
641 F.getCallingConv(), VT);
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000642 unsigned NumRegs = TLI.getNumRegistersForCallingConv(
643 F.getContext(), F.getCallingConv(), VT);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000644
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000645 for (unsigned i = 0; i < NumRegs; ++i) {
646 ISD::ArgFlagsTy Flags = Arg.Flags;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000647
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000648 if (i == 0)
649 Flags.setOrigAlign(TLI.getABIAlignmentForCallingConv(Arg.Ty, DL));
650 else
651 Flags.setOrigAlign(1);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000652
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000653 ISDArgs.emplace_back(Flags, RegisterVT, VT, true, OrigArgIndices[ArgNo],
654 0);
655 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000656 ++ArgNo;
657 }
658}
659
660void MipsCallLowering::splitToValueTypes(
661 const ArgInfo &OrigArg, unsigned OriginalIndex,
662 SmallVectorImpl<ArgInfo> &SplitArgs,
663 SmallVectorImpl<unsigned> &SplitArgsOrigIndices) const {
664
665 // TODO : perform structure and array split. For now we only deal with
666 // types that pass isSupportedType check.
667 SplitArgs.push_back(OrigArg);
668 SplitArgsOrigIndices.push_back(OriginalIndex);
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000669}