blob: fd442db27a2742afcbcd19464118973d5c0ed5d5 [file] [log] [blame]
Chris Lattnera916db12006-09-04 04:16:09 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnera916db12006-09-04 04:16:09 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
Dan Gohman45774ce2010-02-12 10:34:29 +000017#include "llvm/Analysis/Verifier.h"
Chris Lattnerbafc8372007-03-31 00:24:43 +000018#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar9abdc6c2009-08-13 23:48:47 +000019#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnera916db12006-09-04 04:16:09 +000020#include "llvm/CodeGen/Passes.h"
Gordon Henriksenbcef14d2008-08-17 12:56:54 +000021#include "llvm/CodeGen/GCStrategy.h"
Dan Gohman5ea74d52009-07-31 18:16:33 +000022#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattnera916db12006-09-04 04:16:09 +000023#include "llvm/Target/TargetOptions.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000024#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerb0d44c32010-02-02 23:37:42 +000025#include "llvm/MC/MCContext.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/Target/TargetData.h"
Daniel Dunbarf060b4d2009-07-15 23:48:37 +000028#include "llvm/Target/TargetRegistry.h"
Chris Lattnera916db12006-09-04 04:16:09 +000029#include "llvm/Transforms/Scalar.h"
Chris Lattnerc49f8c72010-02-02 23:45:17 +000030#include "llvm/ADT/OwningPtr.h"
Chris Lattnerbafc8372007-03-31 00:24:43 +000031#include "llvm/Support/CommandLine.h"
David Greeneca15eac2010-01-04 22:33:16 +000032#include "llvm/Support/Debug.h"
David Greenea31f96c2009-07-14 20:18:05 +000033#include "llvm/Support/FormattedStream.h"
Chris Lattnera916db12006-09-04 04:16:09 +000034using namespace llvm;
35
Dan Gohmanb8e69f12008-09-25 01:14:49 +000036namespace llvm {
37 bool EnableFastISel;
38}
39
Eric Christopher9196f0c02009-11-04 19:57:50 +000040static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
41 cl::desc("Disable Post Regalloc"));
42static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
43 cl::desc("Disable branch folding"));
Bob Wilson2d4ff122009-11-26 00:32:21 +000044static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
45 cl::desc("Disable tail duplication"));
Bob Wilson298cdac2010-01-16 00:29:50 +000046static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
47 cl::desc("Disable pre-register allocation tail duplication"));
Eric Christopher9196f0c02009-11-04 19:57:50 +000048static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
49 cl::desc("Disable code placement"));
50static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
51 cl::desc("Disable Stack Slot Coloring"));
52static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
53 cl::desc("Disable Machine LICM"));
54static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
55 cl::desc("Disable Machine Sinking"));
56static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
57 cl::desc("Disable Loop Strength Reduction Pass"));
58static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
59 cl::desc("Disable Codegen Prepare"));
Chris Lattner37228f62007-06-19 05:47:49 +000060static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
61 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
62static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
63 cl::desc("Print LLVM IR input to isel pass"));
Gordon Henriksen2d684b12008-01-07 01:33:09 +000064static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
65 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000066static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
67 cl::desc("Verify generated machine code"),
68 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Chris Lattner37228f62007-06-19 05:47:49 +000069
Evan Cheng68dabc72010-03-03 01:38:35 +000070static cl::opt<bool> EnableMachineCSE("machine-cse", cl::Hidden,
71 cl::desc("Enable Machine CSE"));
72
Chris Lattner32445d32010-02-02 22:54:51 +000073static cl::opt<cl::boolOrDefault>
74AsmVerbose("asm-verbose", cl::desc("Add comments to directives."),
75 cl::init(cl::BOU_UNSET));
76
Chris Lattner530c72a2010-02-02 22:58:13 +000077static bool getVerboseAsm() {
Chris Lattner32445d32010-02-02 22:54:51 +000078 switch (AsmVerbose) {
Chris Lattner530c72a2010-02-02 22:58:13 +000079 default:
80 case cl::BOU_UNSET: return TargetMachine::getAsmVerbosityDefault();
81 case cl::BOU_TRUE: return true;
82 case cl::BOU_FALSE: return false;
Chris Lattner32445d32010-02-02 22:54:51 +000083 }
84}
Evan Cheng30bebff2010-01-13 00:30:23 +000085
Dan Gohman3b88f102008-10-01 20:39:19 +000086// Enable or disable FastISel. Both options are needed, because
87// FastISel is enabled by default with -fast, and we wish to be
Dan Gohmanb4720902009-08-26 15:57:57 +000088// able to enable or disable fast-isel independently from -O0.
Dan Gohman60ad1732008-10-07 23:00:56 +000089static cl::opt<cl::boolOrDefault>
Dan Gohman3b88f102008-10-01 20:39:19 +000090EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohmanb4720902009-08-26 15:57:57 +000091 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohmanb8e69f12008-09-25 01:14:49 +000092
Dan Gohmanf4fe57a2009-11-20 02:03:44 +000093// Enable or disable an experimental optimization to split GEPs
94// and run a special GVN pass which does not examine loads, in
95// an effort to factor out redundancy implicit in complex GEPs.
96static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
97 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattner9a6cf912009-08-12 07:22:17 +000098
99LLVMTargetMachine::LLVMTargetMachine(const Target &T,
100 const std::string &TargetTriple)
101 : TargetMachine(T) {
102 AsmInfo = T.createAsmInfo(TargetTriple);
103}
104
Eric Christophera91c0f42009-12-21 08:15:29 +0000105// Set the default code model for the JIT for a generic target.
106// FIXME: Is small right here? or .is64Bit() ? Large : Small?
107void
108LLVMTargetMachine::setCodeModelForJIT() {
109 setCodeModel(CodeModel::Small);
110}
Chris Lattner9a6cf912009-08-12 07:22:17 +0000111
Eric Christophera91c0f42009-12-21 08:15:29 +0000112// Set the default code model for static compilation for a generic target.
113void
114LLVMTargetMachine::setCodeModelForStatic() {
115 setCodeModel(CodeModel::Small);
116}
Chris Lattner9a6cf912009-08-12 07:22:17 +0000117
Chris Lattneredcf0652010-02-03 05:55:08 +0000118bool LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
119 formatted_raw_ostream &Out,
120 CodeGenFileType FileType,
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000121 CodeGenOpt::Level OptLevel,
122 bool DisableVerify) {
Dan Gohmanacb05542008-09-25 00:37:07 +0000123 // Add common CodeGen passes.
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000124 if (addCommonCodeGenPasses(PM, OptLevel, DisableVerify))
Chris Lattneredcf0652010-02-03 05:55:08 +0000125 return true;
Bill Wendling523048e2007-02-08 01:36:53 +0000126
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000127 OwningPtr<MCContext> Context(new MCContext());
128 OwningPtr<MCStreamer> AsmStreamer;
129
Chris Lattnerd111bd52010-02-03 00:22:02 +0000130 formatted_raw_ostream *LegacyOutput;
Chris Lattnera916db12006-09-04 04:16:09 +0000131 switch (FileType) {
Chris Lattneredcf0652010-02-03 05:55:08 +0000132 default: return true;
Chris Lattner249453f2010-02-03 00:29:55 +0000133 case CGFT_AssemblyFile: {
134 const MCAsmInfo &MAI = *getMCAsmInfo();
135 MCInstPrinter *InstPrinter =
136 getTarget().createMCInstPrinter(MAI.getAssemblerDialect(), MAI, Out);
137 AsmStreamer.reset(createAsmStreamer(*Context, Out, MAI,
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000138 getTargetData()->isLittleEndian(),
Chris Lattner249453f2010-02-03 00:29:55 +0000139 getVerboseAsm(), InstPrinter,
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000140 /*codeemitter*/0));
Chris Lattnerd111bd52010-02-03 00:22:02 +0000141 // Set the AsmPrinter's "O" to the output file.
142 LegacyOutput = &Out;
Chris Lattner03dc0f72010-02-02 19:14:27 +0000143 break;
Chris Lattner249453f2010-02-03 00:29:55 +0000144 }
Chris Lattner8856a672010-02-02 23:57:42 +0000145 case CGFT_ObjectFile: {
146 // Create the code emitter for the target if it exists. If not, .o file
147 // emission fails.
Chris Lattner741580a2010-02-12 23:12:47 +0000148 MCCodeEmitter *MCE = getTarget().createCodeEmitter(*this, *Context);
Chris Lattner8856a672010-02-02 23:57:42 +0000149 if (MCE == 0)
Chris Lattneredcf0652010-02-03 05:55:08 +0000150 return true;
Chris Lattner8856a672010-02-02 23:57:42 +0000151
152 AsmStreamer.reset(createMachOStreamer(*Context, Out, MCE));
Chris Lattnerd111bd52010-02-03 00:22:02 +0000153
154 // Any output to the asmprinter's "O" stream is bad and needs to be fixed,
155 // force it to come out stderr.
156 // FIXME: this is horrible and leaks, eventually remove the raw_ostream from
157 // asmprinter.
158 LegacyOutput = new formatted_raw_ostream(errs());
Chris Lattner8856a672010-02-02 23:57:42 +0000159 break;
Chris Lattner2fdf5b52010-02-02 18:44:12 +0000160 }
Chris Lattneredcf0652010-02-03 05:55:08 +0000161 case CGFT_Null:
162 // The Null output is intended for use for performance analysis and testing,
163 // not real users.
164 AsmStreamer.reset(createNullStreamer(*Context));
165 // Any output to the asmprinter's "O" stream is bad and needs to be fixed,
166 // force it to come out stderr.
167 // FIXME: this is horrible and leaks, eventually remove the raw_ostream from
168 // asmprinter.
169 LegacyOutput = new formatted_raw_ostream(errs());
170 break;
Chris Lattnera916db12006-09-04 04:16:09 +0000171 }
Chris Lattner03dc0f72010-02-02 19:14:27 +0000172
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000173 // Create the AsmPrinter, which takes ownership of Context and AsmStreamer
174 // if successful.
175 FunctionPass *Printer =
Chris Lattnerd111bd52010-02-03 00:22:02 +0000176 getTarget().createAsmPrinter(*LegacyOutput, *this, *Context, *AsmStreamer,
Chris Lattner8856a672010-02-02 23:57:42 +0000177 getMCAsmInfo());
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000178 if (Printer == 0)
Chris Lattneredcf0652010-02-03 05:55:08 +0000179 return true;
Chris Lattnerc49f8c72010-02-02 23:45:17 +0000180
181 // If successful, createAsmPrinter took ownership of AsmStreamer and Context.
182 Context.take(); AsmStreamer.take();
183
184 PM.add(Printer);
185
Eric Christophera91c0f42009-12-21 08:15:29 +0000186 // Make sure the code model is set.
187 setCodeModelForStatic();
Gordon Henriksend930f912008-08-17 18:44:35 +0000188 PM.add(createGCInfoDeleter());
Chris Lattneredcf0652010-02-03 05:55:08 +0000189 return false;
Dan Gohmanacb05542008-09-25 00:37:07 +0000190}
191
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000192/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
Chris Lattner919b9742010-02-02 22:31:11 +0000193/// get machine code emitted. This uses a JITCodeEmitter object to handle
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000194/// actually outputting the machine code and resolving things like the address
195/// of functions. This method should returns true if machine code emission is
196/// not supported.
197///
198bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
199 JITCodeEmitter &JCE,
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000200 CodeGenOpt::Level OptLevel,
201 bool DisableVerify) {
Eric Christophera91c0f42009-12-21 08:15:29 +0000202 // Make sure the code model is set.
203 setCodeModelForJIT();
204
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000205 // Add common CodeGen passes.
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000206 if (addCommonCodeGenPasses(PM, OptLevel, DisableVerify))
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000207 return true;
208
Daniel Dunbarc9013922009-07-15 22:33:19 +0000209 addCodeEmitter(PM, OptLevel, JCE);
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000210 PM.add(createGCInfoDeleter());
211
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000212 return false; // success!
213}
214
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000215static void printAndVerify(PassManagerBase &PM,
Dan Gohman18dc1c52009-10-31 20:17:39 +0000216 const char *Banner,
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000217 bool allowDoubleDefs = false) {
218 if (PrintMachineCode)
David Greeneca15eac2010-01-04 22:33:16 +0000219 PM.add(createMachineFunctionPrinterPass(dbgs(), Banner));
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000220
221 if (VerifyMachineCode)
222 PM.add(createMachineVerifierPass(allowDoubleDefs));
223}
224
Bill Wendling026e5d72009-04-29 23:29:43 +0000225/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
226/// emitting to assembly files or machine code output.
Dan Gohmanacb05542008-09-25 00:37:07 +0000227///
Bill Wendling084669a2009-04-29 00:15:41 +0000228bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000229 CodeGenOpt::Level OptLevel,
230 bool DisableVerify) {
Chris Lattnera916db12006-09-04 04:16:09 +0000231 // Standard LLVM-Level Passes.
Dan Gohmanacb05542008-09-25 00:37:07 +0000232
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000233 // Before running any passes, run the verifier to determine if the input
234 // coming from the front-end and/or optimizer is valid.
235 if (!DisableVerify)
236 PM.add(createVerifierPass());
237
Dan Gohmanf4fe57a2009-11-20 02:03:44 +0000238 // Optionally, tun split-GEPs and no-load GVN.
239 if (EnableSplitGEPGVN) {
240 PM.add(createGEPSplitterPass());
Bob Wilsond4655992010-02-26 18:35:19 +0000241 PM.add(createGVNPass(/*NoLoads=*/true));
Dan Gohmanf4fe57a2009-11-20 02:03:44 +0000242 }
243
Chris Lattnera916db12006-09-04 04:16:09 +0000244 // Run loop strength reduction before anything else.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000245 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000246 PM.add(createLoopStrengthReducePass(getTargetLowering()));
247 if (PrintLSR)
David Greeneca15eac2010-01-04 22:33:16 +0000248 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000249 }
Dan Gohmanacb05542008-09-25 00:37:07 +0000250
Duncan Sandsd6fb6502009-05-22 20:36:31 +0000251 // Turn exception handling constructs into something the code generators can
252 // handle.
Chris Lattner7b26fce2009-08-22 20:48:53 +0000253 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach693e36a2009-08-11 00:09:57 +0000254 {
Jim Grosbach693e36a2009-08-11 00:09:57 +0000255 case ExceptionHandling::SjLj:
Jim Grosbach486be662009-08-17 16:41:22 +0000256 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Jim Grosbach9ae81812010-01-14 21:38:31 +0000257 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
258 // catch info can get misplaced when a selector ends up more than one block
259 // removed from the parent invoke(s). This could happen when a landing
260 // pad is shared by multiple invokes and is also a target of a normal
261 // edge from elsewhere.
Jim Grosbach486be662009-08-17 16:41:22 +0000262 PM.add(createSjLjEHPass(getTargetLowering()));
Jim Grosbach08685672010-01-14 21:22:16 +0000263 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach486be662009-08-17 16:41:22 +0000264 break;
Jim Grosbach693e36a2009-08-11 00:09:57 +0000265 case ExceptionHandling::Dwarf:
Bill Wendling3505c942009-10-29 00:37:35 +0000266 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach693e36a2009-08-11 00:09:57 +0000267 break;
268 case ExceptionHandling::None:
269 PM.add(createLowerInvokePass(getTargetLowering()));
270 break;
271 }
Duncan Sandsd6fb6502009-05-22 20:36:31 +0000272
273 PM.add(createGCLoweringPass());
Dan Gohmanacb05542008-09-25 00:37:07 +0000274
Chris Lattnera916db12006-09-04 04:16:09 +0000275 // Make sure that no unreachable blocks are instruction selected.
276 PM.add(createUnreachableBlockEliminationPass());
Bill Wendling523048e2007-02-08 01:36:53 +0000277
Eric Christopher9196f0c02009-11-04 19:57:50 +0000278 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000279 PM.add(createCodeGenPreparePass(getTargetLowering()));
280
Bill Wendlingccb67a3d2008-11-13 01:02:14 +0000281 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendling05d84172008-11-04 02:10:20 +0000282
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000283 if (PrintISelInput)
Daniel Dunbar54d5b9e2008-10-21 23:33:38 +0000284 PM.add(createPrintFunctionPass("\n\n"
285 "*** Final LLVM Code input to ISel ***\n",
David Greeneca15eac2010-01-04 22:33:16 +0000286 &dbgs()));
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +0000287
Dan Gohman0d8a9af2010-02-28 00:41:59 +0000288 // All passes which modify the LLVM IR are now complete; run the verifier
289 // to ensure that the IR is valid.
290 if (!DisableVerify)
291 PM.add(createVerifierPass());
292
Dan Gohmanacb05542008-09-25 00:37:07 +0000293 // Standard Lower-Level Passes.
294
Dan Gohman5ea74d52009-07-31 18:16:33 +0000295 // Set up a MachineFunction for the rest of CodeGen to work on.
296 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
297
Dan Gohman3b88f102008-10-01 20:39:19 +0000298 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman60ad1732008-10-07 23:00:56 +0000299 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling026e5d72009-04-29 23:29:43 +0000300 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohman3b88f102008-10-01 20:39:19 +0000301 EnableFastISel = true;
302
Chris Lattnera916db12006-09-04 04:16:09 +0000303 // Ask the target for an isel.
Bill Wendling084669a2009-04-29 00:15:41 +0000304 if (addInstSelector(PM, OptLevel))
Chris Lattnera916db12006-09-04 04:16:09 +0000305 return true;
Bill Wendling523048e2007-02-08 01:36:53 +0000306
Chris Lattnera916db12006-09-04 04:16:09 +0000307 // Print the instruction selected machine code...
Dan Gohman18dc1c52009-10-31 20:17:39 +0000308 printAndVerify(PM, "After Instruction Selection",
309 /* allowDoubleDefs= */ true);
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000310
Bob Wilson01abf8f2010-02-13 00:31:44 +0000311 // Optimize PHIs before DCE: removing dead PHI cycles may make more
312 // instructions dead.
313 if (OptLevel != CodeGenOpt::None)
314 PM.add(createOptimizePHIsPass());
Evan Chengea5c6be2010-02-06 09:07:11 +0000315
316 // Delete dead machine instructions regardless of optimization level.
317 PM.add(createDeadMachineInstructionElimPass());
318 printAndVerify(PM, "After codegen DCE pass",
319 /* allowDoubleDefs= */ true);
320
Bill Wendling026e5d72009-04-29 23:29:43 +0000321 if (OptLevel != CodeGenOpt::None) {
Evan Chengb5499d02010-01-13 08:45:40 +0000322 PM.add(createOptimizeExtsPass());
Evan Cheng68dabc72010-03-03 01:38:35 +0000323 if (EnableMachineCSE)
324 PM.add(createMachineCSEPass());
Eric Christopher9196f0c02009-11-04 19:57:50 +0000325 if (!DisableMachineLICM)
326 PM.add(createMachineLICMPass());
327 if (!DisableMachineSink)
328 PM.add(createMachineSinkingPass());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000329 printAndVerify(PM, "After MachineLICM and MachineSinking",
330 /* allowDoubleDefs= */ true);
Evan Chengf736bd92009-02-09 08:45:39 +0000331 }
Bill Wendlingfb706bc2007-12-07 21:42:31 +0000332
Evan Cheng6154dbd2009-12-04 09:42:45 +0000333 // Pre-ra tail duplication.
Bob Wilson298cdac2010-01-16 00:29:50 +0000334 if (OptLevel != CodeGenOpt::None && !DisableEarlyTailDup) {
Evan Cheng6154dbd2009-12-04 09:42:45 +0000335 PM.add(createTailDuplicatePass(true));
Jakob Stoklund Olesen29c72342010-01-06 23:52:46 +0000336 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate",
337 /* allowDoubleDefs= */ true);
Evan Cheng6154dbd2009-12-04 09:42:45 +0000338 }
339
Anton Korobeynikov0516b6f2008-04-23 18:26:03 +0000340 // Run pre-ra passes.
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000341 if (addPreRegAlloc(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000342 printAndVerify(PM, "After PreRegAlloc passes",
343 /* allowDoubleDefs= */ true);
Anton Korobeynikov0516b6f2008-04-23 18:26:03 +0000344
Evan Cheng12a02222008-06-04 09:18:41 +0000345 // Perform register allocation.
Chris Lattnera916db12006-09-04 04:16:09 +0000346 PM.add(createRegisterAllocator());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000347 printAndVerify(PM, "After Register Allocation");
Evan Cheng12a02222008-06-04 09:18:41 +0000348
349 // Perform stack slot coloring.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000350 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Chengea2b82b2009-08-05 07:26:17 +0000351 // FIXME: Re-enable coloring with register when it's capable of adding
352 // kill markers.
353 PM.add(createStackSlotColoringPass(false));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000354 printAndVerify(PM, "After StackSlotColoring");
355 }
Dan Gohmanacb05542008-09-25 00:37:07 +0000356
Evan Cheng12a02222008-06-04 09:18:41 +0000357 // Run post-ra passes.
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000358 if (addPostRegAlloc(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000359 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohmanacb05542008-09-25 00:37:07 +0000360
Christopher Lamb14bbb152007-07-27 07:36:14 +0000361 PM.add(createLowerSubregsPass());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000362 printAndVerify(PM, "After LowerSubregs");
Bill Wendling523048e2007-02-08 01:36:53 +0000363
Chris Lattnera916db12006-09-04 04:16:09 +0000364 // Insert prolog/epilog code. Eliminate abstract frame index references...
365 PM.add(createPrologEpilogCodeInserter());
Dan Gohman18dc1c52009-10-31 20:17:39 +0000366 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohmanacb05542008-09-25 00:37:07 +0000367
Evan Chengf305ead2009-09-30 08:49:50 +0000368 // Run pre-sched2 passes.
369 if (addPreSched2(PM, OptLevel))
Dan Gohman18dc1c52009-10-31 20:17:39 +0000370 printAndVerify(PM, "After PreSched2 passes");
Evan Chengf305ead2009-09-30 08:49:50 +0000371
Dale Johannesen2182f062007-07-13 17:13:54 +0000372 // Second pass scheduler.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000373 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng007ceb42009-10-16 21:06:15 +0000374 PM.add(createPostRAScheduler(OptLevel));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000375 printAndVerify(PM, "After PostRAScheduler");
Dan Gohman06613bc2008-11-20 19:54:21 +0000376 }
377
Dan Gohmanb0ef9142008-12-18 01:36:42 +0000378 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher9196f0c02009-11-04 19:57:50 +0000379 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson97b93122009-10-28 20:46:46 +0000380 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohman18dc1c52009-10-31 20:17:39 +0000381 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000382 }
Dan Gohmanb0ef9142008-12-18 01:36:42 +0000383
Bob Wilson2d4ff122009-11-26 00:32:21 +0000384 // Tail duplication.
385 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng6154dbd2009-12-04 09:42:45 +0000386 PM.add(createTailDuplicatePass(false));
Bob Wilson9594db52009-11-26 21:38:41 +0000387 printAndVerify(PM, "After TailDuplicate");
Bob Wilson2d4ff122009-11-26 00:32:21 +0000388 }
389
Gordon Henriksen2d684b12008-01-07 01:33:09 +0000390 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohmanacb05542008-09-25 00:37:07 +0000391
Gordon Henriksen2d684b12008-01-07 01:33:09 +0000392 if (PrintGCInfo)
David Greeneca15eac2010-01-04 22:33:16 +0000393 PM.add(createGCInfoPrinter(dbgs()));
Bill Wendling523048e2007-02-08 01:36:53 +0000394
Eric Christopher9196f0c02009-11-04 19:57:50 +0000395 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohman18dc1c52009-10-31 20:17:39 +0000396 PM.add(createCodePlacementOptPass());
397 printAndVerify(PM, "After CodePlacementOpt");
398 }
399
Evan Cheng66549b22009-11-05 01:16:59 +0000400 if (addPreEmitPass(PM, OptLevel))
401 printAndVerify(PM, "After PreEmit passes");
402
Dan Gohmanacb05542008-09-25 00:37:07 +0000403 return false;
Chris Lattnera916db12006-09-04 04:16:09 +0000404}