blob: dfc652f31da5e06feb3cdcf58a439c62e66c44da [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
12//
13//===----------------------------------------------------------------------===//
14//
15
16#include "AMDGPUMCInstLower.h"
17#include "AMDGPUAsmPrinter.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000019#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "R600InstrInfo.h"
Tom Stellardc721a232014-05-16 20:56:47 +000021#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000025#include "llvm/IR/Function.h"
Tom Stellard067c8152014-07-21 14:01:14 +000026#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000027#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000028#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000029#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000031#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032#include "llvm/MC/MCStreamer.h"
33#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000034#include "llvm/Support/Format.h"
35#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37using namespace llvm;
38
Tom Stellardc721a232014-05-16 20:56:47 +000039AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st):
40 Ctx(ctx), ST(st)
Tom Stellard9e90b582012-12-17 15:14:54 +000041{ }
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Tom Stellardc721a232014-05-16 20:56:47 +000044
Marek Olsaka93603d2015-01-15 18:42:51 +000045 int MCOpcode = ST.getInstrInfo()->pseudoToMCOpcode(MI->getOpcode());
46
47 if (MCOpcode == -1) {
48 LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
49 C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
50 "a target-specific version: " + Twine(MI->getOpcode()));
51 }
52
53 OutMI.setOpcode(MCOpcode);
Tom Stellard75aadc22012-12-11 21:25:42 +000054
David Blaikie2f771122014-04-05 22:42:04 +000055 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +000056 MCOperand MCOp;
57 switch (MO.getType()) {
58 default:
59 llvm_unreachable("unknown operand type");
Tom Stellard75aadc22012-12-11 21:25:42 +000060 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +000061 MCOp = MCOperand::createImm(MO.getImm());
Tom Stellard75aadc22012-12-11 21:25:42 +000062 break;
63 case MachineOperand::MO_Register:
Tom Stellard2b65ed32015-12-21 18:44:27 +000064 MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST));
Tom Stellard75aadc22012-12-11 21:25:42 +000065 break;
Tom Stellard9e90b582012-12-17 15:14:54 +000066 case MachineOperand::MO_MachineBasicBlock:
Jim Grosbach13760bd2015-05-30 01:25:56 +000067 MCOp = MCOperand::createExpr(MCSymbolRefExpr::create(
Tom Stellard9e90b582012-12-17 15:14:54 +000068 MO.getMBB()->getSymbol(), Ctx));
Tom Stellard067c8152014-07-21 14:01:14 +000069 break;
70 case MachineOperand::MO_GlobalAddress: {
71 const GlobalValue *GV = MO.getGlobal();
Jim Grosbach6f482002015-05-18 18:43:14 +000072 MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(GV->getName()));
Jim Grosbach13760bd2015-05-30 01:25:56 +000073 MCOp = MCOperand::createExpr(MCSymbolRefExpr::create(Sym, Ctx));
Tom Stellard067c8152014-07-21 14:01:14 +000074 break;
75 }
Tom Stellard95292bb2015-01-20 17:49:47 +000076 case MachineOperand::MO_ExternalSymbol: {
Jim Grosbach6f482002015-05-18 18:43:14 +000077 MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName()));
Jim Grosbach13760bd2015-05-30 01:25:56 +000078 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +000079 MCOp = MCOperand::createExpr(Expr);
Tom Stellard95292bb2015-01-20 17:49:47 +000080 break;
81 }
Tom Stellard75aadc22012-12-11 21:25:42 +000082 }
83 OutMI.addOperand(MCOp);
84 }
85}
86
87void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopher7edca432015-02-19 01:10:53 +000088 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
89 AMDGPUMCInstLower MCInstLowering(OutContext, STI);
Tom Stellard75aadc22012-12-11 21:25:42 +000090
Tom Stellard9b9e9262014-02-28 21:36:41 +000091#ifdef _DEBUG
92 StringRef Err;
Eric Christopher7edca432015-02-19 01:10:53 +000093 if (!STI.getInstrInfo()->verifyInstruction(MI, Err)) {
Tom Stellard9b9e9262014-02-28 21:36:41 +000094 errs() << "Warning: Illegal instruction detected: " << Err << "\n";
95 MI->dump();
96 }
97#endif
Tom Stellard75aadc22012-12-11 21:25:42 +000098 if (MI->isBundle()) {
99 const MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000100 MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000101 while (I != MBB->instr_end() && I->isInsideBundle()) {
102 EmitInstruction(&*I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000103 ++I;
104 }
105 } else {
106 MCInst TmpInst;
107 MCInstLowering.lower(MI, TmpInst);
Lang Hames9ff69c82015-04-24 19:11:51 +0000108 EmitToStreamer(*OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000109
Eric Christopher7edca432015-02-19 01:10:53 +0000110 if (STI.dumpCode()) {
Tom Stellarded699252013-10-12 05:02:51 +0000111 // Disassemble instruction/operands to text.
112 DisasmLines.resize(DisasmLines.size() + 1);
113 std::string &DisasmLine = DisasmLines.back();
114 raw_string_ostream DisasmStream(DisasmLine);
115
Eric Christopherd9134482014-08-04 21:25:23 +0000116 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
Eric Christopher7792e322015-01-30 23:24:40 +0000117 *MF->getSubtarget().getInstrInfo(),
118 *MF->getSubtarget().getRegisterInfo());
Akira Hatanakab46d0232015-03-27 20:36:02 +0000119 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(),
120 MF->getSubtarget());
Tom Stellarded699252013-10-12 05:02:51 +0000121
122 // Disassemble instruction/operands to hex representation.
123 SmallVector<MCFixup, 4> Fixups;
124 SmallVector<char, 16> CodeBytes;
125 raw_svector_ostream CodeStream(CodeBytes);
126
Tom Stellardb81f4aa2015-05-04 16:45:08 +0000127 auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer);
128 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
Jim Grosbach91df21f2015-05-15 19:13:16 +0000129 InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups,
Eric Christopher7792e322015-01-30 23:24:40 +0000130 MF->getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000131 HexLines.resize(HexLines.size() + 1);
132 std::string &HexLine = HexLines.back();
133 raw_string_ostream HexStream(HexLine);
134
135 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
136 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
137 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
138 }
139
140 DisasmStream.flush();
141 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
142 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000143 }
144}