Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | // |
| 15 | |
| 16 | #include "AMDGPUMCInstLower.h" |
| 17 | #include "AMDGPUAsmPrinter.h" |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 18 | #include "AMDGPUTargetMachine.h" |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 19 | #include "InstPrinter/AMDGPUInstPrinter.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 20 | #include "R600InstrInfo.h" |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 21 | #include "SIInstrInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 23 | #include "llvm/CodeGen/MachineInstr.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 24 | #include "llvm/IR/Constants.h" |
Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 25 | #include "llvm/IR/Function.h" |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 26 | #include "llvm/IR/GlobalVariable.h" |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCCodeEmitter.h" |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCContext.h" |
Chandler Carruth | be81023 | 2013-01-02 10:22:59 +0000 | [diff] [blame] | 29 | #include "llvm/MC/MCExpr.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCInst.h" |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCObjectStreamer.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCStreamer.h" |
| 33 | #include "llvm/Support/ErrorHandling.h" |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Format.h" |
| 35 | #include <algorithm> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 36 | |
| 37 | using namespace llvm; |
| 38 | |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 39 | AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st): |
| 40 | Ctx(ctx), ST(st) |
Tom Stellard | 9e90b58 | 2012-12-17 15:14:54 +0000 | [diff] [blame] | 41 | { } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 42 | |
| 43 | void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 44 | |
Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 45 | int MCOpcode = ST.getInstrInfo()->pseudoToMCOpcode(MI->getOpcode()); |
| 46 | |
| 47 | if (MCOpcode == -1) { |
| 48 | LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext(); |
| 49 | C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have " |
| 50 | "a target-specific version: " + Twine(MI->getOpcode())); |
| 51 | } |
| 52 | |
| 53 | OutMI.setOpcode(MCOpcode); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 54 | |
David Blaikie | 2f77112 | 2014-04-05 22:42:04 +0000 | [diff] [blame] | 55 | for (const MachineOperand &MO : MI->explicit_operands()) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 56 | MCOperand MCOp; |
| 57 | switch (MO.getType()) { |
| 58 | default: |
| 59 | llvm_unreachable("unknown operand type"); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 60 | case MachineOperand::MO_Immediate: |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 61 | MCOp = MCOperand::createImm(MO.getImm()); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 62 | break; |
| 63 | case MachineOperand::MO_Register: |
Tom Stellard | 2b65ed3 | 2015-12-21 18:44:27 +0000 | [diff] [blame] | 64 | MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST)); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 65 | break; |
Tom Stellard | 9e90b58 | 2012-12-17 15:14:54 +0000 | [diff] [blame] | 66 | case MachineOperand::MO_MachineBasicBlock: |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 67 | MCOp = MCOperand::createExpr(MCSymbolRefExpr::create( |
Tom Stellard | 9e90b58 | 2012-12-17 15:14:54 +0000 | [diff] [blame] | 68 | MO.getMBB()->getSymbol(), Ctx)); |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 69 | break; |
| 70 | case MachineOperand::MO_GlobalAddress: { |
| 71 | const GlobalValue *GV = MO.getGlobal(); |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 72 | MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(GV->getName())); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 73 | MCOp = MCOperand::createExpr(MCSymbolRefExpr::create(Sym, Ctx)); |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 74 | break; |
| 75 | } |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 76 | case MachineOperand::MO_ExternalSymbol: { |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 77 | MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName())); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 78 | const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 79 | MCOp = MCOperand::createExpr(Expr); |
Tom Stellard | 95292bb | 2015-01-20 17:49:47 +0000 | [diff] [blame] | 80 | break; |
| 81 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 82 | } |
| 83 | OutMI.addOperand(MCOp); |
| 84 | } |
| 85 | } |
| 86 | |
| 87 | void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Eric Christopher | 7edca43 | 2015-02-19 01:10:53 +0000 | [diff] [blame] | 88 | const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>(); |
| 89 | AMDGPUMCInstLower MCInstLowering(OutContext, STI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 90 | |
Tom Stellard | 9b9e926 | 2014-02-28 21:36:41 +0000 | [diff] [blame] | 91 | #ifdef _DEBUG |
| 92 | StringRef Err; |
Eric Christopher | 7edca43 | 2015-02-19 01:10:53 +0000 | [diff] [blame] | 93 | if (!STI.getInstrInfo()->verifyInstruction(MI, Err)) { |
Tom Stellard | 9b9e926 | 2014-02-28 21:36:41 +0000 | [diff] [blame] | 94 | errs() << "Warning: Illegal instruction detected: " << Err << "\n"; |
| 95 | MI->dump(); |
| 96 | } |
| 97 | #endif |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 98 | if (MI->isBundle()) { |
| 99 | const MachineBasicBlock *MBB = MI->getParent(); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame^] | 100 | MachineBasicBlock::const_instr_iterator I = ++MI->getIterator(); |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 101 | while (I != MBB->instr_end() && I->isInsideBundle()) { |
| 102 | EmitInstruction(&*I); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | ++I; |
| 104 | } |
| 105 | } else { |
| 106 | MCInst TmpInst; |
| 107 | MCInstLowering.lower(MI, TmpInst); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 108 | EmitToStreamer(*OutStreamer, TmpInst); |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 109 | |
Eric Christopher | 7edca43 | 2015-02-19 01:10:53 +0000 | [diff] [blame] | 110 | if (STI.dumpCode()) { |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 111 | // Disassemble instruction/operands to text. |
| 112 | DisasmLines.resize(DisasmLines.size() + 1); |
| 113 | std::string &DisasmLine = DisasmLines.back(); |
| 114 | raw_string_ostream DisasmStream(DisasmLine); |
| 115 | |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 116 | AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(), |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 117 | *MF->getSubtarget().getInstrInfo(), |
| 118 | *MF->getSubtarget().getRegisterInfo()); |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 119 | InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(), |
| 120 | MF->getSubtarget()); |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 121 | |
| 122 | // Disassemble instruction/operands to hex representation. |
| 123 | SmallVector<MCFixup, 4> Fixups; |
| 124 | SmallVector<char, 16> CodeBytes; |
| 125 | raw_svector_ostream CodeStream(CodeBytes); |
| 126 | |
Tom Stellard | b81f4aa | 2015-05-04 16:45:08 +0000 | [diff] [blame] | 127 | auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer); |
| 128 | MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter(); |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame] | 129 | InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups, |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 130 | MF->getSubtarget<MCSubtargetInfo>()); |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 131 | HexLines.resize(HexLines.size() + 1); |
| 132 | std::string &HexLine = HexLines.back(); |
| 133 | raw_string_ostream HexStream(HexLine); |
| 134 | |
| 135 | for (size_t i = 0; i < CodeBytes.size(); i += 4) { |
| 136 | unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i]; |
| 137 | HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord); |
| 138 | } |
| 139 | |
| 140 | DisasmStream.flush(); |
| 141 | DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size()); |
| 142 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 143 | } |
| 144 | } |