blob: 344c3f4fbf7d8eb4b1f66b977cdf53412f69bff6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7/// \file
8//===----------------------------------------------------------------------===//
9
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000010#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
11#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000012
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000013#include "llvm/Target/TargetMachine.h"
14
Tom Stellard75aadc22012-12-11 21:25:42 +000015namespace llvm {
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000019class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000020class ModulePass;
21class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class Target;
23class TargetMachine;
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000024class TargetOptions;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000025class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000026class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000029FunctionPass *createR600VectorRegMerger();
30FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000031FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000032FunctionPass *createR600ClauseMergePass();
33FunctionPass *createR600Packetizer();
34FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000035FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard20287692017-08-08 04:57:55 +000036FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Valery Pykhtin3d9afa22018-11-30 14:21:56 +000039FunctionPass *createGCNDPPCombinePass();
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000042FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000043FunctionPass *createSILowerI1CopiesPass();
Ron Liebermancac749a2018-11-16 01:13:34 +000044FunctionPass *createSIFixupVectorISelPass();
David Stuttardf77079f2019-01-14 11:55:24 +000045FunctionPass *createSIAddIMGInitPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000046FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000047FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000048FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000049FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000050FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000051FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000052FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000053FunctionPass *createSIDebuggerInsertNopsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000054FunctionPass *createSIInsertWaitcntsPass();
Connor Abbott92638ab2017-08-04 18:36:52 +000055FunctionPass *createSIFixWWMLivenessPass();
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +000056FunctionPass *createSIFormMemoryClausesPass();
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +000057FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +000058FunctionPass *createAMDGPUUseNativeCallsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000059FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000060FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000061FunctionPass *createAMDGPURewriteOutArgumentsPass();
Tim Corringham4c4d2fe2018-12-10 12:06:10 +000062FunctionPass *createSIModeRegisterPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000063
Matt Arsenault7016f132017-08-03 22:30:46 +000064void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
65
Jan Sjodina06bfe02017-05-15 20:18:37 +000066void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
67extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Matt Arsenault746e0652017-06-02 18:02:42 +000069void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
70
Matt Arsenault6b930462017-07-13 21:43:42 +000071Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000072void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
73extern char &AMDGPUAnnotateKernelFeaturesID;
74
Neil Henning66416572018-10-08 15:49:19 +000075FunctionPass *createAMDGPUAtomicOptimizerPass();
76void initializeAMDGPUAtomicOptimizerPass(PassRegistry &);
77extern char &AMDGPUAtomicOptimizerID;
78
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000079ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000080void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
81extern char &AMDGPULowerIntrinsicsID;
82
Scott Linder11ef7982018-10-26 13:18:36 +000083ModulePass *createAMDGPUFixFunctionBitcastsPass();
84void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &);
85extern char &AMDGPUFixFunctionBitcastsID;
86
Matt Arsenault8c4a3522018-06-26 19:10:00 +000087FunctionPass *createAMDGPULowerKernelArgumentsPass();
88void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &);
89extern char &AMDGPULowerKernelArgumentsID;
90
Matt Arsenault372d7962018-05-18 21:35:00 +000091ModulePass *createAMDGPULowerKernelAttributesPass();
92void initializeAMDGPULowerKernelAttributesPass(PassRegistry &);
93extern char &AMDGPULowerKernelAttributesID;
94
Matt Arsenaultc06574f2017-07-28 18:40:05 +000095void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
96extern char &AMDGPURewriteOutArgumentsID;
97
Valery Pykhtin3d9afa22018-11-30 14:21:56 +000098void initializeGCNDPPCombinePass(PassRegistry &);
99extern char &GCNDPPCombineID;
100
Tom Stellarda2f57be2017-08-02 22:19:45 +0000101void initializeR600ClauseMergePassPass(PassRegistry &);
102extern char &R600ClauseMergePassID;
103
104void initializeR600ControlFlowFinalizerPass(PassRegistry &);
105extern char &R600ControlFlowFinalizerID;
106
107void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
108extern char &R600ExpandSpecialInstrsPassID;
109
110void initializeR600VectorRegMergerPass(PassRegistry &);
111extern char &R600VectorRegMergerID;
112
113void initializeR600PacketizerPass(PassRegistry &);
114extern char &R600PacketizerID;
115
Tom Stellard6596ba72014-11-21 22:06:37 +0000116void initializeSIFoldOperandsPass(PassRegistry &);
117extern char &SIFoldOperandsID;
118
Sam Koltonf60ad582017-03-21 12:51:34 +0000119void initializeSIPeepholeSDWAPass(PassRegistry &);
120extern char &SIPeepholeSDWAID;
121
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000122void initializeSIShrinkInstructionsPass(PassRegistry&);
123extern char &SIShrinkInstructionsID;
124
Matt Arsenault782c03b2015-11-03 22:30:13 +0000125void initializeSIFixSGPRCopiesPass(PassRegistry &);
126extern char &SIFixSGPRCopiesID;
127
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000128void initializeSIFixVGPRCopiesPass(PassRegistry &);
129extern char &SIFixVGPRCopiesID;
130
Ron Liebermancac749a2018-11-16 01:13:34 +0000131void initializeSIFixupVectorISelPass(PassRegistry &);
132extern char &SIFixupVectorISelID;
133
Tom Stellard1bd80722014-04-30 15:31:33 +0000134void initializeSILowerI1CopiesPass(PassRegistry &);
135extern char &SILowerI1CopiesID;
136
Matt Arsenault41033282014-10-10 22:01:59 +0000137void initializeSILoadStoreOptimizerPass(PassRegistry &);
138extern char &SILoadStoreOptimizerID;
139
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000140void initializeSIWholeQuadModePass(PassRegistry &);
141extern char &SIWholeQuadModeID;
142
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000143void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000144extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000145
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000146void initializeSIInsertSkipsPass(PassRegistry &);
147extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000148
Matt Arsenaulte6740752016-09-29 01:44:16 +0000149void initializeSIOptimizeExecMaskingPass(PassRegistry &);
150extern char &SIOptimizeExecMaskingID;
151
Connor Abbott92638ab2017-08-04 18:36:52 +0000152void initializeSIFixWWMLivenessPass(PassRegistry &);
153extern char &SIFixWWMLivenessID;
154
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000155void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
156extern char &AMDGPUSimplifyLibCallsID;
157
158void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
159extern char &AMDGPUUseNativeCallsID;
160
David Stuttardf77079f2019-01-14 11:55:24 +0000161void initializeSIAddIMGInitPass(PassRegistry &);
162extern char &SIAddIMGInitID;
163
Stanislav Mekhanoshin1c538422018-05-25 17:25:12 +0000164void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &);
165extern char &AMDGPUPerfHintAnalysisID;
166
Tom Stellard75aadc22012-12-11 21:25:42 +0000167// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000168FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000169void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
170extern char &AMDGPUPromoteAllocaID;
171
Tom Stellardf8794352012-12-19 22:10:31 +0000172Pass *createAMDGPUStructurizeCFGPass();
Matt Arsenault7016f132017-08-03 22:30:46 +0000173FunctionPass *createAMDGPUISelDag(
174 TargetMachine *TM = nullptr,
175 CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000176ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Matt Arsenault432aaea2018-05-13 10:04:48 +0000177ModulePass *createR600OpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000178FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000179
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000180ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000181void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
182extern char &AMDGPUUnifyMetadataID;
183
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000184void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
185extern char &SIOptimizeExecMaskingPreRAID;
186
Tom Stellarda6f24c62015-12-15 20:55:55 +0000187void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
188extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000189
Matt Arsenault86de4862016-06-24 07:07:55 +0000190void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
191extern char &AMDGPUCodeGenPrepareID;
192
Tom Stellard77a17772016-01-20 15:48:27 +0000193void initializeSIAnnotateControlFlowPass(PassRegistry&);
194extern char &SIAnnotateControlFlowPassID;
195
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000196void initializeSIMemoryLegalizerPass(PassRegistry&);
197extern char &SIMemoryLegalizerID;
198
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000199void initializeSIDebuggerInsertNopsPass(PassRegistry&);
200extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000201
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000202void initializeSIModeRegisterPass(PassRegistry&);
203extern char &SIModeRegisterID;
204
Kannan Narayananacb089e2017-04-12 03:25:12 +0000205void initializeSIInsertWaitcntsPass(PassRegistry&);
206extern char &SIInsertWaitcntsID;
207
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000208void initializeSIFormMemoryClausesPass(PassRegistry&);
209extern char &SIFormMemoryClausesID;
210
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000211void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
212extern char &AMDGPUUnifyDivergentExitNodesID;
213
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000214ImmutablePass *createAMDGPUAAWrapperPass();
215void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000216ImmutablePass *createAMDGPUExternalAAWrapperPass();
217void initializeAMDGPUExternalAAWrapperPass(PassRegistry&);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000218
Matt Arsenault7016f132017-08-03 22:30:46 +0000219void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
220
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000221Pass *createAMDGPUFunctionInliningPass();
222void initializeAMDGPUInlinerPass(PassRegistry&);
223
Yaxun Liude4b88d2017-10-10 19:39:48 +0000224ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
225void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
226extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
227
Mehdi Aminif42454b2016-10-09 23:00:34 +0000228Target &getTheAMDGPUTarget();
229Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000230
Tom Stellard067c8152014-07-21 14:01:14 +0000231namespace AMDGPU {
232enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000233 TI_CONSTDATA_START,
234 TI_SCRATCH_RSRC_DWORD0,
235 TI_SCRATCH_RSRC_DWORD1,
236 TI_SCRATCH_RSRC_DWORD2,
237 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000238};
239}
240
Tom Stellard75aadc22012-12-11 21:25:42 +0000241} // End namespace llvm
242
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000243/// OpenCL uses address spaces to differentiate between
244/// various memory regions on the hardware. On the CPU
245/// all of the address spaces point to the same memory,
246/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000247/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000248/// memory locations.
Matt Arsenault0da63502018-08-31 05:49:54 +0000249namespace AMDGPUAS {
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000250 enum : unsigned {
251 // The maximum value for flat, generic, local, private, constant and region.
Samuel Pitoiset7bd9dcf2018-08-22 16:08:48 +0000252 MAX_AMDGPU_ADDRESS = 6,
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000253
Matt Arsenault0da63502018-08-31 05:49:54 +0000254 FLAT_ADDRESS = 0, ///< Address space for flat memory.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000255 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Marek Olsakc5cec5e2019-01-16 15:43:53 +0000256 REGION_ADDRESS = 2, ///< Address space for region memory. (GDS)
Matt Arsenault0da63502018-08-31 05:49:54 +0000257
Yaxun Liu0124b542018-02-13 18:00:25 +0000258 CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2)
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000259 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault0da63502018-08-31 05:49:54 +0000260 PRIVATE_ADDRESS = 5, ///< Address space for private memory.
Matt Arsenault923712b2018-02-09 16:57:57 +0000261
262 CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory
263
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000264 /// Address space for direct addressible parameter memory (CONST0)
265 PARAM_D_ADDRESS = 6,
266 /// Address space for indirect addressible parameter memory (VTX1)
267 PARAM_I_ADDRESS = 7,
Tom Stellard1e803092013-07-23 01:48:18 +0000268
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000269 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on
270 // this order to be able to dynamically index a constant buffer, for
271 // example:
272 //
273 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
Tom Stellard1e803092013-07-23 01:48:18 +0000274
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000275 CONSTANT_BUFFER_0 = 8,
276 CONSTANT_BUFFER_1 = 9,
277 CONSTANT_BUFFER_2 = 10,
278 CONSTANT_BUFFER_3 = 11,
279 CONSTANT_BUFFER_4 = 12,
280 CONSTANT_BUFFER_5 = 13,
281 CONSTANT_BUFFER_6 = 14,
282 CONSTANT_BUFFER_7 = 15,
283 CONSTANT_BUFFER_8 = 16,
284 CONSTANT_BUFFER_9 = 17,
285 CONSTANT_BUFFER_10 = 18,
286 CONSTANT_BUFFER_11 = 19,
287 CONSTANT_BUFFER_12 = 20,
288 CONSTANT_BUFFER_13 = 21,
289 CONSTANT_BUFFER_14 = 22,
290 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000291
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000292 // Some places use this if the address space can't be determined.
293 UNKNOWN_ADDRESS_SPACE = ~0u,
294 };
Simon Pilgrim2e35c1e2018-09-03 10:17:25 +0000295}
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000296
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000297#endif