blob: 34eeea233347414b6491a1f62666f0518b06fc6e [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanc0353bf2009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Constants.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
32#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000038#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000039#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Chris Lattner961e7422008-01-01 01:12:31 +0000109/// ChangeToImmediate - Replace this operand with a new immediate operand of
110/// the specified value. If an operand is known to be an immediate already,
111/// the setImm method should be used.
112void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000113 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000121
Chris Lattner961e7422008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000132 MachineRegisterInfo *RegInfo = 0;
133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 bool WasReg = isReg();
140 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000141 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000142
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000143 // Change this to a register and set the reg#.
144 OpKind = MO_Register;
145 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000146 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000147 IsDef = isDef;
148 IsImp = isImp;
149 IsKill = isKill;
150 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000151 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000152 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000153 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000154 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000155 // Ensure isOnRegUseList() returns false.
156 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000157 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000158 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000159 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000160
161 // If this operand is embedded in a function, add the operand to the
162 // register's use/def list.
163 if (RegInfo)
164 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000165}
166
Chris Lattner60055892007-12-30 21:56:09 +0000167/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000168/// operand. Note that this should stay in sync with the hash_value overload
169/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000170bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000171 if (getType() != Other.getType() ||
172 getTargetFlags() != Other.getTargetFlags())
173 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000174
Chris Lattner60055892007-12-30 21:56:09 +0000175 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000176 case MachineOperand::MO_Register:
177 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
178 getSubReg() == Other.getSubReg();
179 case MachineOperand::MO_Immediate:
180 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000181 case MachineOperand::MO_CImmediate:
182 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000183 case MachineOperand::MO_FPImmediate:
184 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000185 case MachineOperand::MO_MachineBasicBlock:
186 return getMBB() == Other.getMBB();
187 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000188 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000189 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000190 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000191 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000192 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000193 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_GlobalAddress:
195 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
196 case MachineOperand::MO_ExternalSymbol:
197 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
198 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000199 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000200 return getBlockAddress() == Other.getBlockAddress() &&
201 getOffset() == Other.getOffset();
Andrew Trick8d6a6582013-12-13 18:37:03 +0000202 case MachineOperand::MO_RegisterMask:
203 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000204 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000209 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000211}
212
Chandler Carruth264854f2012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
Andrew Trick8d6a6582013-12-13 18:37:03 +0000245 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
247 case MachineOperand::MO_Metadata:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
249 case MachineOperand::MO_MCSymbol:
250 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
251 }
252 llvm_unreachable("Invalid machine operand type");
253}
254
Chris Lattner60055892007-12-30 21:56:09 +0000255/// print - Print the specified machine operand.
256///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000257void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000258 // If the instruction is embedded into a basic block, we can find the
259 // target info for the instruction.
260 if (!TM)
261 if (const MachineInstr *MI = getParent())
262 if (const MachineBasicBlock *MBB = MI->getParent())
263 if (const MachineFunction *MF = MBB->getParent())
264 TM = &MF->getTarget();
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000265 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman2745d192009-11-09 19:38:45 +0000266
Chris Lattner60055892007-12-30 21:56:09 +0000267 switch (getType()) {
268 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000269 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000270
Evan Cheng0dc101b2009-06-30 08:49:04 +0000271 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000272 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000273 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000274 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000275 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000276 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000277 if (isEarlyClobber())
278 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000279 if (isImplicit())
280 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000281 OS << "def";
282 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000283 // <def,read-undef> only makes sense when getSubReg() is set.
284 // Don't clutter the output otherwise.
285 if (isUndef() && getSubReg())
286 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000287 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000288 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000289 NeedComma = true;
290 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000291
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000292 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000293 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000294 OS << "kill";
295 NeedComma = true;
296 }
297 if (isDead()) {
298 if (NeedComma) OS << ',';
299 OS << "dead";
300 NeedComma = true;
301 }
302 if (isUndef() && isUse()) {
303 if (NeedComma) OS << ',';
304 OS << "undef";
305 NeedComma = true;
306 }
307 if (isInternalRead()) {
308 if (NeedComma) OS << ',';
309 OS << "internal";
310 NeedComma = true;
311 }
312 if (isTied()) {
313 if (NeedComma) OS << ',';
314 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000315 if (TiedTo != 15)
316 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000317 NeedComma = true;
Chris Lattner60055892007-12-30 21:56:09 +0000318 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000319 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000320 }
321 break;
322 case MachineOperand::MO_Immediate:
323 OS << getImm();
324 break;
Devang Patelf071d722011-06-24 20:46:11 +0000325 case MachineOperand::MO_CImmediate:
326 getCImm()->getValue().print(OS, false);
327 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000328 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000329 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000330 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000331 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000333 break;
Chris Lattner60055892007-12-30 21:56:09 +0000334 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000335 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000336 break;
337 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000338 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000339 break;
340 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000341 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000342 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000343 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000344 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000345 case MachineOperand::MO_TargetIndex:
346 OS << "<ti#" << getIndex();
347 if (getOffset()) OS << "+" << getOffset();
348 OS << '>';
349 break;
Chris Lattner60055892007-12-30 21:56:09 +0000350 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000351 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000352 break;
353 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000354 OS << "<ga:";
355 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000356 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000357 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_ExternalSymbol:
360 OS << "<es:" << getSymbolName();
361 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000362 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000363 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000364 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000365 OS << '<';
Dan Gohman34341e62009-10-31 20:19:03 +0000366 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000367 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000368 OS << '>';
369 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000370 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000371 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000372 break;
Andrew Trick8d6a6582013-12-13 18:37:03 +0000373 case MachineOperand::MO_RegisterLiveOut:
374 OS << "<regliveout>";
375 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000376 case MachineOperand::MO_Metadata:
377 OS << '<';
378 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
379 OS << '>';
380 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000381 case MachineOperand::MO_MCSymbol:
382 OS << "<MCSym=" << *getMCSymbol() << '>';
383 break;
Chris Lattner60055892007-12-30 21:56:09 +0000384 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000385
Chris Lattnerfd682802009-06-24 17:54:48 +0000386 if (unsigned TF = getTargetFlags())
387 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000388}
389
390//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000391// MachineMemOperand Implementation
392//===----------------------------------------------------------------------===//
393
Chris Lattnerde93bb02010-09-21 05:39:30 +0000394/// getAddrSpace - Return the LLVM IR address space number that this pointer
395/// points into.
396unsigned MachinePointerInfo::getAddrSpace() const {
397 if (V == 0) return 0;
398 return cast<PointerType>(V->getType())->getAddressSpace();
399}
400
Chris Lattner82fd06d2010-09-21 06:22:23 +0000401/// getConstantPool - Return a MachinePointerInfo record that refers to the
402/// constant pool.
403MachinePointerInfo MachinePointerInfo::getConstantPool() {
404 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
405}
406
407/// getFixedStack - Return a MachinePointerInfo record that refers to the
408/// the specified FrameIndex.
409MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
410 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
411}
412
Chris Lattner50287ea2010-09-21 06:43:24 +0000413MachinePointerInfo MachinePointerInfo::getJumpTable() {
414 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
415}
416
417MachinePointerInfo MachinePointerInfo::getGOT() {
418 return MachinePointerInfo(PseudoSourceValue::getGOT());
419}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000420
Chris Lattner886250c2010-09-21 18:51:21 +0000421MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
422 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
423}
424
Chris Lattner00ca0b82010-09-21 04:32:08 +0000425MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000426 uint64_t s, unsigned int a,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000427 const MDNode *TBAAInfo,
428 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000429 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000430 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola80c540e2012-03-31 18:14:00 +0000431 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattner00ca0b82010-09-21 04:32:08 +0000432 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
433 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000434 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000435 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000436}
437
Dan Gohman2da2bed2008-08-20 15:58:01 +0000438/// Profile - Gather unique data for the object.
439///
440void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000441 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000442 ID.AddInteger(Size);
Chris Lattner187f6532010-09-21 04:23:39 +0000443 ID.AddPointer(getValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000444 ID.AddInteger(Flags);
445}
446
Dan Gohman48b185d2009-09-25 20:36:54 +0000447void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
448 // The Value and Offset may differ due to CSE. But the flags and size
449 // should be the same.
450 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
451 assert(MMO->getSize() == getSize() && "Size mismatch!");
452
453 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
454 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000455 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
456 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000457 // Also update the base and offset, because the new alignment may
458 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000459 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000460 }
461}
462
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000463/// getAlignment - Return the minimum known alignment in bytes of the
464/// actual memory reference.
465uint64_t MachineMemOperand::getAlignment() const {
466 return MinAlign(getBaseAlignment(), getOffset());
467}
468
Dan Gohman48b185d2009-09-25 20:36:54 +0000469raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
470 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000471 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000472
Dan Gohman48b185d2009-09-25 20:36:54 +0000473 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000474 OS << "Volatile ";
475
Dan Gohman48b185d2009-09-25 20:36:54 +0000476 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000477 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000478 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000479 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000480 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000481
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000482 // Print the address information.
483 OS << "[";
Dan Gohman48b185d2009-09-25 20:36:54 +0000484 if (!MMO.getValue())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000485 OS << "<unknown>";
486 else
Dan Gohman48b185d2009-09-25 20:36:54 +0000487 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000488
489 // If the alignment of the memory reference itself differs from the alignment
490 // of the base pointer, print the base alignment explicitly, next to the base
491 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000492 if (MMO.getBaseAlignment() != MMO.getAlignment())
493 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000494
Dan Gohman48b185d2009-09-25 20:36:54 +0000495 if (MMO.getOffset() != 0)
496 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000497 OS << "]";
498
499 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000500 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
501 MMO.getBaseAlignment() != MMO.getSize())
502 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000503
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000504 // Print TBAA info.
505 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
506 OS << "(tbaa=";
507 if (TBAAInfo->getNumOperands() > 0)
508 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
509 else
510 OS << "<unknown>";
511 OS << ")";
512 }
513
Bill Wendling9f638ab2011-04-29 23:45:22 +0000514 // Print nontemporal info.
515 if (MMO.isNonTemporal())
516 OS << "(nontemporal)";
517
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000518 return OS;
519}
520
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000521//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000522// MachineInstr Implementation
523//===----------------------------------------------------------------------===//
524
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000525void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000526 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000527 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000528 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000529 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000530 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000531 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000532}
533
Bob Wilson406f2702010-04-09 04:34:03 +0000534/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
535/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000536/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000537MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
538 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000539 : MCID(&tid), Parent(0), Operands(0), NumOperands(0),
540 Flags(0), AsmPrinterFlags(0),
541 NumMemRefs(0), MemRefs(0), debugLoc(dl) {
542 // Reserve space for the expected number of operands.
543 if (unsigned NumOps = MCID->getNumOperands() +
544 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
545 CapOperands = OperandCapacity::get(NumOps);
546 Operands = MF.allocateOperandArray(CapOperands);
547 }
548
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000549 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000550 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000551}
552
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000553/// MachineInstr ctor - Copies MachineInstr arg exactly
554///
Evan Chenga7a20c42008-07-19 00:37:25 +0000555MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000556 : MCID(&MI.getDesc()), Parent(0), Operands(0), NumOperands(0),
557 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000558 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000559 debugLoc(MI.getDebugLoc()) {
560 CapOperands = OperandCapacity::get(MI.getNumOperands());
561 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000562
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000563 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000564 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000565 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000566
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000567 // Copy all the sensible flags.
568 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000569}
570
Chris Lattner961e7422008-01-01 01:12:31 +0000571/// getRegInfo - If this instruction is embedded into a MachineFunction,
572/// return the MachineRegisterInfo object for the current function, otherwise
573/// return null.
574MachineRegisterInfo *MachineInstr::getRegInfo() {
575 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000576 return &MBB->getParent()->getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000577 return 0;
578}
579
580/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
581/// this instruction from their respective use lists. This requires that the
582/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000583void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000584 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000585 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000586 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000587}
588
589/// AddRegOperandsToUseLists - Add all of the register operands in
590/// this instruction from their respective use lists. This requires that the
591/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000592void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000593 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000594 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000595 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000596}
597
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000598void MachineInstr::addOperand(const MachineOperand &Op) {
599 MachineBasicBlock *MBB = getParent();
600 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
601 MachineFunction *MF = MBB->getParent();
602 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
603 addOperand(*MF, Op);
604}
605
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000606/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
607/// ranges. If MRI is non-null also update use-def chains.
608static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
609 unsigned NumOps, MachineRegisterInfo *MRI) {
610 if (MRI)
611 return MRI->moveOperands(Dst, Src, NumOps);
612
613 // Here it would be convenient to call memmove, so that isn't allowed because
614 // MachineOperand has a constructor and so isn't a POD type.
615 if (Dst < Src)
616 for (unsigned i = 0; i != NumOps; ++i)
617 new (Dst + i) MachineOperand(Src[i]);
618 else
619 for (unsigned i = NumOps; i ; --i)
620 new (Dst + i - 1) MachineOperand(Src[i - 1]);
621}
622
Chris Lattner961e7422008-01-01 01:12:31 +0000623/// addOperand - Add the specified operand to the instruction. If it is an
624/// implicit operand, it is added to the end of the operand list. If it is
625/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000626/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000627void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000628 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000629
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000630 // Check if we're adding one of our existing operands.
631 if (&Op >= Operands && &Op < Operands + NumOperands) {
632 // This is unusual: MI->addOperand(MI->getOperand(i)).
633 // If adding Op requires reallocating or moving existing operands around,
634 // the Op reference could go stale. Support it by copying Op.
635 MachineOperand CopyOp(Op);
636 return addOperand(MF, CopyOp);
637 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000638
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000639 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000640 // the end, everything else goes before the implicit regs.
641 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000642 // FIXME: Allow mixed explicit and implicit operands on inline asm.
643 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
644 // implicit-defs, but they must not be moved around. See the FIXME in
645 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000646 unsigned OpNo = getNumOperands();
647 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000648 if (!isImpReg && !isInlineAsm()) {
649 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
650 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000651 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000652 }
653 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000654
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000655#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000656 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000657 // OpNo now points as the desired insertion point. Unless this is a variadic
658 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000659 // RegMask operands go between the explicit and implicit operands.
660 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000661 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000662 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000663#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000664
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000665 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000666
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000667 // Determine if the Operands array needs to be reallocated.
668 // Save the old capacity and operand array.
669 OperandCapacity OldCap = CapOperands;
670 MachineOperand *OldOperands = Operands;
671 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
672 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
673 Operands = MF.allocateOperandArray(CapOperands);
674 // Move the operands before the insertion point.
675 if (OpNo)
676 moveOperands(Operands, OldOperands, OpNo, MRI);
677 }
Chris Lattner961e7422008-01-01 01:12:31 +0000678
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000679 // Move the operands following the insertion point.
680 if (OpNo != NumOperands)
681 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
682 MRI);
683 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000684
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000685 // Deallocate the old operand array.
686 if (OldOperands != Operands && OldOperands)
687 MF.deallocateOperandArray(OldCap, OldOperands);
688
689 // Copy Op into place. It still needs to be inserted into the MRI use lists.
690 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
691 NewMO->ParentMI = this;
692
693 // When adding a register operand, tell MRI about it.
694 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000695 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000696 NewMO->Contents.Reg.Prev = 0;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000697 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000698 NewMO->TiedTo = 0;
699 // Add the new operand to MRI, but only for instructions in an MBB.
700 if (MRI)
701 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000702 // The MCID operand information isn't accurate until we start adding
703 // explicit operands. The implicit operands are added first, then the
704 // explicits are inserted before them.
705 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000706 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000707 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000708 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000709 if (DefIdx != -1)
710 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000711 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000712 // If the register operand is flagged as early, mark the operand as such.
713 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000714 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000715 }
Chris Lattner961e7422008-01-01 01:12:31 +0000716 }
717}
718
719/// RemoveOperand - Erase an operand from an instruction, leaving it with one
720/// fewer operand than it started with.
721///
722void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000723 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000724 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000725
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000726#ifndef NDEBUG
727 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000728 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000729 if (Operands[i].isReg())
730 assert(!Operands[i].isTied() && "Cannot move tied operands");
731#endif
732
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000733 MachineRegisterInfo *MRI = getRegInfo();
734 if (MRI && Operands[OpNo].isReg())
735 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000736
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000737 // Don't call the MachineOperand destructor. A lot of this code depends on
738 // MachineOperand having a trivial destructor anyway, and adding a call here
739 // wouldn't make it 'destructor-correct'.
740
741 if (unsigned N = NumOperands - 1 - OpNo)
742 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
743 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000744}
745
Dan Gohman48b185d2009-09-25 20:36:54 +0000746/// addMemOperand - Add a MachineMemOperand to the machine instruction.
747/// This function should be used only occasionally. The setMemRefs function
748/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000749void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000750 MachineMemOperand *MO) {
751 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000752 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000753
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000754 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000755 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000756
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000757 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000758 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000759 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000760}
Chris Lattner961e7422008-01-01 01:12:31 +0000761
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000762bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000763 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000764 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000765 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000766 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000767 return true;
768 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000769 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000770 return false;
771 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000772 // This was the last instruction in the bundle.
773 if (!MII->isBundledWithSucc())
774 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000775 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000776}
777
Evan Chenge9c46c22010-03-03 01:44:33 +0000778bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
779 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000780 // If opcodes or number of operands are not the same then the two
781 // instructions are obviously not identical.
782 if (Other->getOpcode() != getOpcode() ||
783 Other->getNumOperands() != getNumOperands())
784 return false;
785
Evan Cheng7fae11b2011-12-14 02:11:42 +0000786 if (isBundle()) {
787 // Both instructions are bundles, compare MIs inside the bundle.
788 MachineBasicBlock::const_instr_iterator I1 = *this;
789 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
790 MachineBasicBlock::const_instr_iterator I2 = *Other;
791 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
792 while (++I1 != E1 && I1->isInsideBundle()) {
793 ++I2;
794 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
795 return false;
796 }
797 }
798
Evan Cheng0f260e12010-03-03 21:54:14 +0000799 // Check operands to make sure they match.
800 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
801 const MachineOperand &MO = getOperand(i);
802 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000803 if (!MO.isReg()) {
804 if (!MO.isIdenticalTo(OMO))
805 return false;
806 continue;
807 }
808
Evan Cheng0f260e12010-03-03 21:54:14 +0000809 // Clients may or may not want to ignore defs when testing for equality.
810 // For example, machine CSE pass only cares about finding common
811 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000812 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000813 if (Check == IgnoreDefs)
814 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000815 else if (Check == IgnoreVRegDefs) {
816 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
817 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
818 if (MO.getReg() != OMO.getReg())
819 return false;
820 } else {
821 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000822 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000823 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
824 return false;
825 }
826 } else {
827 if (!MO.isIdenticalTo(OMO))
828 return false;
829 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
830 return false;
831 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000832 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000833 // If DebugLoc does not match then two dbg.values are not identical.
834 if (isDebugValue())
835 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
836 && getDebugLoc() != Other->getDebugLoc())
837 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000838 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000839}
840
Chris Lattnerbec79b42006-04-17 21:35:41 +0000841MachineInstr *MachineInstr::removeFromParent() {
842 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000843 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000844}
845
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000846MachineInstr *MachineInstr::removeFromBundle() {
847 assert(getParent() && "Not embedded in a basic block!");
848 return getParent()->remove_instr(this);
849}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000850
Dan Gohman3b460302008-07-07 23:14:23 +0000851void MachineInstr::eraseFromParent() {
852 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000853 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000854}
855
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000856void MachineInstr::eraseFromBundle() {
857 assert(getParent() && "Not embedded in a basic block!");
858 getParent()->erase_instr(this);
859}
Dan Gohman3b460302008-07-07 23:14:23 +0000860
Evan Cheng4d728b02007-05-15 01:26:09 +0000861/// getNumExplicitOperands - Returns the number of non-implicit operands.
862///
863unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000864 unsigned NumOperands = MCID->getNumOperands();
865 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000866 return NumOperands;
867
Dan Gohman37608532009-04-15 17:59:11 +0000868 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
869 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000870 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000871 NumOperands++;
872 }
873 return NumOperands;
874}
875
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000876void MachineInstr::bundleWithPred() {
877 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
878 setFlag(BundledPred);
879 MachineBasicBlock::instr_iterator Pred = this;
880 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000881 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000882 Pred->setFlag(BundledSucc);
883}
884
885void MachineInstr::bundleWithSucc() {
886 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
887 setFlag(BundledSucc);
888 MachineBasicBlock::instr_iterator Succ = this;
889 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000890 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000891 Succ->setFlag(BundledPred);
892}
893
894void MachineInstr::unbundleFromPred() {
895 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
896 clearFlag(BundledPred);
897 MachineBasicBlock::instr_iterator Pred = this;
898 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000899 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000900 Pred->clearFlag(BundledSucc);
901}
902
903void MachineInstr::unbundleFromSucc() {
904 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
905 clearFlag(BundledSucc);
906 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000907 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000908 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000909 Succ->clearFlag(BundledPred);
910}
911
Evan Cheng6eb516d2011-01-07 23:50:32 +0000912bool MachineInstr::isStackAligningInlineAsm() const {
913 if (isInlineAsm()) {
914 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
915 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
916 return true;
917 }
918 return false;
919}
Chris Lattner33f5af02006-10-20 22:39:59 +0000920
Chad Rosier994f4042012-09-05 21:00:58 +0000921InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
922 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
923 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000924 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000925}
926
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000927int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
928 unsigned *GroupNo) const {
929 assert(isInlineAsm() && "Expected an inline asm instruction");
930 assert(OpIdx < getNumOperands() && "OpIdx out of range");
931
932 // Ignore queries about the initial operands.
933 if (OpIdx < InlineAsm::MIOp_FirstOperand)
934 return -1;
935
936 unsigned Group = 0;
937 unsigned NumOps;
938 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
939 i += NumOps) {
940 const MachineOperand &FlagMO = getOperand(i);
941 // If we reach the implicit register operands, stop looking.
942 if (!FlagMO.isImm())
943 return -1;
944 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
945 if (i + NumOps > OpIdx) {
946 if (GroupNo)
947 *GroupNo = Group;
948 return i;
949 }
950 ++Group;
951 }
952 return -1;
953}
954
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000955const TargetRegisterClass*
956MachineInstr::getRegClassConstraint(unsigned OpIdx,
957 const TargetInstrInfo *TII,
958 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000959 assert(getParent() && "Can't have an MBB reference here!");
960 assert(getParent()->getParent() && "Can't have an MF reference here!");
961 const MachineFunction &MF = *getParent()->getParent();
962
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000963 // Most opcodes have fixed constraints in their MCInstrDesc.
964 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000965 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000966
967 if (!getOperand(OpIdx).isReg())
968 return NULL;
969
970 // For tied uses on inline asm, get the constraint from the def.
971 unsigned DefIdx;
972 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
973 OpIdx = DefIdx;
974
975 // Inline asm stores register class constraints in the flag word.
976 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
977 if (FlagIdx < 0)
978 return NULL;
979
980 unsigned Flag = getOperand(FlagIdx).getImm();
981 unsigned RCID;
982 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
983 return TRI->getRegClass(RCID);
984
985 // Assume that all registers in a memory operand are pointers.
986 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000987 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000988
989 return NULL;
990}
991
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000992/// Return the number of instructions inside the MI bundle, not counting the
993/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +0000994unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000995 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000996 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +0000997 while (I->isBundledWithSucc())
998 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000999 return Size;
1000}
1001
Evan Cheng910c8082007-04-26 19:00:32 +00001002/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001003/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001004/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001005int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1006 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001007 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001008 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001009 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001010 continue;
1011 unsigned MOReg = MO.getReg();
1012 if (!MOReg)
1013 continue;
1014 if (MOReg == Reg ||
1015 (TRI &&
1016 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1017 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1018 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001019 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001020 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001021 }
Evan Chengec3ac312007-03-26 22:37:45 +00001022 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001023}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001024
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001025/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1026/// indicating if this instruction reads or writes Reg. This also considers
1027/// partial defines.
1028std::pair<bool,bool>
1029MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1030 SmallVectorImpl<unsigned> *Ops) const {
1031 bool PartDef = false; // Partial redefine.
1032 bool FullDef = false; // Full define.
1033 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001034
1035 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1036 const MachineOperand &MO = getOperand(i);
1037 if (!MO.isReg() || MO.getReg() != Reg)
1038 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001039 if (Ops)
1040 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001041 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001042 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001043 else if (MO.getSubReg() && !MO.isUndef())
1044 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001045 PartDef = true;
1046 else
1047 FullDef = true;
1048 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001049 // A partial redefine uses Reg unless there is also a full define.
1050 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001051}
1052
Evan Cheng63254462008-03-05 00:59:57 +00001053/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001054/// the specified register or -1 if it is not found. If isDead is true, defs
1055/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1056/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001057int
1058MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1059 const TargetRegisterInfo *TRI) const {
1060 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001061 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001062 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001063 // Accept regmask operands when Overlap is set.
1064 // Ignore them when looking for a specific def operand (Overlap == false).
1065 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1066 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001067 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001068 continue;
1069 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001070 bool Found = (MOReg == Reg);
1071 if (!Found && TRI && isPhys &&
1072 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1073 if (Overlap)
1074 Found = TRI->regsOverlap(MOReg, Reg);
1075 else
1076 Found = TRI->isSubRegister(MOReg, Reg);
1077 }
1078 if (Found && (!isDead || MO.isDead()))
1079 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001080 }
Evan Cheng63254462008-03-05 00:59:57 +00001081 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001082}
Evan Cheng4d728b02007-05-15 01:26:09 +00001083
Evan Cheng5983bdb2007-05-29 18:35:22 +00001084/// findFirstPredOperandIdx() - Find the index of the first operand in the
1085/// operand list that is used to represent the predicate. It returns -1 if
1086/// none is found.
1087int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001088 // Don't call MCID.findFirstPredOperandIdx() because this variant
1089 // is sometimes called on an instruction that's not yet complete, and
1090 // so the number of operands is less than the MCID indicates. In
1091 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001092 const MCInstrDesc &MCID = getDesc();
1093 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001094 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001095 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001096 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001097 }
1098
Evan Cheng5983bdb2007-05-29 18:35:22 +00001099 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001100}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001101
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001102// MachineOperand::TiedTo is 4 bits wide.
1103const unsigned TiedMax = 15;
1104
1105/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1106///
1107/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1108/// field. TiedTo can have these values:
1109///
1110/// 0: Operand is not tied to anything.
1111/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1112/// TiedMax: Tied to an operand >= TiedMax-1.
1113///
1114/// The tied def must be one of the first TiedMax operands on a normal
1115/// instruction. INLINEASM instructions allow more tied defs.
1116///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001117void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001118 MachineOperand &DefMO = getOperand(DefIdx);
1119 MachineOperand &UseMO = getOperand(UseIdx);
1120 assert(DefMO.isDef() && "DefIdx must be a def operand");
1121 assert(UseMO.isUse() && "UseIdx must be a use operand");
1122 assert(!DefMO.isTied() && "Def is already tied to another use");
1123 assert(!UseMO.isTied() && "Use is already tied to another def");
1124
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001125 if (DefIdx < TiedMax)
1126 UseMO.TiedTo = DefIdx + 1;
1127 else {
1128 // Inline asm can use the group descriptors to find tied operands, but on
1129 // normal instruction, the tied def must be within the first TiedMax
1130 // operands.
1131 assert(isInlineAsm() && "DefIdx out of range");
1132 UseMO.TiedTo = TiedMax;
1133 }
1134
1135 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1136 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001137}
1138
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001139/// Given the index of a tied register operand, find the operand it is tied to.
1140/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1141/// which must exist.
1142unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001143 const MachineOperand &MO = getOperand(OpIdx);
1144 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001145
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001146 // Normally TiedTo is in range.
1147 if (MO.TiedTo < TiedMax)
1148 return MO.TiedTo - 1;
1149
1150 // Uses on normal instructions can be out of range.
1151 if (!isInlineAsm()) {
1152 // Normal tied defs must be in the 0..TiedMax-1 range.
1153 if (MO.isUse())
1154 return TiedMax - 1;
1155 // MO is a def. Search for the tied use.
1156 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1157 const MachineOperand &UseMO = getOperand(i);
1158 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1159 return i;
1160 }
1161 llvm_unreachable("Can't find tied use");
1162 }
1163
1164 // Now deal with inline asm by parsing the operand group descriptor flags.
1165 // Find the beginning of each operand group.
1166 SmallVector<unsigned, 8> GroupIdx;
1167 unsigned OpIdxGroup = ~0u;
1168 unsigned NumOps;
1169 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1170 i += NumOps) {
1171 const MachineOperand &FlagMO = getOperand(i);
1172 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1173 unsigned CurGroup = GroupIdx.size();
1174 GroupIdx.push_back(i);
1175 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1176 // OpIdx belongs to this operand group.
1177 if (OpIdx > i && OpIdx < i + NumOps)
1178 OpIdxGroup = CurGroup;
1179 unsigned TiedGroup;
1180 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1181 continue;
1182 // Operands in this group are tied to operands in TiedGroup which must be
1183 // earlier. Find the number of operands between the two groups.
1184 unsigned Delta = i - GroupIdx[TiedGroup];
1185
1186 // OpIdx is a use tied to TiedGroup.
1187 if (OpIdxGroup == CurGroup)
1188 return OpIdx - Delta;
1189
1190 // OpIdx is a def tied to this use group.
1191 if (OpIdxGroup == TiedGroup)
1192 return OpIdx + Delta;
1193 }
1194 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001195}
1196
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001197/// clearKillInfo - Clears kill flags on all operands.
1198///
1199void MachineInstr::clearKillInfo() {
1200 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1201 MachineOperand &MO = getOperand(i);
1202 if (MO.isReg() && MO.isUse())
1203 MO.setIsKill(false);
1204 }
1205}
1206
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001207void MachineInstr::substituteRegister(unsigned FromReg,
1208 unsigned ToReg,
1209 unsigned SubIdx,
1210 const TargetRegisterInfo &RegInfo) {
1211 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1212 if (SubIdx)
1213 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1214 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1215 MachineOperand &MO = getOperand(i);
1216 if (!MO.isReg() || MO.getReg() != FromReg)
1217 continue;
1218 MO.substPhysReg(ToReg, RegInfo);
1219 }
1220 } else {
1221 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1222 MachineOperand &MO = getOperand(i);
1223 if (!MO.isReg() || MO.getReg() != FromReg)
1224 continue;
1225 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1226 }
1227 }
1228}
1229
Evan Cheng7d98a482008-07-03 09:09:37 +00001230/// isSafeToMove - Return true if it is safe to move this instruction. If
1231/// SawStore is set to true, it means that there is a store (or call) between
1232/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001233bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001234 AliasAnalysis *AA,
1235 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001236 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001237 //
1238 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001239 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001240 // a load across an atomic load with Ordering > Monotonic.
1241 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001242 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001243 SawStore = true;
1244 return false;
1245 }
Evan Cheng0638c202011-01-07 21:08:26 +00001246
1247 if (isLabel() || isDebugValue() ||
Evan Cheng7f8e5632011-12-07 07:15:52 +00001248 isTerminator() || hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001249 return false;
1250
1251 // See if this instruction does a load. If so, we have to guarantee that the
1252 // loaded value doesn't change between the load and the its intended
1253 // destination. The check for isInvariantLoad gives the targe the chance to
1254 // classify the load as always returning a constant, e.g. a constant pool
1255 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001256 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001257 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001258 // end of block, we can't move it.
1259 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001260
Evan Cheng399e1102008-03-13 00:44:09 +00001261 return true;
1262}
1263
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001264/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1265/// or volatile memory reference, or if the information describing the memory
1266/// reference is not available. Return false if it is known to have no ordered
1267/// memory references.
1268bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001269 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001270 if (!mayStore() &&
1271 !mayLoad() &&
1272 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001273 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001274 return false;
1275
1276 // Otherwise, if the instruction has no memory reference information,
1277 // conservatively assume it wasn't preserved.
1278 if (memoperands_empty())
1279 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001280
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001281 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001282 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001283 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001284 return true;
1285
1286 return false;
1287}
1288
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001289/// isInvariantLoad - Return true if this instruction is loading from a
1290/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001291/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001292/// of a function if it does not change. This should only return true of
1293/// *all* loads the instruction does are invariant (if it does multiple loads).
1294bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1295 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001296 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001297 return false;
1298
1299 // If the instruction has lost its memoperands, conservatively assume that
1300 // it may not be an invariant load.
1301 if (memoperands_empty())
1302 return false;
1303
1304 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1305
1306 for (mmo_iterator I = memoperands_begin(),
1307 E = memoperands_end(); I != E; ++I) {
1308 if ((*I)->isVolatile()) return false;
1309 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001310 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001311
1312 if (const Value *V = (*I)->getValue()) {
1313 // A load from a constant PseudoSourceValue is invariant.
1314 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1315 if (PSV->isConstant(MFI))
1316 continue;
1317 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001318 if (AA && AA->pointsToConstantMemory(
1319 AliasAnalysis::Location(V, (*I)->getSize(),
1320 (*I)->getTBAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001321 continue;
1322 }
1323
1324 // Otherwise assume conservatively.
1325 return false;
1326 }
1327
1328 // Everything checks out.
1329 return true;
1330}
1331
Evan Cheng71453822009-12-03 02:31:43 +00001332/// isConstantValuePHI - If the specified instruction is a PHI that always
1333/// merges together the same virtual register, return the register, otherwise
1334/// return 0.
1335unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001336 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001337 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001338 assert(getNumOperands() >= 3 &&
1339 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001340
1341 unsigned Reg = getOperand(1).getReg();
1342 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1343 if (getOperand(i).getReg() != Reg)
1344 return 0;
1345 return Reg;
1346}
1347
Evan Cheng6eb516d2011-01-07 23:50:32 +00001348bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001349 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001350 return true;
1351 if (isInlineAsm()) {
1352 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1353 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1354 return true;
1355 }
1356
1357 return false;
1358}
1359
Evan Chengb083c472010-04-08 20:02:37 +00001360/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1361///
1362bool MachineInstr::allDefsAreDead() const {
1363 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1364 const MachineOperand &MO = getOperand(i);
1365 if (!MO.isReg() || MO.isUse())
1366 continue;
1367 if (!MO.isDead())
1368 return false;
1369 }
1370 return true;
1371}
1372
Evan Cheng21eedfb2010-10-22 21:49:09 +00001373/// copyImplicitOps - Copy implicit register operands from specified
1374/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001375void MachineInstr::copyImplicitOps(MachineFunction &MF,
1376 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001377 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1378 i != e; ++i) {
1379 const MachineOperand &MO = MI->getOperand(i);
1380 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001381 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001382 }
1383}
1384
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001385void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001386#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001387 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001388#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001389}
1390
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001391static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001392 raw_ostream &CommentOS) {
1393 const LLVMContext &Ctx = MF->getFunction()->getContext();
1394 if (!DL.isUnknown()) { // Print source line info.
1395 DIScope Scope(DL.getScope(Ctx));
Manman Ren983a16c2013-06-28 05:43:10 +00001396 assert((!Scope || Scope.isScope()) &&
1397 "Scope of a DebugLoc should be null or a DIScope.");
Devang Patelc7285182010-06-29 21:51:32 +00001398 // Omit the directory, because it's likely to be long and uninteresting.
Manman Ren983a16c2013-06-28 05:43:10 +00001399 if (Scope)
Devang Patelc7285182010-06-29 21:51:32 +00001400 CommentOS << Scope.getFilename();
1401 else
1402 CommentOS << "<unknown>";
1403 CommentOS << ':' << DL.getLine();
1404 if (DL.getCol() != 0)
1405 CommentOS << ':' << DL.getCol();
1406 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1407 if (!InlinedAtDL.isUnknown()) {
1408 CommentOS << " @[ ";
1409 printDebugLoc(InlinedAtDL, MF, CommentOS);
1410 CommentOS << " ]";
1411 }
1412 }
1413}
1414
Andrew Trickb36388a2013-01-25 07:45:25 +00001415void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1416 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001417 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1418 const MachineFunction *MF = 0;
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001419 const MachineRegisterInfo *MRI = 0;
Dan Gohman2745d192009-11-09 19:38:45 +00001420 if (const MachineBasicBlock *MBB = getParent()) {
1421 MF = MBB->getParent();
1422 if (!TM && MF)
1423 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001424 if (MF)
1425 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001426 }
Dan Gohman34341e62009-10-31 20:19:03 +00001427
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001428 // Save a list of virtual registers.
1429 SmallVector<unsigned, 8> VirtRegs;
1430
Dan Gohman34341e62009-10-31 20:19:03 +00001431 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001432 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001433 for (; StartOp < e && getOperand(StartOp).isReg() &&
1434 getOperand(StartOp).isDef() &&
1435 !getOperand(StartOp).isImplicit();
1436 ++StartOp) {
1437 if (StartOp != 0) OS << ", ";
1438 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001439 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001440 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001441 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001442 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001443
Dan Gohman34341e62009-10-31 20:19:03 +00001444 if (StartOp != 0)
1445 OS << " = ";
1446
1447 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001448 if (TM && TM->getInstrInfo())
1449 OS << TM->getInstrInfo()->getName(getOpcode());
1450 else
1451 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001452
Andrew Trickb36388a2013-01-25 07:45:25 +00001453 if (SkipOpers)
1454 return;
1455
Dan Gohman34341e62009-10-31 20:19:03 +00001456 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001457 bool OmittedAnyCallClobbers = false;
1458 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001459 unsigned AsmDescOp = ~0u;
1460 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001461
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001462 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001463 // Print asm string.
1464 OS << " ";
1465 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1466
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001467 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001468 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1469 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1470 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001471 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1472 OS << " [mayload]";
1473 if (ExtraInfo & InlineAsm::Extra_MayStore)
1474 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001475 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1476 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001477 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001478 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001479 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001480 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001481
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001482 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001483 FirstOp = false;
1484 }
1485
1486
Chris Lattnerac6e9742002-10-30 01:55:38 +00001487 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001488 const MachineOperand &MO = getOperand(i);
1489
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001490 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001491 VirtRegs.push_back(MO.getReg());
1492
Dan Gohman2745d192009-11-09 19:38:45 +00001493 // Omit call-clobbered registers which aren't used anywhere. This makes
1494 // call instructions much less noisy on targets where calls clobber lots
1495 // of registers. Don't rely on MO.isDead() because we may be called before
1496 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001497 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001498 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1499 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001500 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001501 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001502 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001503 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001504 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1505 AI.isValid(); ++AI) {
1506 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001507 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001508 HasAliasLive = true;
1509 break;
1510 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001511 }
Dan Gohman2745d192009-11-09 19:38:45 +00001512 if (!HasAliasLive) {
1513 OmittedAnyCallClobbers = true;
1514 continue;
1515 }
1516 }
1517 }
1518 }
1519
1520 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001521 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001522 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001523 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1524 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001525 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001526 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001527 OS << "opt:";
1528 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001529 if (isDebugValue() && MO.isMetadata()) {
1530 // Pretty print DBG_VALUE instructions.
1531 const MDNode *MD = MO.getMetadata();
1532 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1533 OS << "!\"" << MDS->getString() << '\"';
1534 else
1535 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001536 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1537 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001538 } else if (i == AsmDescOp && MO.isImm()) {
1539 // Pretty print the inline asm operand descriptor.
1540 OS << '$' << AsmOpCount++;
1541 unsigned Flag = MO.getImm();
1542 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001543 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1544 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1545 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1546 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1547 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1548 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1549 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001550 }
1551
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001552 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001553 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001554 if (TM)
1555 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1556 else
1557 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001558 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001559
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001560 unsigned TiedTo = 0;
1561 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001562 OS << " tiedto:$" << TiedTo;
1563
1564 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001565
1566 // Compute the index of the next operand descriptor.
1567 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001568 } else
1569 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001570 }
1571
1572 // Briefly indicate whether any call clobbers were omitted.
1573 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001574 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001575 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001576 }
Misha Brukman835702a2005-04-21 22:36:52 +00001577
Dan Gohman34341e62009-10-31 20:19:03 +00001578 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001579 const unsigned PrintableFlags = FrameSetup;
1580 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001581 if (!HaveSemi) OS << ";"; HaveSemi = true;
1582 OS << " flags: ";
1583
1584 if (Flags & FrameSetup)
1585 OS << "FrameSetup";
1586 }
1587
Dan Gohman3b460302008-07-07 23:14:23 +00001588 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001589 if (!HaveSemi) OS << ";"; HaveSemi = true;
1590
1591 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001592 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1593 i != e; ++i) {
1594 OS << **i;
Oscar Fuentes40b31ad2010-08-02 06:00:15 +00001595 if (llvm::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001596 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001597 }
1598 }
1599
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001600 // Print the regclass of any virtual registers encountered.
1601 if (MRI && !VirtRegs.empty()) {
1602 if (!HaveSemi) OS << ";"; HaveSemi = true;
1603 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1604 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001605 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001606 for (unsigned j = i+1; j != VirtRegs.size();) {
1607 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1608 ++j;
1609 continue;
1610 }
1611 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001612 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001613 VirtRegs.erase(VirtRegs.begin()+j);
1614 }
1615 }
1616 }
1617
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001618 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001619 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1620 if (!HaveSemi) OS << ";"; HaveSemi = true;
1621 DIVariable DV(getOperand(e - 1).getMetadata());
1622 OS << " line no:" << DV.getLineNumber();
1623 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1624 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1625 if (!InlinedAtDL.isUnknown()) {
1626 OS << " inlined @[ ";
1627 printDebugLoc(InlinedAtDL, MF, OS);
1628 OS << " ]";
1629 }
1630 }
1631 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001632 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman2e3f1872009-11-23 21:29:08 +00001633 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001634 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001635 }
1636
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001637 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001638}
1639
Owen Anderson2a8a4852008-01-24 01:10:07 +00001640bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001641 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001642 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001643 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001644 bool hasAliases = isPhysReg &&
1645 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001646 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001647 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001648 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1649 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001650 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001651 continue;
1652 unsigned Reg = MO.getReg();
1653 if (!Reg)
1654 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001655
Evan Cheng6c177732008-04-16 09:41:59 +00001656 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001657 if (!Found) {
1658 if (MO.isKill())
1659 // The register is already marked kill.
1660 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001661 if (isPhysReg && isRegTiedToDefOperand(i))
1662 // Two-address uses of physregs must not be marked kill.
1663 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001664 MO.setIsKill();
1665 Found = true;
1666 }
1667 } else if (hasAliases && MO.isKill() &&
1668 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001669 // A super-register kill already exists.
1670 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001671 return true;
1672 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001673 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001674 }
1675 }
1676
Evan Cheng6c177732008-04-16 09:41:59 +00001677 // Trim unneeded kill operands.
1678 while (!DeadOps.empty()) {
1679 unsigned OpIdx = DeadOps.back();
1680 if (getOperand(OpIdx).isImplicit())
1681 RemoveOperand(OpIdx);
1682 else
1683 getOperand(OpIdx).setIsKill(false);
1684 DeadOps.pop_back();
1685 }
1686
Bill Wendling7921ad02008-03-03 22:14:33 +00001687 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001688 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001689 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001690 addOperand(MachineOperand::CreateReg(IncomingReg,
1691 false /*IsDef*/,
1692 true /*IsImp*/,
1693 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001694 return true;
1695 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001696 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001697}
1698
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001699void MachineInstr::clearRegisterKills(unsigned Reg,
1700 const TargetRegisterInfo *RegInfo) {
1701 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1702 RegInfo = 0;
1703 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1704 MachineOperand &MO = getOperand(i);
1705 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1706 continue;
1707 unsigned OpReg = MO.getReg();
1708 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1709 MO.setIsKill(false);
1710 }
1711}
1712
Matthias Braun1965bfa2013-10-10 21:28:38 +00001713bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001714 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001715 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001716 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001717 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001718 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001719 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001720 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001721 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1722 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001723 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001724 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001725 unsigned MOReg = MO.getReg();
1726 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001727 continue;
1728
Matthias Braun1965bfa2013-10-10 21:28:38 +00001729 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001730 MO.setIsDead();
1731 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001732 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001733 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001734 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001735 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001736 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001737 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001738 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001739 }
1740 }
1741
Evan Cheng6c177732008-04-16 09:41:59 +00001742 // Trim unneeded dead operands.
1743 while (!DeadOps.empty()) {
1744 unsigned OpIdx = DeadOps.back();
1745 if (getOperand(OpIdx).isImplicit())
1746 RemoveOperand(OpIdx);
1747 else
1748 getOperand(OpIdx).setIsDead(false);
1749 DeadOps.pop_back();
1750 }
1751
Dan Gohmanc7367b42008-09-03 15:56:16 +00001752 // If not found, this means an alias of one of the operands is dead. Add a
1753 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001754 if (Found || !AddIfNotFound)
1755 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001756
Matthias Braun1965bfa2013-10-10 21:28:38 +00001757 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001758 true /*IsDef*/,
1759 true /*IsImp*/,
1760 false /*IsKill*/,
1761 true /*IsDead*/));
1762 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001763}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001764
Matthias Braun1965bfa2013-10-10 21:28:38 +00001765void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001766 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001767 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1768 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001769 if (MO)
1770 return;
1771 } else {
1772 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1773 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001774 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001775 MO.getSubReg() == 0)
1776 return;
1777 }
1778 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001779 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001780 true /*IsDef*/,
1781 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001782}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001783
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001784void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001785 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001786 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001787 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1788 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001789 if (MO.isRegMask()) {
1790 HasRegMask = true;
1791 continue;
1792 }
Dan Gohman86936502010-06-18 23:28:01 +00001793 if (!MO.isReg() || !MO.isDef()) continue;
1794 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001795 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001796 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001797 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1798 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001799 if (TRI.regsOverlap(*I, Reg)) {
1800 Dead = false;
1801 break;
1802 }
1803 // If there are no uses, including partial uses, the def is dead.
1804 if (Dead) MO.setIsDead();
1805 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001806
1807 // This is a call with a register mask operand.
1808 // Mask clobbers are always dead, so add defs for the non-dead defines.
1809 if (HasRegMask)
1810 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1811 I != E; ++I)
1812 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001813}
1814
Evan Cheng59d27fe2010-03-03 23:37:30 +00001815unsigned
1816MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001817 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001818 SmallVector<size_t, 8> HashComponents;
1819 HashComponents.reserve(MI->getNumOperands() + 1);
1820 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001821 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1822 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001823 if (MO.isReg() && MO.isDef() &&
1824 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1825 continue; // Skip virtual register defs.
1826
1827 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001828 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001829 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001830}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001831
1832void MachineInstr::emitError(StringRef Msg) const {
1833 // Find the source location cookie.
1834 unsigned LocCookie = 0;
1835 const MDNode *LocMD = 0;
1836 for (unsigned i = getNumOperands(); i != 0; --i) {
1837 if (getOperand(i-1).isMetadata() &&
1838 (LocMD = getOperand(i-1).getMetadata()) &&
1839 LocMD->getNumOperands() != 0) {
1840 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1841 LocCookie = CI->getZExtValue();
1842 break;
1843 }
1844 }
1845 }
1846
1847 if (const MachineBasicBlock *MBB = getParent())
1848 if (const MachineFunction *MF = MBB->getParent())
1849 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1850 report_fatal_error(Msg);
1851}