blob: acab141cde8d8b6f4fe888194802a8c97d7cc202 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
Akira Hatanaka750ecec2011-09-30 20:40:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13//
Matheus Almeida9e1450b2014-03-20 09:29:54 +000014
Matheus Almeida9e1450b2014-03-20 09:29:54 +000015#include "MipsMCCodeEmitter.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000016#include "MCTargetDesc/MipsFixupKinds.h"
Petar Jovanovica5da5882014-02-04 18:41:57 +000017#include "MCTargetDesc/MipsMCExpr.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000018#include "MCTargetDesc/MipsMCTargetDesc.h"
19#include "llvm/ADT/APFloat.h"
Matheus Almeida9e1450b2014-03-20 09:29:54 +000020#include "llvm/ADT/SmallVector.h"
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000021#include "llvm/MC/MCContext.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCInstrInfo.h"
Matheus Almeida9e1450b2014-03-20 09:29:54 +000025#include "llvm/MC/MCFixup.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000026#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000027#include "llvm/Support/raw_ostream.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000028
Chandler Carruth84e68b22014-04-22 02:41:26 +000029#define DEBUG_TYPE "mccodeemitter"
30
Akira Hatanakabe6a8182013-04-19 19:03:11 +000031#define GET_INSTRMAP_INFO
32#include "MipsGenInstrInfo.inc"
Matheus Almeida9e1450b2014-03-20 09:29:54 +000033#undef GET_INSTRMAP_INFO
Akira Hatanakabe6a8182013-04-19 19:03:11 +000034
Matheus Almeida9e1450b2014-03-20 09:29:54 +000035namespace llvm {
36MCCodeEmitter *createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
37 const MCRegisterInfo &MRI,
38 const MCSubtargetInfo &STI,
39 MCContext &Ctx) {
David Woodhoused2cca112014-01-28 23:13:25 +000040 return new MipsMCCodeEmitter(MCII, Ctx, false);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +000041}
42
Matheus Almeida9e1450b2014-03-20 09:29:54 +000043MCCodeEmitter *createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
44 const MCRegisterInfo &MRI,
45 const MCSubtargetInfo &STI,
46 MCContext &Ctx) {
David Woodhoused2cca112014-01-28 23:13:25 +000047 return new MipsMCCodeEmitter(MCII, Ctx, true);
Akira Hatanaka750ecec2011-09-30 20:40:03 +000048}
Matheus Almeida9e1450b2014-03-20 09:29:54 +000049} // End of namespace llvm.
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +000050
51// If the D<shift> instruction has a shift amount that is greater
52// than 31 (checked in calling routine), lower it to a D<shift>32 instruction
53static void LowerLargeShift(MCInst& Inst) {
54
55 assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
56 assert(Inst.getOperand(2).isImm());
57
58 int64_t Shift = Inst.getOperand(2).getImm();
59 if (Shift <= 31)
60 return; // Do nothing
61 Shift -= 32;
62
63 // saminus32
64 Inst.getOperand(2).setImm(Shift);
65
66 switch (Inst.getOpcode()) {
67 default:
68 // Calling function is not synchronized
69 llvm_unreachable("Unexpected shift instruction");
70 case Mips::DSLL:
71 Inst.setOpcode(Mips::DSLL32);
72 return;
73 case Mips::DSRL:
74 Inst.setOpcode(Mips::DSRL32);
75 return;
76 case Mips::DSRA:
77 Inst.setOpcode(Mips::DSRA32);
78 return;
Akira Hatanaka6a3fe572013-09-07 00:18:01 +000079 case Mips::DROTR:
80 Inst.setOpcode(Mips::DROTR32);
81 return;
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +000082 }
83}
84
85// Pick a DEXT or DINS instruction variant based on the pos and size operands
86static void LowerDextDins(MCInst& InstIn) {
87 int Opcode = InstIn.getOpcode();
88
89 if (Opcode == Mips::DEXT)
90 assert(InstIn.getNumOperands() == 4 &&
91 "Invalid no. of machine operands for DEXT!");
92 else // Only DEXT and DINS are possible
93 assert(InstIn.getNumOperands() == 5 &&
94 "Invalid no. of machine operands for DINS!");
95
96 assert(InstIn.getOperand(2).isImm());
97 int64_t pos = InstIn.getOperand(2).getImm();
98 assert(InstIn.getOperand(3).isImm());
99 int64_t size = InstIn.getOperand(3).getImm();
100
101 if (size <= 32) {
102 if (pos < 32) // DEXT/DINS, do nothing
103 return;
104 // DEXTU/DINSU
105 InstIn.getOperand(2).setImm(pos - 32);
106 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTU : Mips::DINSU);
107 return;
108 }
109 // DEXTM/DINSM
110 assert(pos < 32 && "DEXT/DINS cannot have both size and pos > 32");
111 InstIn.getOperand(3).setImm(size - 32);
112 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTM : Mips::DINSM);
113 return;
114}
115
Matheus Almeida9e1450b2014-03-20 09:29:54 +0000116bool MipsMCCodeEmitter::isMicroMips(const MCSubtargetInfo &STI) const {
117 return STI.getFeatureBits() & Mips::FeatureMicroMips;
118}
119
120void MipsMCCodeEmitter::EmitByte(unsigned char C, raw_ostream &OS) const {
121 OS << (char)C;
122}
123
124void MipsMCCodeEmitter::EmitInstruction(uint64_t Val, unsigned Size,
125 const MCSubtargetInfo &STI,
126 raw_ostream &OS) const {
127 // Output the instruction encoding in little endian byte order.
128 // Little-endian byte ordering:
129 // mips32r2: 4 | 3 | 2 | 1
130 // microMIPS: 2 | 1 | 4 | 3
131 if (IsLittleEndian && Size == 4 && isMicroMips(STI)) {
132 EmitInstruction(Val >> 16, 2, STI, OS);
133 EmitInstruction(Val, 2, STI, OS);
134 } else {
135 for (unsigned i = 0; i < Size; ++i) {
136 unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
137 EmitByte((Val >> Shift) & 0xff, OS);
138 }
139 }
140}
141
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000142/// EncodeInstruction - Emit the instruction.
Jack Carter4e07b95d2013-08-27 19:45:28 +0000143/// Size the instruction with Desc.getSize().
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000144void MipsMCCodeEmitter::
145EncodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000146 SmallVectorImpl<MCFixup> &Fixups,
147 const MCSubtargetInfo &STI) const
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000148{
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000149
150 // Non-pseudo instructions that get changed for direct object
151 // only based on operand values.
152 // If this list of instructions get much longer we will move
153 // the check to a function call. Until then, this is more efficient.
154 MCInst TmpInst = MI;
155 switch (MI.getOpcode()) {
156 // If shift amount is >= 32 it the inst needs to be lowered further
157 case Mips::DSLL:
158 case Mips::DSRL:
159 case Mips::DSRA:
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000160 case Mips::DROTR:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000161 LowerLargeShift(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000162 break;
163 // Double extract instruction is chosen by pos and size operands
164 case Mips::DEXT:
165 case Mips::DINS:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000166 LowerDextDins(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000167 }
168
Jack Carter97700972013-08-13 20:19:16 +0000169 unsigned long N = Fixups.size();
David Woodhouse3fa98a62014-01-28 23:13:18 +0000170 uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000171
172 // Check for unimplemented opcodes.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000173 // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000174 // so we have to special check for them.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000175 unsigned Opcode = TmpInst.getOpcode();
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000176 if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) && !Binary)
177 llvm_unreachable("unimplemented opcode in EncodeInstruction()");
178
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000179 if (STI.getFeatureBits() & Mips::FeatureMicroMips) {
180 int NewOpcode = Mips::Std2MicroMips (Opcode, Mips::Arch_micromips);
181 if (NewOpcode != -1) {
Jack Carter97700972013-08-13 20:19:16 +0000182 if (Fixups.size() > N)
183 Fixups.pop_back();
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000184 Opcode = NewOpcode;
185 TmpInst.setOpcode (NewOpcode);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000186 Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000187 }
188 }
189
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000190 const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000191
Jack Carter5b5559d2012-10-03 21:58:54 +0000192 // Get byte count of instruction
193 unsigned Size = Desc.getSize();
194 if (!Size)
195 llvm_unreachable("Desc.getSize() returns 0");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000196
David Woodhoused2cca112014-01-28 23:13:25 +0000197 EmitInstruction(Binary, Size, STI, OS);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000198}
199
200/// getBranchTargetOpValue - Return binary encoding of the branch
201/// target operand. If the machine operand requires relocation,
202/// record the relocation and return zero.
203unsigned MipsMCCodeEmitter::
204getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000205 SmallVectorImpl<MCFixup> &Fixups,
206 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000207
208 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter71e6a742012-09-06 00:43:26 +0000209
Jack Carter4f69a0f2013-03-22 00:29:10 +0000210 // If the destination is an immediate, divide by 4.
211 if (MO.isImm()) return MO.getImm() >> 2;
212
Jack Carter71e6a742012-09-06 00:43:26 +0000213 assert(MO.isExpr() &&
214 "getBranchTargetOpValue expects only expressions or immediates");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000215
216 const MCExpr *Expr = MO.getExpr();
217 Fixups.push_back(MCFixup::Create(0, Expr,
218 MCFixupKind(Mips::fixup_Mips_PC16)));
219 return 0;
220}
221
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000222/// getBranchTargetOpValue - Return binary encoding of the microMIPS branch
223/// target operand. If the machine operand requires relocation,
224/// record the relocation and return zero.
225unsigned MipsMCCodeEmitter::
226getBranchTargetOpValueMM(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000227 SmallVectorImpl<MCFixup> &Fixups,
228 const MCSubtargetInfo &STI) const {
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000229
230 const MCOperand &MO = MI.getOperand(OpNo);
231
232 // If the destination is an immediate, divide by 2.
233 if (MO.isImm()) return MO.getImm() >> 1;
234
235 assert(MO.isExpr() &&
236 "getBranchTargetOpValueMM expects only expressions or immediates");
237
238 const MCExpr *Expr = MO.getExpr();
239 Fixups.push_back(MCFixup::Create(0, Expr,
240 MCFixupKind(Mips::
241 fixup_MICROMIPS_PC16_S1)));
242 return 0;
243}
244
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000245/// getBranchTarget21OpValue - Return binary encoding of the branch
246/// target operand. If the machine operand requires relocation,
247/// record the relocation and return zero.
248unsigned MipsMCCodeEmitter::
249getBranchTarget21OpValue(const MCInst &MI, unsigned OpNo,
250 SmallVectorImpl<MCFixup> &Fixups,
251 const MCSubtargetInfo &STI) const {
252
253 const MCOperand &MO = MI.getOperand(OpNo);
254
255 // If the destination is an immediate, divide by 4.
256 if (MO.isImm()) return MO.getImm() >> 2;
257
258 assert(MO.isExpr() &&
259 "getBranchTarget21OpValue expects only expressions or immediates");
260
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000261 const MCExpr *Expr = MO.getExpr();
262 Fixups.push_back(MCFixup::Create(0, Expr,
263 MCFixupKind(Mips::fixup_MIPS_PC21_S2)));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000264 return 0;
265}
266
267/// getBranchTarget26OpValue - Return binary encoding of the branch
268/// target operand. If the machine operand requires relocation,
269/// record the relocation and return zero.
270unsigned MipsMCCodeEmitter::
271getBranchTarget26OpValue(const MCInst &MI, unsigned OpNo,
272 SmallVectorImpl<MCFixup> &Fixups,
273 const MCSubtargetInfo &STI) const {
274
275 const MCOperand &MO = MI.getOperand(OpNo);
276
277 // If the destination is an immediate, divide by 4.
278 if (MO.isImm()) return MO.getImm() >> 2;
279
280 assert(MO.isExpr() &&
281 "getBranchTarget26OpValue expects only expressions or immediates");
282
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000283 const MCExpr *Expr = MO.getExpr();
284 Fixups.push_back(MCFixup::Create(0, Expr,
285 MCFixupKind(Mips::fixup_MIPS_PC26_S2)));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000286 return 0;
287}
288
Zoran Jovanovic52c56b92014-05-16 13:19:46 +0000289/// getJumpOffset16OpValue - Return binary encoding of the jump
290/// target operand. If the machine operand requires relocation,
291/// record the relocation and return zero.
292unsigned MipsMCCodeEmitter::
293getJumpOffset16OpValue(const MCInst &MI, unsigned OpNo,
294 SmallVectorImpl<MCFixup> &Fixups,
295 const MCSubtargetInfo &STI) const {
296
297 const MCOperand &MO = MI.getOperand(OpNo);
298
299 if (MO.isImm()) return MO.getImm();
300
301 assert(MO.isExpr() &&
302 "getJumpOffset16OpValue expects only expressions or an immediate");
303
304 // TODO: Push fixup.
305 return 0;
306}
307
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000308/// getJumpTargetOpValue - Return binary encoding of the jump
309/// target operand. If the machine operand requires relocation,
310/// record the relocation and return zero.
311unsigned MipsMCCodeEmitter::
312getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000313 SmallVectorImpl<MCFixup> &Fixups,
314 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000315
316 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter4f69a0f2013-03-22 00:29:10 +0000317 // If the destination is an immediate, divide by 4.
318 if (MO.isImm()) return MO.getImm()>>2;
319
Jack Carter71e6a742012-09-06 00:43:26 +0000320 assert(MO.isExpr() &&
321 "getJumpTargetOpValue expects only expressions or an immediate");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000322
323 const MCExpr *Expr = MO.getExpr();
324 Fixups.push_back(MCFixup::Create(0, Expr,
325 MCFixupKind(Mips::fixup_Mips_26)));
326 return 0;
327}
328
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000329unsigned MipsMCCodeEmitter::
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000330getJumpTargetOpValueMM(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000331 SmallVectorImpl<MCFixup> &Fixups,
332 const MCSubtargetInfo &STI) const {
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000333
334 const MCOperand &MO = MI.getOperand(OpNo);
335 // If the destination is an immediate, divide by 2.
336 if (MO.isImm()) return MO.getImm() >> 1;
337
338 assert(MO.isExpr() &&
339 "getJumpTargetOpValueMM expects only expressions or an immediate");
340
341 const MCExpr *Expr = MO.getExpr();
342 Fixups.push_back(MCFixup::Create(0, Expr,
343 MCFixupKind(Mips::fixup_MICROMIPS_26_S1)));
344 return 0;
345}
346
347unsigned MipsMCCodeEmitter::
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000348getUImm5Lsl2Encoding(const MCInst &MI, unsigned OpNo,
349 SmallVectorImpl<MCFixup> &Fixups,
350 const MCSubtargetInfo &STI) const {
351
352 const MCOperand &MO = MI.getOperand(OpNo);
353 if (MO.isImm()) {
354 // The immediate is encoded as 'immediate << 2'.
355 unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
356 assert((Res & 3) == 0);
357 return Res >> 2;
358 }
359
360 assert(MO.isExpr() &&
361 "getUImm5Lsl2Encoding expects only expressions or an immediate");
362
363 return 0;
364}
365
366unsigned MipsMCCodeEmitter::
David Woodhouse3fa98a62014-01-28 23:13:18 +0000367getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups,
368 const MCSubtargetInfo &STI) const {
Jack Carterb5cf5902013-04-17 00:18:04 +0000369 int64_t Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000370
Jack Carterb5cf5902013-04-17 00:18:04 +0000371 if (Expr->EvaluateAsAbsolute(Res))
372 return Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000373
Akira Hatanakafe384a22012-03-27 02:33:05 +0000374 MCExpr::ExprKind Kind = Expr->getKind();
Jack Carterb5cf5902013-04-17 00:18:04 +0000375 if (Kind == MCExpr::Constant) {
376 return cast<MCConstantExpr>(Expr)->getValue();
377 }
Akira Hatanakae2eed962011-12-22 01:05:17 +0000378
Akira Hatanakafe384a22012-03-27 02:33:05 +0000379 if (Kind == MCExpr::Binary) {
David Woodhouse3fa98a62014-01-28 23:13:18 +0000380 unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups, STI);
381 Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups, STI);
Jack Carterb5cf5902013-04-17 00:18:04 +0000382 return Res;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000383 }
Petar Jovanovica5da5882014-02-04 18:41:57 +0000384
385 if (Kind == MCExpr::Target) {
386 const MipsMCExpr *MipsExpr = cast<MipsMCExpr>(Expr);
387
388 Mips::Fixups FixupKind = Mips::Fixups(0);
389 switch (MipsExpr->getKind()) {
390 default: llvm_unreachable("Unsupported fixup kind for target expression!");
Sasa Stankovic06c47802014-04-03 10:37:45 +0000391 case MipsMCExpr::VK_Mips_HIGHEST:
392 FixupKind = Mips::fixup_Mips_HIGHEST;
393 break;
394 case MipsMCExpr::VK_Mips_HIGHER:
395 FixupKind = Mips::fixup_Mips_HIGHER;
396 break;
397 case MipsMCExpr::VK_Mips_HI:
Petar Jovanovica5da5882014-02-04 18:41:57 +0000398 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_HI16
399 : Mips::fixup_Mips_HI16;
400 break;
Sasa Stankovic06c47802014-04-03 10:37:45 +0000401 case MipsMCExpr::VK_Mips_LO:
Petar Jovanovica5da5882014-02-04 18:41:57 +0000402 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_LO16
403 : Mips::fixup_Mips_LO16;
404 break;
405 }
406 Fixups.push_back(MCFixup::Create(0, MipsExpr, MCFixupKind(FixupKind)));
407 return 0;
408 }
409
Jack Carterb5cf5902013-04-17 00:18:04 +0000410 if (Kind == MCExpr::SymbolRef) {
Mark Seabornc3bd1772013-12-31 13:05:15 +0000411 Mips::Fixups FixupKind = Mips::Fixups(0);
Akira Hatanakafe384a22012-03-27 02:33:05 +0000412
Mark Seabornc3bd1772013-12-31 13:05:15 +0000413 switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
414 default: llvm_unreachable("Unknown fixup kind!");
415 break;
416 case MCSymbolRefExpr::VK_Mips_GPOFF_HI :
417 FixupKind = Mips::fixup_Mips_GPOFF_HI;
418 break;
419 case MCSymbolRefExpr::VK_Mips_GPOFF_LO :
420 FixupKind = Mips::fixup_Mips_GPOFF_LO;
421 break;
422 case MCSymbolRefExpr::VK_Mips_GOT_PAGE :
David Woodhoused2cca112014-01-28 23:13:25 +0000423 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_PAGE
Mark Seabornc3bd1772013-12-31 13:05:15 +0000424 : Mips::fixup_Mips_GOT_PAGE;
425 break;
426 case MCSymbolRefExpr::VK_Mips_GOT_OFST :
David Woodhoused2cca112014-01-28 23:13:25 +0000427 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_OFST
Mark Seabornc3bd1772013-12-31 13:05:15 +0000428 : Mips::fixup_Mips_GOT_OFST;
429 break;
430 case MCSymbolRefExpr::VK_Mips_GOT_DISP :
David Woodhoused2cca112014-01-28 23:13:25 +0000431 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_DISP
Mark Seabornc3bd1772013-12-31 13:05:15 +0000432 : Mips::fixup_Mips_GOT_DISP;
433 break;
434 case MCSymbolRefExpr::VK_Mips_GPREL:
435 FixupKind = Mips::fixup_Mips_GPREL16;
436 break;
437 case MCSymbolRefExpr::VK_Mips_GOT_CALL:
David Woodhoused2cca112014-01-28 23:13:25 +0000438 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_CALL16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000439 : Mips::fixup_Mips_CALL16;
440 break;
441 case MCSymbolRefExpr::VK_Mips_GOT16:
David Woodhoused2cca112014-01-28 23:13:25 +0000442 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000443 : Mips::fixup_Mips_GOT_Global;
444 break;
445 case MCSymbolRefExpr::VK_Mips_GOT:
David Woodhoused2cca112014-01-28 23:13:25 +0000446 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000447 : Mips::fixup_Mips_GOT_Local;
448 break;
449 case MCSymbolRefExpr::VK_Mips_ABS_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000450 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000451 : Mips::fixup_Mips_HI16;
452 break;
453 case MCSymbolRefExpr::VK_Mips_ABS_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000454 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000455 : Mips::fixup_Mips_LO16;
456 break;
457 case MCSymbolRefExpr::VK_Mips_TLSGD:
David Woodhoused2cca112014-01-28 23:13:25 +0000458 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_GD
Mark Seabornc3bd1772013-12-31 13:05:15 +0000459 : Mips::fixup_Mips_TLSGD;
460 break;
461 case MCSymbolRefExpr::VK_Mips_TLSLDM:
David Woodhoused2cca112014-01-28 23:13:25 +0000462 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_LDM
Mark Seabornc3bd1772013-12-31 13:05:15 +0000463 : Mips::fixup_Mips_TLSLDM;
464 break;
465 case MCSymbolRefExpr::VK_Mips_DTPREL_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000466 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000467 : Mips::fixup_Mips_DTPREL_HI;
468 break;
469 case MCSymbolRefExpr::VK_Mips_DTPREL_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000470 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000471 : Mips::fixup_Mips_DTPREL_LO;
472 break;
473 case MCSymbolRefExpr::VK_Mips_GOTTPREL:
474 FixupKind = Mips::fixup_Mips_GOTTPREL;
475 break;
476 case MCSymbolRefExpr::VK_Mips_TPREL_HI:
David Woodhoused2cca112014-01-28 23:13:25 +0000477 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_HI16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000478 : Mips::fixup_Mips_TPREL_HI;
479 break;
480 case MCSymbolRefExpr::VK_Mips_TPREL_LO:
David Woodhoused2cca112014-01-28 23:13:25 +0000481 FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_LO16
Mark Seabornc3bd1772013-12-31 13:05:15 +0000482 : Mips::fixup_Mips_TPREL_LO;
483 break;
484 case MCSymbolRefExpr::VK_Mips_HIGHER:
485 FixupKind = Mips::fixup_Mips_HIGHER;
486 break;
487 case MCSymbolRefExpr::VK_Mips_HIGHEST:
488 FixupKind = Mips::fixup_Mips_HIGHEST;
489 break;
490 case MCSymbolRefExpr::VK_Mips_GOT_HI16:
491 FixupKind = Mips::fixup_Mips_GOT_HI16;
492 break;
493 case MCSymbolRefExpr::VK_Mips_GOT_LO16:
494 FixupKind = Mips::fixup_Mips_GOT_LO16;
495 break;
496 case MCSymbolRefExpr::VK_Mips_CALL_HI16:
497 FixupKind = Mips::fixup_Mips_CALL_HI16;
498 break;
499 case MCSymbolRefExpr::VK_Mips_CALL_LO16:
500 FixupKind = Mips::fixup_Mips_CALL_LO16;
501 break;
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +0000502 case MCSymbolRefExpr::VK_Mips_PCREL_HI16:
503 FixupKind = Mips::fixup_MIPS_PCHI16;
504 break;
505 case MCSymbolRefExpr::VK_Mips_PCREL_LO16:
506 FixupKind = Mips::fixup_MIPS_PCLO16;
507 break;
Mark Seabornc3bd1772013-12-31 13:05:15 +0000508 } // switch
Akira Hatanakafe384a22012-03-27 02:33:05 +0000509
Jack Carterb5cf5902013-04-17 00:18:04 +0000510 Fixups.push_back(MCFixup::Create(0, Expr, MCFixupKind(FixupKind)));
511 return 0;
512 }
Akira Hatanakafe384a22012-03-27 02:33:05 +0000513 return 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000514}
515
Jack Carterb5cf5902013-04-17 00:18:04 +0000516/// getMachineOpValue - Return binary encoding of operand. If the machine
517/// operand requires relocation, record the relocation and return zero.
518unsigned MipsMCCodeEmitter::
519getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000520 SmallVectorImpl<MCFixup> &Fixups,
521 const MCSubtargetInfo &STI) const {
Jack Carterb5cf5902013-04-17 00:18:04 +0000522 if (MO.isReg()) {
523 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000524 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
Jack Carterb5cf5902013-04-17 00:18:04 +0000525 return RegNo;
526 } else if (MO.isImm()) {
527 return static_cast<unsigned>(MO.getImm());
528 } else if (MO.isFPImm()) {
529 return static_cast<unsigned>(APFloat(MO.getFPImm())
530 .bitcastToAPInt().getHiBits(32).getLimitedValue());
531 }
532 // MO must be an Expr.
533 assert(MO.isExpr());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000534 return getExprOpValue(MO.getExpr(),Fixups, STI);
Jack Carterb5cf5902013-04-17 00:18:04 +0000535}
536
Matheus Almeida6b59c442013-12-05 11:06:22 +0000537/// getMSAMemEncoding - Return binary encoding of memory operand for LD/ST
538/// instructions.
539unsigned
540MipsMCCodeEmitter::getMSAMemEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000541 SmallVectorImpl<MCFixup> &Fixups,
542 const MCSubtargetInfo &STI) const {
Matheus Almeida6b59c442013-12-05 11:06:22 +0000543 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
544 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000545 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups, STI) << 16;
546 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Matheus Almeida6b59c442013-12-05 11:06:22 +0000547
548 // The immediate field of an LD/ST instruction is scaled which means it must
549 // be divided (when encoding) by the size (in bytes) of the instructions'
550 // data format.
551 // .b - 1 byte
552 // .h - 2 bytes
553 // .w - 4 bytes
554 // .d - 8 bytes
555 switch(MI.getOpcode())
556 {
557 default:
558 assert (0 && "Unexpected instruction");
559 break;
560 case Mips::LD_B:
561 case Mips::ST_B:
562 // We don't need to scale the offset in this case
563 break;
564 case Mips::LD_H:
565 case Mips::ST_H:
566 OffBits >>= 1;
567 break;
568 case Mips::LD_W:
569 case Mips::ST_W:
570 OffBits >>= 2;
571 break;
572 case Mips::LD_D:
573 case Mips::ST_D:
574 OffBits >>= 3;
575 break;
576 }
577
578 return (OffBits & 0xFFFF) | RegBits;
579}
580
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000581/// getMemEncoding - Return binary encoding of memory related operand.
582/// If the offset operand requires relocation, record the relocation.
583unsigned
584MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000585 SmallVectorImpl<MCFixup> &Fixups,
586 const MCSubtargetInfo &STI) const {
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000587 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
588 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000589 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups, STI) << 16;
590 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000591
592 return (OffBits & 0xFFFF) | RegBits;
593}
594
Jack Carter97700972013-08-13 20:19:16 +0000595unsigned MipsMCCodeEmitter::
596getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000597 SmallVectorImpl<MCFixup> &Fixups,
598 const MCSubtargetInfo &STI) const {
Jack Carter97700972013-08-13 20:19:16 +0000599 // Base register is encoded in bits 20-16, offset is encoded in bits 11-0.
600 assert(MI.getOperand(OpNo).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000601 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI) << 16;
602 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
Jack Carter97700972013-08-13 20:19:16 +0000603
604 return (OffBits & 0x0FFF) | RegBits;
605}
606
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000607unsigned
608MipsMCCodeEmitter::getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000609 SmallVectorImpl<MCFixup> &Fixups,
610 const MCSubtargetInfo &STI) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000611 assert(MI.getOperand(OpNo).isImm());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000612 unsigned SizeEncoding = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000613 return SizeEncoding - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000614}
615
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000616// FIXME: should be called getMSBEncoding
617//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000618unsigned
619MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000620 SmallVectorImpl<MCFixup> &Fixups,
621 const MCSubtargetInfo &STI) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000622 assert(MI.getOperand(OpNo-1).isImm());
623 assert(MI.getOperand(OpNo).isImm());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000624 unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups, STI);
625 unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000626
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000627 return Position + Size - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000628}
629
Matheus Almeida779c5932013-11-18 12:32:49 +0000630unsigned
631MipsMCCodeEmitter::getLSAImmEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000632 SmallVectorImpl<MCFixup> &Fixups,
633 const MCSubtargetInfo &STI) const {
Matheus Almeida779c5932013-11-18 12:32:49 +0000634 assert(MI.getOperand(OpNo).isImm());
635 // The immediate is encoded as 'immediate - 1'.
David Woodhouse3fa98a62014-01-28 23:13:18 +0000636 return getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI) - 1;
Matheus Almeida779c5932013-11-18 12:32:49 +0000637}
638
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000639unsigned
640MipsMCCodeEmitter::getSimm19Lsl2Encoding(const MCInst &MI, unsigned OpNo,
641 SmallVectorImpl<MCFixup> &Fixups,
642 const MCSubtargetInfo &STI) const {
Zoran Jovanovicb9c07f32014-06-12 12:40:00 +0000643 const MCOperand &MO = MI.getOperand(OpNo);
644 if (MO.isImm()) {
645 // The immediate is encoded as 'immediate << 2'.
646 unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
647 assert((Res & 3) == 0);
648 return Res >> 2;
649 }
650
651 assert(MO.isExpr() &&
652 "getSimm19Lsl2Encoding expects only expressions or an immediate");
653
654 const MCExpr *Expr = MO.getExpr();
655 Fixups.push_back(MCFixup::Create(0, Expr,
656 MCFixupKind(Mips::fixup_MIPS_PC19_S2)));
657 return 0;
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000658}
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000659
Zoran Jovanovic28551422014-06-09 09:49:51 +0000660unsigned
661MipsMCCodeEmitter::getSimm18Lsl3Encoding(const MCInst &MI, unsigned OpNo,
662 SmallVectorImpl<MCFixup> &Fixups,
663 const MCSubtargetInfo &STI) const {
Zoran Jovanovica5acdcf2014-06-13 14:26:47 +0000664 const MCOperand &MO = MI.getOperand(OpNo);
665 if (MO.isImm()) {
666 // The immediate is encoded as 'immediate << 3'.
667 unsigned Res = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
668 assert((Res & 7) == 0);
669 return Res >> 3;
670 }
671
672 assert(MO.isExpr() &&
673 "getSimm18Lsl2Encoding expects only expressions or an immediate");
674
675 const MCExpr *Expr = MO.getExpr();
676 Fixups.push_back(MCFixup::Create(0, Expr,
677 MCFixupKind(Mips::fixup_MIPS_PC18_S3)));
678 return 0;
Zoran Jovanovic28551422014-06-09 09:49:51 +0000679}
680
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000681#include "MipsGenMCCodeEmitter.inc"