blob: 85cac56967e992e3b3d042058404aefb791b6335 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
Rui Ueyama965bed82017-01-25 21:27:59 +000048 StringRef S = getELFRelocationTypeName(elf::Config->EMachine, Type);
49 if (S == "Unknown")
50 return ("Unknown (" + Twine(Type) + ")").str();
51 return S;
Rui Ueyamace039262017-01-06 10:04:08 +000052}
53
Rafael Espindola01205f72015-09-22 18:19:46 +000054namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000055namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000056
Rui Ueyamac1c282a2016-02-11 21:18:01 +000057TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000058
Rafael Espindolae7e57b22015-11-09 21:43:00 +000059static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000060static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000061
Rui Ueyama6e3595d2016-12-21 00:05:39 +000062template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
Rui Ueyama536a2672017-02-27 02:32:08 +000063 for (InputSectionBase *D : InputSections) {
Rafael Espindola774ea7d2017-02-23 16:49:07 +000064 auto *IS = dyn_cast_or_null<InputSection>(D);
Rui Ueyama6e3595d2016-12-21 00:05:39 +000065 if (!IS || !IS->OutSec)
66 continue;
67
Rafael Espindola24e6f362017-02-24 15:07:30 +000068 uint8_t *ISLoc = cast<OutputSection>(IS->OutSec)->Loc + IS->OutSecOff;
Rafael Espindolab4c9b812017-02-23 02:28:28 +000069 if (ISLoc <= Loc && Loc < ISLoc + IS->template getSize<ELFT>())
70 return IS->template getLocation<ELFT>(Loc - ISLoc) + ": ";
Rui Ueyama6e3595d2016-12-21 00:05:39 +000071 }
72 return "";
73}
74
75static std::string getErrorLocation(uint8_t *Loc) {
76 switch (Config->EKind) {
77 case ELF32LEKind:
78 return getErrorLoc<ELF32LE>(Loc);
79 case ELF32BEKind:
80 return getErrorLoc<ELF32BE>(Loc);
81 case ELF64LEKind:
82 return getErrorLoc<ELF64LE>(Loc);
83 case ELF64BEKind:
84 return getErrorLoc<ELF64BE>(Loc);
85 default:
86 llvm_unreachable("unknown ELF type");
87 }
88}
89
Eugene Leviant84569e62016-11-29 08:05:44 +000090template <unsigned N>
91static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000092 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000093 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
94 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000095}
96
Eugene Leviant84569e62016-11-29 08:05:44 +000097template <unsigned N>
98static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000099 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000100 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
101 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000102}
103
Eugene Leviant84569e62016-11-29 08:05:44 +0000104template <unsigned N>
105static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000106 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000107 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
108 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000109}
110
Eugene Leviant84569e62016-11-29 08:05:44 +0000111template <unsigned N>
112static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000113 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000114 error(getErrorLocation(Loc) + "improper alignment for relocation " +
115 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000116}
117
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000118namespace {
119class X86TargetInfo final : public TargetInfo {
120public:
121 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000122 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000123 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000124 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000125 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000126 bool isTlsLocalDynamicRel(uint32_t Type) const override;
127 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
128 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000129 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000130 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000131 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000132 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
133 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000134 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000135
Rafael Espindola69f54022016-06-04 23:22:34 +0000136 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
137 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000138 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
139 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
140 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
141 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142};
143
Rui Ueyama46626e12016-07-12 23:28:31 +0000144template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000145public:
146 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000147 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000148 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000149 bool isTlsLocalDynamicRel(uint32_t Type) const override;
150 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
151 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000152 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000153 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000154 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000155 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
156 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000157 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000158
Rafael Espindola5c66b822016-06-04 22:58:54 +0000159 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
160 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000161 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
164 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
165 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000166
167private:
168 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
169 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000170};
171
Davide Italiano8c3444362016-01-11 19:45:33 +0000172class PPCTargetInfo final : public TargetInfo {
173public:
174 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000175 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000176 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000177};
178
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000179class PPC64TargetInfo final : public TargetInfo {
180public:
181 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000183 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
184 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000185 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000186};
187
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000188class AArch64TargetInfo final : public TargetInfo {
189public:
190 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000191 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000192 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000193 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000194 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000195 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000196 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
197 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000198 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
201 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000202 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000203 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000204 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000205};
206
Tom Stellard80efb162016-01-07 03:59:08 +0000207class AMDGPUTargetInfo final : public TargetInfo {
208public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000209 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000210 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
211 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000212};
213
Peter Smith8646ced2016-06-07 09:31:52 +0000214class ARMTargetInfo final : public TargetInfo {
215public:
216 ARMTargetInfo();
217 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000218 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000219 uint32_t getDynRel(uint32_t Type) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000220 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000221 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000222 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
223 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000224 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000225 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000226 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000227 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
228 int32_t Index, unsigned RelOff) const override;
Rafael Espindolac404d502017-02-23 02:32:18 +0000229 void addPltSymbols(InputSectionBase *IS, uint64_t Off) const override;
230 void addPltHeaderSymbols(InputSectionBase *ISD) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000231 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
232 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000233 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
234};
235
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000236template <class ELFT> class MipsTargetInfo final : public TargetInfo {
237public:
238 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000239 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama640724c2017-02-06 22:32:45 +0000240 int64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000241 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000242 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000243 bool isTlsLocalDynamicRel(uint32_t Type) const override;
244 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000245 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000246 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000247 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
248 int32_t Index, unsigned RelOff) const override;
Peter Smith3a52eb02017-02-01 10:26:03 +0000249 bool needsThunk(RelExpr Expr, uint32_t RelocType, const InputFile *File,
250 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000251 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000252 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000253};
254} // anonymous namespace
255
Rui Ueyama91004392015-10-13 16:08:15 +0000256TargetInfo *createTarget() {
257 switch (Config->EMachine) {
258 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000259 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000260 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000261 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000262 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000263 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000264 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000265 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000266 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000267 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000268 switch (Config->EKind) {
269 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000270 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000271 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000272 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000273 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000274 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000275 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000277 default:
George Rimar777f9632016-03-12 08:31:34 +0000278 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000279 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000280 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000282 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000283 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000284 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000285 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000286 return make<X86_64TargetInfo<ELF32LE>>();
287 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000288 }
George Rimar777f9632016-03-12 08:31:34 +0000289 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000290}
291
Rafael Espindola01205f72015-09-22 18:19:46 +0000292TargetInfo::~TargetInfo() {}
293
Rui Ueyama640724c2017-02-06 22:32:45 +0000294int64_t TargetInfo::getImplicitAddend(const uint8_t *Buf, uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000295 return 0;
296}
297
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000298bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000299
Peter Smith3a52eb02017-02-01 10:26:03 +0000300bool TargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
301 const InputFile *File, const SymbolBody &S) const {
302 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000303}
304
George Rimar98b060d2016-03-06 06:01:07 +0000305bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000306
George Rimar98b060d2016-03-06 06:01:07 +0000307bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000308
George Rimara4c7e742016-10-20 08:36:42 +0000309bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000310
Peter Smith4b360292016-12-09 09:59:54 +0000311void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
312 writeGotPlt(Buf, S);
313}
314
Rafael Espindola5c66b822016-06-04 22:58:54 +0000315RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
316 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000317 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000318}
319
320void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
321 llvm_unreachable("Should not have claimed to be relaxable");
322}
323
Rafael Espindola22ef9562016-04-13 01:40:19 +0000324void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
325 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000326 llvm_unreachable("Should not have claimed to be relaxable");
327}
328
Rafael Espindola22ef9562016-04-13 01:40:19 +0000329void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
330 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000331 llvm_unreachable("Should not have claimed to be relaxable");
332}
333
Rafael Espindola22ef9562016-04-13 01:40:19 +0000334void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
335 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000336 llvm_unreachable("Should not have claimed to be relaxable");
337}
338
Rafael Espindola22ef9562016-04-13 01:40:19 +0000339void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
340 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000341 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000342}
George Rimar77d1cb12015-11-24 09:00:06 +0000343
Rafael Espindola7f074422015-09-22 21:35:51 +0000344X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000345 CopyRel = R_386_COPY;
346 GotRel = R_386_GLOB_DAT;
347 PltRel = R_386_JUMP_SLOT;
348 IRelativeRel = R_386_IRELATIVE;
349 RelativeRel = R_386_RELATIVE;
350 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000351 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
352 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000353 GotEntrySize = 4;
354 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000355 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000356 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000357 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000358}
359
360RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
361 switch (Type) {
George Rimarf242ffa2017-01-25 13:36:49 +0000362 case R_386_8:
George Rimar57b0e6a2017-01-11 08:29:52 +0000363 case R_386_16:
364 case R_386_32:
365 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000366 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000367 case R_386_TLS_GD:
368 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000369 case R_386_TLS_LDM:
370 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000371 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000372 return R_PLT_PC;
George Rimarf242ffa2017-01-25 13:36:49 +0000373 case R_386_PC8:
George Rimar1b3d34a2016-12-03 07:30:30 +0000374 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000375 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000376 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000377 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000378 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000379 case R_386_TLS_IE:
380 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000381 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000382 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000383 case R_386_TLS_GOTIE:
384 return R_GOT_FROM_END;
385 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000386 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000387 case R_386_TLS_LE:
388 return R_TLS;
389 case R_386_TLS_LE_32:
390 return R_NEG_TLS;
George Rimar7fa220f2017-01-11 14:20:13 +0000391 case R_386_NONE:
Petr Hosekb27bb592017-02-23 06:22:28 +0000392 return R_NONE;
George Rimar57b0e6a2017-01-11 08:29:52 +0000393 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000394 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar57b0e6a2017-01-11 08:29:52 +0000395 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000396 }
George Rimar77b77792015-11-25 22:15:01 +0000397}
398
Rafael Espindola69f54022016-06-04 23:22:34 +0000399RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
400 RelExpr Expr) const {
401 switch (Expr) {
402 default:
403 return Expr;
404 case R_RELAX_TLS_GD_TO_IE:
405 return R_RELAX_TLS_GD_TO_IE_END;
406 case R_RELAX_TLS_GD_TO_LE:
407 return R_RELAX_TLS_GD_TO_LE_NEG;
408 }
409}
410
Rui Ueyamac516ae12016-01-29 02:33:45 +0000411void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000412 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000413}
414
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000415void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000416 // Entries in .got.plt initially points back to the corresponding
417 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000418 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000419}
Rafael Espindola01205f72015-09-22 18:19:46 +0000420
Peter Smith4b360292016-12-09 09:59:54 +0000421void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
422 // An x86 entry is the address of the ifunc resolver function.
423 write32le(Buf, S.getVA<ELF32LE>());
424}
425
George Rimar98b060d2016-03-06 06:01:07 +0000426uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000427 if (Type == R_386_TLS_LE)
428 return R_386_TLS_TPOFF;
429 if (Type == R_386_TLS_LE_32)
430 return R_386_TLS_TPOFF32;
431 return Type;
432}
433
George Rimar98b060d2016-03-06 06:01:07 +0000434bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000435 return Type == R_386_TLS_GD;
436}
437
George Rimar98b060d2016-03-06 06:01:07 +0000438bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000439 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
440}
441
George Rimar98b060d2016-03-06 06:01:07 +0000442bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000443 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
444}
445
Rui Ueyama4a90f572016-06-16 16:28:50 +0000446void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000447 // Executable files and shared object files have
448 // separate procedure linkage tables.
Rui Ueyama104e2352017-02-14 05:45:47 +0000449 if (Config->pic()) {
George Rimar77b77792015-11-25 22:15:01 +0000450 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000451 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000452 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
453 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000454 };
455 memcpy(Buf, V, sizeof(V));
456 return;
457 }
George Rimar648a2c32015-10-20 08:54:27 +0000458
George Rimar77b77792015-11-25 22:15:01 +0000459 const uint8_t PltData[] = {
460 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000461 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
462 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000463 };
464 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000465 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000466 write32le(Buf + 2, Got + 4);
467 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000468}
469
Rui Ueyama9398f862016-01-29 04:15:02 +0000470void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
471 uint64_t PltEntryAddr, int32_t Index,
472 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000473 const uint8_t Inst[] = {
474 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
475 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
476 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
477 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000478 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000479
George Rimar77b77792015-11-25 22:15:01 +0000480 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
Rui Ueyama104e2352017-02-14 05:45:47 +0000481 Buf[1] = Config->pic() ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000482 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000483 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000484 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000485 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000486}
487
Rui Ueyama640724c2017-02-06 22:32:45 +0000488int64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
489 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000490 switch (Type) {
491 default:
492 return 0;
George Rimarf242ffa2017-01-25 13:36:49 +0000493 case R_386_8:
George Rimar89108cc2017-02-07 09:58:27 +0000494 case R_386_PC8:
495 return SignExtend64<8>(*Buf);
George Rimar1b3d34a2016-12-03 07:30:30 +0000496 case R_386_16:
George Rimar89108cc2017-02-07 09:58:27 +0000497 case R_386_PC16:
498 return SignExtend64<16>(read16le(Buf));
Rafael Espindolada99df32016-03-30 12:40:38 +0000499 case R_386_32:
500 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000501 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000502 case R_386_GOTOFF:
503 case R_386_GOTPC:
504 case R_386_PC32:
505 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000506 case R_386_TLS_LE:
Rafael Espindola17ba4452017-02-14 16:24:42 +0000507 return SignExtend64<32>(read32le(Buf));
Rafael Espindolada99df32016-03-30 12:40:38 +0000508 }
509}
510
Rafael Espindola22ef9562016-04-13 01:40:19 +0000511void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
512 uint64_t Val) const {
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000513 // R_386_{PC,}{8,16} are not part of the i386 psABI, but they are
514 // being used for some 16-bit programs such as boot loaders, so
515 // we want to support them.
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000516 switch (Type) {
517 case R_386_8:
Rafael Espindola195fba22017-02-13 21:29:56 +0000518 checkUInt<8>(Loc, Val, Type);
519 *Loc = Val;
520 break;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000521 case R_386_PC8:
522 checkInt<8>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000523 *Loc = Val;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000524 break;
525 case R_386_16:
Rafael Espindola195fba22017-02-13 21:29:56 +0000526 checkUInt<16>(Loc, Val, Type);
527 write16le(Loc, Val);
528 break;
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000529 case R_386_PC16:
530 checkInt<16>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000531 write16le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000532 break;
533 default:
534 checkInt<32>(Loc, Val, Type);
Rui Ueyama6ec3b462017-01-25 21:05:17 +0000535 write32le(Loc, Val);
Rui Ueyama59a7cee2017-01-31 20:28:32 +0000536 }
Rafael Espindolac4010882015-09-22 20:54:08 +0000537}
538
Rafael Espindola22ef9562016-04-13 01:40:19 +0000539void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
540 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000541 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000542 // leal x@tlsgd(, %ebx, 1),
543 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000544 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000545 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000546 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000547 const uint8_t Inst[] = {
548 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
549 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
550 };
551 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000552 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000553}
554
Rafael Espindola22ef9562016-04-13 01:40:19 +0000555void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
556 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000557 // Convert
558 // leal x@tlsgd(, %ebx, 1),
559 // call __tls_get_addr@plt
560 // to
561 // movl %gs:0, %eax
562 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000563 const uint8_t Inst[] = {
564 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
565 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
566 };
567 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000568 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000569}
570
George Rimar6f17e092015-12-17 09:32:21 +0000571// In some conditions, relocations can be optimized to avoid using GOT.
572// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000573void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
574 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000575 // Ulrich's document section 6.2 says that @gotntpoff can
576 // be used with MOVL or ADDL instructions.
577 // @indntpoff is similar to @gotntpoff, but for use in
578 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000579 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000580
George Rimar6f17e092015-12-17 09:32:21 +0000581 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000582 if (Loc[-1] == 0xa1) {
583 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
584 // This case is different from the generic case below because
585 // this is a 5 byte instruction while below is 6 bytes.
586 Loc[-1] = 0xb8;
587 } else if (Loc[-2] == 0x8b) {
588 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
589 Loc[-2] = 0xc7;
590 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000591 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000592 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
593 Loc[-2] = 0x81;
594 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000595 }
596 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000597 assert(Type == R_386_TLS_GOTIE);
598 if (Loc[-2] == 0x8b) {
599 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
600 Loc[-2] = 0xc7;
601 Loc[-1] = 0xc0 | Reg;
602 } else {
603 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
604 Loc[-2] = 0x8d;
605 Loc[-1] = 0x80 | (Reg << 3) | Reg;
606 }
George Rimar6f17e092015-12-17 09:32:21 +0000607 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000608 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000609}
610
Rafael Espindola22ef9562016-04-13 01:40:19 +0000611void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
612 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000613 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000614 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000615 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000616 }
617
Rui Ueyama55274e32016-04-23 01:10:15 +0000618 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000619 // leal foo(%reg),%eax
620 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000621 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000622 // movl %gs:0,%eax
623 // nop
624 // leal 0(%esi,1),%esi
625 const uint8_t Inst[] = {
626 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
627 0x90, // nop
628 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
629 };
630 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000631}
632
Rui Ueyama46626e12016-07-12 23:28:31 +0000633template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000634 CopyRel = R_X86_64_COPY;
635 GotRel = R_X86_64_GLOB_DAT;
636 PltRel = R_X86_64_JUMP_SLOT;
637 RelativeRel = R_X86_64_RELATIVE;
638 IRelativeRel = R_X86_64_IRELATIVE;
639 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000640 TlsModuleIndexRel = R_X86_64_DTPMOD64;
641 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000642 GotEntrySize = 8;
643 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000644 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000645 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000646 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000647 // Align to the large page size (known as a superpage or huge page).
648 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000649 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000650}
651
Rui Ueyama46626e12016-07-12 23:28:31 +0000652template <class ELFT>
653RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
654 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000655 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000656 case R_X86_64_8:
Rafael Espindolad6e9ef72017-02-13 16:21:34 +0000657 case R_X86_64_16:
George Rimar66666362017-01-12 09:00:17 +0000658 case R_X86_64_32:
659 case R_X86_64_32S:
660 case R_X86_64_64:
661 case R_X86_64_DTPOFF32:
662 case R_X86_64_DTPOFF64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000663 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000664 case R_X86_64_TPOFF32:
665 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000666 case R_X86_64_TLSLD:
667 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000668 case R_X86_64_TLSGD:
669 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000670 case R_X86_64_SIZE32:
671 case R_X86_64_SIZE64:
672 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000673 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000674 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000675 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000676 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000677 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000678 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000679 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000680 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000681 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000682 case R_X86_64_GOTPCRELX:
683 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000684 case R_X86_64_GOTTPOFF:
685 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000686 case R_X86_64_NONE:
Petr Hosekb27bb592017-02-23 06:22:28 +0000687 return R_NONE;
George Rimar66666362017-01-12 09:00:17 +0000688 default:
George Rimar7d9eaf72017-01-31 15:37:51 +0000689 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
George Rimar66666362017-01-12 09:00:17 +0000690 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000691 }
George Rimar648a2c32015-10-20 08:54:27 +0000692}
693
Rui Ueyama46626e12016-07-12 23:28:31 +0000694template <class ELFT>
695void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000696 // The first entry holds the value of _DYNAMIC. It is not clear why that is
697 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000698 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000699 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000700 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000701}
702
Rui Ueyama46626e12016-07-12 23:28:31 +0000703template <class ELFT>
704void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
705 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000706 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000707 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000708}
709
Rui Ueyama46626e12016-07-12 23:28:31 +0000710template <class ELFT>
711void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000712 const uint8_t PltData[] = {
713 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
714 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
715 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
716 };
717 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000718 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000719 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000720 write32le(Buf + 2, Got - Plt + 2); // GOT+8
721 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000722}
Rafael Espindola01205f72015-09-22 18:19:46 +0000723
Rui Ueyama46626e12016-07-12 23:28:31 +0000724template <class ELFT>
725void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
726 uint64_t PltEntryAddr, int32_t Index,
727 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000728 const uint8_t Inst[] = {
729 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
730 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
731 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
732 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000733 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000734
George Rimar648a2c32015-10-20 08:54:27 +0000735 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
736 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000737 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000738}
739
Rui Ueyama46626e12016-07-12 23:28:31 +0000740template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000741bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
742 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000743}
744
Rui Ueyama46626e12016-07-12 23:28:31 +0000745template <class ELFT>
746bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000747 return Type == R_X86_64_GOTTPOFF;
748}
749
Rui Ueyama46626e12016-07-12 23:28:31 +0000750template <class ELFT>
751bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000752 return Type == R_X86_64_TLSGD;
753}
754
Rui Ueyama46626e12016-07-12 23:28:31 +0000755template <class ELFT>
756bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000757 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
758 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000759}
760
Rui Ueyama46626e12016-07-12 23:28:31 +0000761template <class ELFT>
762void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
763 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000764 // Convert
765 // .byte 0x66
766 // leaq x@tlsgd(%rip), %rdi
767 // .word 0x6666
768 // rex64
769 // call __tls_get_addr@plt
770 // to
771 // mov %fs:0x0,%rax
772 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000773 const uint8_t Inst[] = {
774 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
775 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
776 };
777 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000778 // The original code used a pc relative relocation and so we have to
779 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000780 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000781}
782
Rui Ueyama46626e12016-07-12 23:28:31 +0000783template <class ELFT>
784void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
785 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000786 // Convert
787 // .byte 0x66
788 // leaq x@tlsgd(%rip), %rdi
789 // .word 0x6666
790 // rex64
791 // call __tls_get_addr@plt
792 // to
793 // mov %fs:0x0,%rax
794 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000795 const uint8_t Inst[] = {
796 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
797 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
798 };
799 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000800 // Both code sequences are PC relatives, but since we are moving the constant
801 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000802 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000803}
804
George Rimar77d1cb12015-11-24 09:00:06 +0000805// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000806// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000807template <class ELFT>
808void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
809 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000810 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000811 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000812 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000813
Rui Ueyama73575c42016-06-21 05:09:39 +0000814 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000815 // because LEA with these registers needs 4 bytes to encode and thus
816 // wouldn't fit the space.
817
818 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
819 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
820 memcpy(Inst, "\x48\x81\xc4", 3);
821 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
822 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
823 memcpy(Inst, "\x49\x81\xc4", 3);
824 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
825 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
826 memcpy(Inst, "\x4d\x8d", 2);
827 *RegSlot = 0x80 | (Reg << 3) | Reg;
828 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
829 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
830 memcpy(Inst, "\x48\x8d", 2);
831 *RegSlot = 0x80 | (Reg << 3) | Reg;
832 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
833 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
834 memcpy(Inst, "\x49\xc7", 2);
835 *RegSlot = 0xc0 | Reg;
836 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
837 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
838 memcpy(Inst, "\x48\xc7", 2);
839 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000840 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000841 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000842 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000843 }
844
845 // The original code used a PC relative relocation.
846 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000847 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000848}
849
Rui Ueyama46626e12016-07-12 23:28:31 +0000850template <class ELFT>
851void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
852 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000853 // Convert
854 // leaq bar@tlsld(%rip), %rdi
855 // callq __tls_get_addr@PLT
856 // leaq bar@dtpoff(%rax), %rcx
857 // to
858 // .word 0x6666
859 // .byte 0x66
860 // mov %fs:0,%rax
861 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000862 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000863 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000864 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000865 }
866 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000867 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000868 return;
George Rimar25411f252015-12-04 11:20:13 +0000869 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000870
871 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000872 0x66, 0x66, // .word 0x6666
873 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000874 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
875 };
876 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000877}
878
Rui Ueyama46626e12016-07-12 23:28:31 +0000879template <class ELFT>
880void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
881 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000882 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000883 case R_X86_64_8:
884 checkUInt<8>(Loc, Val, Type);
885 *Loc = Val;
886 break;
Rafael Espindolad6e9ef72017-02-13 16:21:34 +0000887 case R_X86_64_16:
888 checkUInt<16>(Loc, Val, Type);
889 write16le(Loc, Val);
890 break;
Rui Ueyama3835b492015-10-23 16:13:27 +0000891 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000892 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000893 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000894 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000895 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000896 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000897 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000898 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000899 case R_X86_64_GOTPCRELX:
900 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000901 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000902 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000903 case R_X86_64_PLT32:
904 case R_X86_64_TLSGD:
905 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000906 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000907 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000908 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000909 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000910 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000911 case R_X86_64_64:
912 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000913 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000914 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000915 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000916 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000917 write64le(Loc, Val);
918 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000919 default:
George Rimar66666362017-01-12 09:00:17 +0000920 llvm_unreachable("unexpected relocation");
Rafael Espindolac4010882015-09-22 20:54:08 +0000921 }
922}
923
Rui Ueyama46626e12016-07-12 23:28:31 +0000924template <class ELFT>
925RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
926 const uint8_t *Data,
927 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000928 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000929 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000930 const uint8_t Op = Data[-2];
931 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000932 // FIXME: When PIC is disabled and foo is defined locally in the
933 // lower 32 bit address space, memory operand in mov can be converted into
934 // immediate operand. Otherwise, mov must be changed to lea. We support only
935 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000936 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000937 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000938 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000939 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
940 return R_RELAX_GOT_PC;
941
942 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
943 // If PIC then no relaxation is available.
944 // We also don't relax test/binop instructions without REX byte,
945 // they are 32bit operations and not common to have.
946 assert(Type == R_X86_64_REX_GOTPCRELX);
Rui Ueyama104e2352017-02-14 05:45:47 +0000947 return Config->pic() ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000948}
949
George Rimarb7204302016-06-02 09:22:00 +0000950// A subset of relaxations can only be applied for no-PIC. This method
951// handles such relaxations. Instructions encoding information was taken from:
952// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
953// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
954// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000955template <class ELFT>
956void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
957 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000958 const uint8_t Rex = Loc[-3];
959 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
960 if (Op == 0x85) {
961 // See "TEST-Logical Compare" (4-428 Vol. 2B),
962 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
963
964 // ModR/M byte has form XX YYY ZZZ, where
965 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
966 // XX has different meanings:
967 // 00: The operand's memory address is in reg1.
968 // 01: The operand's memory address is reg1 + a byte-sized displacement.
969 // 10: The operand's memory address is reg1 + a word-sized displacement.
970 // 11: The operand is reg1 itself.
971 // If an instruction requires only one operand, the unused reg2 field
972 // holds extra opcode bits rather than a register code
973 // 0xC0 == 11 000 000 binary.
974 // 0x38 == 00 111 000 binary.
975 // We transfer reg2 to reg1 here as operand.
976 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000977 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000978
979 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
980 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000981 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000982
983 // Move R bit to the B bit in REX byte.
984 // REX byte is encoded as 0100WRXB, where
985 // 0100 is 4bit fixed pattern.
986 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
987 // default operand size is used (which is 32-bit for most but not all
988 // instructions).
989 // REX.R This 1-bit value is an extension to the MODRM.reg field.
990 // REX.X This 1-bit value is an extension to the SIB.index field.
991 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
992 // SIB.base field.
993 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000994 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000995 relocateOne(Loc, R_X86_64_PC32, Val);
996 return;
997 }
998
999 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
1000 // or xor operations.
1001
1002 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
1003 // Logic is close to one for test instruction above, but we also
1004 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001005 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +00001006
1007 // Primary opcode is 0x81, opcode extension is one of:
1008 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
1009 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
1010 // This value was wrote to MODRM.reg in a line above.
1011 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
1012 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
1013 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001014 Loc[-2] = 0x81;
1015 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +00001016 relocateOne(Loc, R_X86_64_PC32, Val);
1017}
1018
Rui Ueyama46626e12016-07-12 23:28:31 +00001019template <class ELFT>
1020void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +00001021 const uint8_t Op = Loc[-2];
1022 const uint8_t ModRm = Loc[-1];
1023
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001024 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +00001025 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001026 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +00001027 relocateOne(Loc, R_X86_64_PC32, Val);
1028 return;
1029 }
1030
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001031 if (Op != 0xff) {
1032 // We are relaxing a rip relative to an absolute, so compensate
1033 // for the old -4 addend.
Rui Ueyama104e2352017-02-14 05:45:47 +00001034 assert(!Config->pic());
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001035 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
1036 return;
1037 }
1038
George Rimarb7204302016-06-02 09:22:00 +00001039 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001040 if (ModRm == 0x15) {
1041 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1042 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1043 // prefix. That makes result expression to be a single instruction.
1044 Loc[-2] = 0x67; // addr32 prefix
1045 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001046 relocateOne(Loc, R_X86_64_PC32, Val);
1047 return;
1048 }
1049
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001050 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1051 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1052 assert(ModRm == 0x25);
1053 Loc[-2] = 0xe9; // jmp
1054 Loc[3] = 0x90; // nop
1055 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001056}
1057
Hal Finkel3c8cc672015-10-12 20:56:18 +00001058// Relocation masks following the #lo(value), #hi(value), #ha(value),
1059// #higher(value), #highera(value), #highest(value), and #highesta(value)
1060// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1061// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001062static uint16_t applyPPCLo(uint64_t V) { return V; }
1063static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1064static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1065static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1066static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001067static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001068static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1069
Davide Italiano8c3444362016-01-11 19:45:33 +00001070PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001071
Rafael Espindola22ef9562016-04-13 01:40:19 +00001072void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1073 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001074 switch (Type) {
1075 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001076 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001077 break;
1078 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001079 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001080 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001081 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001082 case R_PPC_REL32:
1083 write32be(Loc, Val);
1084 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001085 case R_PPC_REL24:
1086 or32be(Loc, Val & 0x3FFFFFC);
1087 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001088 default:
George Rimardcf5b722016-12-21 08:21:34 +00001089 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001090 }
1091}
1092
Rafael Espindola22ef9562016-04-13 01:40:19 +00001093RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001094 switch (Type) {
1095 case R_PPC_REL24:
1096 case R_PPC_REL32:
1097 return R_PC;
1098 default:
1099 return R_ABS;
1100 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001101}
1102
Rafael Espindolac4010882015-09-22 20:54:08 +00001103PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001104 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001105 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001106 GotEntrySize = 8;
1107 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001108 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001109 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001110
1111 // We need 64K pages (at least under glibc/Linux, the loader won't
1112 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001113 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001114
1115 // The PPC64 ELF ABI v1 spec, says:
1116 //
1117 // It is normally desirable to put segments with different characteristics
1118 // in separate 256 Mbyte portions of the address space, to give the
1119 // operating system full paging flexibility in the 64-bit address space.
1120 //
1121 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1122 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001123 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001124}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001125
Rafael Espindola15cec292016-04-27 12:25:22 +00001126static uint64_t PPC64TocOffset = 0x8000;
1127
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001128uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001129 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1130 // TOC starts where the first of these sections starts. We always create a
1131 // .got when we see a relocation that uses it, so for us the start is always
1132 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001133 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001134
1135 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1136 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1137 // code (crt1.o) assumes that you can get from the TOC base to the
1138 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001139 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001140}
1141
Rafael Espindola22ef9562016-04-13 01:40:19 +00001142RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1143 switch (Type) {
1144 default:
1145 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001146 case R_PPC64_TOC16:
1147 case R_PPC64_TOC16_DS:
1148 case R_PPC64_TOC16_HA:
1149 case R_PPC64_TOC16_HI:
1150 case R_PPC64_TOC16_LO:
1151 case R_PPC64_TOC16_LO_DS:
1152 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001153 case R_PPC64_TOC:
1154 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001155 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001156 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001157 }
1158}
1159
Rui Ueyama9398f862016-01-29 04:15:02 +00001160void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1161 uint64_t PltEntryAddr, int32_t Index,
1162 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001163 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1164
1165 // FIXME: What we should do, in theory, is get the offset of the function
1166 // descriptor in the .opd section, and use that as the offset from %r2 (the
1167 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1168 // be a pointer to the function descriptor in the .opd section. Using
1169 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1170
George Rimara4c7e742016-10-20 08:36:42 +00001171 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1172 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1173 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1174 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1175 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1176 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1177 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1178 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001179}
1180
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001181static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1182 uint64_t V = Val - PPC64TocOffset;
1183 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001184 case R_PPC64_TOC16:
1185 return {R_PPC64_ADDR16, V};
1186 case R_PPC64_TOC16_DS:
1187 return {R_PPC64_ADDR16_DS, V};
1188 case R_PPC64_TOC16_HA:
1189 return {R_PPC64_ADDR16_HA, V};
1190 case R_PPC64_TOC16_HI:
1191 return {R_PPC64_ADDR16_HI, V};
1192 case R_PPC64_TOC16_LO:
1193 return {R_PPC64_ADDR16_LO, V};
1194 case R_PPC64_TOC16_LO_DS:
1195 return {R_PPC64_ADDR16_LO_DS, V};
1196 default:
1197 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001198 }
1199}
1200
Rafael Espindola22ef9562016-04-13 01:40:19 +00001201void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1202 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001203 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001204 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001205 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001206
Hal Finkel3c8cc672015-10-12 20:56:18 +00001207 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001208 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001209 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001210 // Preserve the AA/LK bits in the branch instruction
1211 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001212 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001213 break;
1214 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001215 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001216 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001217 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001218 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001219 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001220 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001221 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001222 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001223 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001224 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001225 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001226 break;
1227 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001228 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001229 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001230 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001231 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001232 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001233 break;
1234 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001235 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001236 break;
1237 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001238 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001239 break;
1240 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001241 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001242 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001243 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001244 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001245 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001246 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001247 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001248 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001249 break;
1250 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001251 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001252 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001253 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001254 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001255 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001256 case R_PPC64_REL64:
1257 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001258 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001259 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001260 case R_PPC64_REL24: {
1261 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001262 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001263 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001264 break;
1265 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001266 default:
George Rimardcf5b722016-12-21 08:21:34 +00001267 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001268 }
1269}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001270
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001271AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001272 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001273 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001274 IRelativeRel = R_AARCH64_IRELATIVE;
1275 GotRel = R_AARCH64_GLOB_DAT;
1276 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001277 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001278 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001279 GotEntrySize = 8;
1280 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001281 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001282 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001283 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001284
1285 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1286 // 1 of the tls structures and the tcb size is 16.
1287 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001288}
George Rimar648a2c32015-10-20 08:54:27 +00001289
Rafael Espindola22ef9562016-04-13 01:40:19 +00001290RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1291 const SymbolBody &S) const {
1292 switch (Type) {
1293 default:
1294 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001295 case R_AARCH64_TLSDESC_ADR_PAGE21:
1296 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001297 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1298 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1299 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001300 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001301 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001302 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1303 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1304 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001305 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001306 case R_AARCH64_CONDBR19:
1307 case R_AARCH64_JUMP26:
1308 case R_AARCH64_TSTBR14:
1309 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001310 case R_AARCH64_PREL16:
1311 case R_AARCH64_PREL32:
1312 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001313 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001314 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001315 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001316 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001317 case R_AARCH64_LD64_GOT_LO12_NC:
1318 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1319 return R_GOT;
1320 case R_AARCH64_ADR_GOT_PAGE:
1321 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1322 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001323 }
1324}
1325
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001326RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1327 RelExpr Expr) const {
1328 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1329 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1330 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1331 return R_RELAX_TLS_GD_TO_IE_ABS;
1332 }
1333 return Expr;
1334}
1335
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001336bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001337 switch (Type) {
1338 default:
1339 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001340 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001341 case R_AARCH64_LD64_GOT_LO12_NC:
1342 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001343 case R_AARCH64_LDST16_ABS_LO12_NC:
1344 case R_AARCH64_LDST32_ABS_LO12_NC:
1345 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001346 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001347 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1348 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001349 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001350 return true;
1351 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001352}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001353
George Rimar98b060d2016-03-06 06:01:07 +00001354bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001355 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1356 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1357}
1358
Eugene Leviantab024a32016-11-25 08:56:36 +00001359bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1360 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001361}
1362
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001363void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001364 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001365}
1366
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001367// Page(Expr) is the page address of the expression Expr, defined
1368// as (Expr & ~0xFFF). (This applies even if the machine page size
1369// supported by the platform has a different value.)
1370uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001371 return Expr & (~static_cast<uint64_t>(0xFFF));
1372}
1373
Rui Ueyama4a90f572016-06-16 16:28:50 +00001374void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001375 const uint8_t PltData[] = {
1376 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1377 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1378 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1379 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1380 0x20, 0x02, 0x1f, 0xd6, // br x17
1381 0x1f, 0x20, 0x03, 0xd5, // nop
1382 0x1f, 0x20, 0x03, 0xd5, // nop
1383 0x1f, 0x20, 0x03, 0xd5 // nop
1384 };
1385 memcpy(Buf, PltData, sizeof(PltData));
1386
Eugene Leviant41ca3272016-11-10 09:48:29 +00001387 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001388 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001389 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1390 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1391 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1392 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001393}
1394
Rui Ueyama9398f862016-01-29 04:15:02 +00001395void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1396 uint64_t PltEntryAddr, int32_t Index,
1397 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001398 const uint8_t Inst[] = {
1399 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1400 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1401 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1402 0x20, 0x02, 0x1f, 0xd6 // br x17
1403 };
1404 memcpy(Buf, Inst, sizeof(Inst));
1405
Rafael Espindola22ef9562016-04-13 01:40:19 +00001406 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1407 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1408 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1409 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001410}
1411
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001412static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001413 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001414 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1415 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001416 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001417}
1418
Rui Ueyama248e4a32016-12-08 17:04:18 +00001419// Return the bits [Start, End] from Val shifted Start bits.
1420// For instance, getBits(0xF0, 4, 8) returns 0xF.
1421static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001422 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1423 return (Val >> Start) & Mask;
1424}
1425
Rui Ueyama8cb62832016-12-08 17:18:09 +00001426// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001427static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001428 or32le(L, (Imm & 0xFFF) << 10);
1429}
1430
Rafael Espindola22ef9562016-04-13 01:40:19 +00001431void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1432 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001433 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001434 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001435 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001436 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001437 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001438 break;
1439 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001440 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001441 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001442 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001443 break;
1444 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001445 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001446 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001447 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001448 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001449 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001450 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001451 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001452 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001453 case R_AARCH64_ADR_PREL_PG_HI21:
1454 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001455 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001456 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001457 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001458 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001459 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001460 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001461 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001462 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001463 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001464 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001465 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001466 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001467 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001468 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001469 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001470 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001471 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001472 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001473 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001474 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001475 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001476 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001477 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001478 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001479 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001480 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001481 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001482 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001483 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001484 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001485 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001486 break;
1487 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001488 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001489 break;
1490 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001491 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001492 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001493 case R_AARCH64_MOVW_UABS_G0_NC:
1494 or32le(Loc, (Val & 0xFFFF) << 5);
1495 break;
1496 case R_AARCH64_MOVW_UABS_G1_NC:
1497 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1498 break;
1499 case R_AARCH64_MOVW_UABS_G2_NC:
1500 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1501 break;
1502 case R_AARCH64_MOVW_UABS_G3:
1503 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1504 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001505 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001506 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001507 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001508 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001509 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001510 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001511 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001512 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001513 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001514 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001515 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001516 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001517 default:
George Rimardcf5b722016-12-21 08:21:34 +00001518 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001519 }
1520}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001521
Rafael Espindola22ef9562016-04-13 01:40:19 +00001522void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1523 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001524 // TLSDESC Global-Dynamic relocation are in the form:
1525 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1526 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1527 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1528 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001529 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001530 // And it can optimized to:
1531 // movz x0, #0x0, lsl #16
1532 // movk x0, #0x10
1533 // nop
1534 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001535 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001536
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001537 switch (Type) {
1538 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1539 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001540 write32le(Loc, 0xd503201f); // nop
1541 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001542 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001543 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1544 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001545 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001546 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1547 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001548 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001549 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001550 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001551}
1552
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001553void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1554 uint64_t Val) const {
1555 // TLSDESC Global-Dynamic relocation are in the form:
1556 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1557 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1558 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1559 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1560 // blr x1
1561 // And it can optimized to:
1562 // adrp x0, :gottprel:v
1563 // ldr x0, [x0, :gottprel_lo12:v]
1564 // nop
1565 // nop
1566
1567 switch (Type) {
1568 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1569 case R_AARCH64_TLSDESC_CALL:
1570 write32le(Loc, 0xd503201f); // nop
1571 break;
1572 case R_AARCH64_TLSDESC_ADR_PAGE21:
1573 write32le(Loc, 0x90000000); // adrp
1574 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1575 break;
1576 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1577 write32le(Loc, 0xf9400000); // ldr
1578 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1579 break;
1580 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001581 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001582 }
1583}
1584
Rafael Espindola22ef9562016-04-13 01:40:19 +00001585void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1586 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001587 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001588
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001589 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001590 // Generate MOVZ.
1591 uint32_t RegNo = read32le(Loc) & 0x1f;
1592 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1593 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001594 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001595 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1596 // Generate MOVK.
1597 uint32_t RegNo = read32le(Loc) & 0x1f;
1598 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1599 return;
1600 }
1601 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001602}
1603
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001604AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001605 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001606 GotRel = R_AMDGPU_ABS64;
1607 GotEntrySize = 8;
1608}
Tom Stellard391e3a82016-07-04 19:19:07 +00001609
Rafael Espindola22ef9562016-04-13 01:40:19 +00001610void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1611 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001612 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001613 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001614 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001615 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001616 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001617 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001618 write32le(Loc, Val);
1619 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001620 case R_AMDGPU_ABS64:
1621 write64le(Loc, Val);
1622 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001623 case R_AMDGPU_GOTPCREL32_HI:
1624 case R_AMDGPU_REL32_HI:
1625 write32le(Loc, Val >> 32);
1626 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001627 default:
George Rimardcf5b722016-12-21 08:21:34 +00001628 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001629 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001630}
1631
1632RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001633 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001634 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001635 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001636 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001637 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001638 case R_AMDGPU_REL32_LO:
1639 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001640 return R_PC;
1641 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001642 case R_AMDGPU_GOTPCREL32_LO:
1643 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001644 return R_GOT_PC;
1645 default:
George Rimar7d9eaf72017-01-31 15:37:51 +00001646 error(toString(S.File) + ": unknown relocation type: " + toString(Type));
Rui Ueyama965bed82017-01-25 21:27:59 +00001647 return R_HINT;
Tom Stellard391e3a82016-07-04 19:19:07 +00001648 }
Tom Stellard80efb162016-01-07 03:59:08 +00001649}
1650
Peter Smith8646ced2016-06-07 09:31:52 +00001651ARMTargetInfo::ARMTargetInfo() {
1652 CopyRel = R_ARM_COPY;
1653 RelativeRel = R_ARM_RELATIVE;
1654 IRelativeRel = R_ARM_IRELATIVE;
1655 GotRel = R_ARM_GLOB_DAT;
1656 PltRel = R_ARM_JUMP_SLOT;
1657 TlsGotRel = R_ARM_TLS_TPOFF32;
1658 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1659 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001660 GotEntrySize = 4;
1661 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001662 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001663 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001664 // ARM uses Variant 1 TLS
1665 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001666 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001667}
1668
1669RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1670 switch (Type) {
1671 default:
1672 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001673 case R_ARM_THM_JUMP11:
1674 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001675 case R_ARM_CALL:
1676 case R_ARM_JUMP24:
1677 case R_ARM_PC24:
1678 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001679 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001680 case R_ARM_THM_JUMP19:
1681 case R_ARM_THM_JUMP24:
1682 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001683 return R_PLT_PC;
1684 case R_ARM_GOTOFF32:
1685 // (S + A) - GOT_ORG
1686 return R_GOTREL;
1687 case R_ARM_GOT_BREL:
1688 // GOT(S) + A - GOT_ORG
1689 return R_GOT_OFF;
1690 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001691 case R_ARM_TLS_IE32:
1692 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001693 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001694 case R_ARM_TARGET1:
1695 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001696 case R_ARM_TARGET2:
1697 if (Config->Target2 == Target2Policy::Rel)
1698 return R_PC;
1699 if (Config->Target2 == Target2Policy::Abs)
1700 return R_ABS;
1701 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001702 case R_ARM_TLS_GD32:
1703 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001704 case R_ARM_TLS_LDM32:
1705 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001706 case R_ARM_BASE_PREL:
1707 // B(S) + A - P
1708 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1709 // platforms.
1710 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001711 case R_ARM_MOVW_PREL_NC:
1712 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001713 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001714 case R_ARM_THM_MOVW_PREL_NC:
1715 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001716 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001717 case R_ARM_NONE:
Petr Hosekb27bb592017-02-23 06:22:28 +00001718 return R_NONE;
Peter Smith9d450252016-07-20 08:52:27 +00001719 case R_ARM_TLS_LE32:
1720 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001721 }
1722}
1723
Eugene Leviantab024a32016-11-25 08:56:36 +00001724bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1725 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1726 (Type == R_ARM_ABS32);
1727}
1728
Peter Smith8646ced2016-06-07 09:31:52 +00001729uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001730 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1731 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001732 if (Type == R_ARM_ABS32)
1733 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001734 // Keep it going with a dummy value so that we can find more reloc errors.
1735 return R_ARM_ABS32;
1736}
1737
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001738void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001739 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001740}
1741
Peter Smith4b360292016-12-09 09:59:54 +00001742void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1743 // An ARM entry is the address of the ifunc resolver function.
1744 write32le(Buf, S.getVA<ELF32LE>());
1745}
1746
Rui Ueyama4a90f572016-06-16 16:28:50 +00001747void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001748 const uint8_t PltData[] = {
1749 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1750 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1751 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1752 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1753 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1754 };
1755 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001756 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001757 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001758 write32le(Buf + 16, GotPlt - L1 - 8);
1759}
1760
Rafael Espindolac404d502017-02-23 02:32:18 +00001761void ARMTargetInfo::addPltHeaderSymbols(InputSectionBase *ISD) const {
Rafael Espindola774ea7d2017-02-23 16:49:07 +00001762 auto *IS = cast<InputSection>(ISD);
Rafael Espindolab4c9b812017-02-23 02:28:28 +00001763 addSyntheticLocal<ELF32LE>("$a", STT_NOTYPE, 0, 0, IS);
1764 addSyntheticLocal<ELF32LE>("$d", STT_NOTYPE, 16, 0, IS);
Peter Smith96943762017-01-25 10:31:16 +00001765}
1766
Peter Smith8646ced2016-06-07 09:31:52 +00001767void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1768 uint64_t PltEntryAddr, int32_t Index,
1769 unsigned RelOff) const {
1770 // FIXME: Using simple code sequence with simple relocations.
1771 // There is a more optimal sequence but it requires support for the group
1772 // relocations. See ELF for the ARM Architecture Appendix A.3
1773 const uint8_t PltData[] = {
1774 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1775 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1776 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1777 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1778 };
1779 memcpy(Buf, PltData, sizeof(PltData));
1780 uint64_t L1 = PltEntryAddr + 4;
1781 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1782}
1783
Rafael Espindolac404d502017-02-23 02:32:18 +00001784void ARMTargetInfo::addPltSymbols(InputSectionBase *ISD, uint64_t Off) const {
Rafael Espindola774ea7d2017-02-23 16:49:07 +00001785 auto *IS = cast<InputSection>(ISD);
Rafael Espindolab4c9b812017-02-23 02:28:28 +00001786 addSyntheticLocal<ELF32LE>("$a", STT_NOTYPE, Off, 0, IS);
1787 addSyntheticLocal<ELF32LE>("$d", STT_NOTYPE, Off + 12, 0, IS);
Peter Smith96943762017-01-25 10:31:16 +00001788}
1789
Peter Smith3a52eb02017-02-01 10:26:03 +00001790bool ARMTargetInfo::needsThunk(RelExpr Expr, uint32_t RelocType,
1791 const InputFile *File,
1792 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001793 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1794 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1795 // which may need a thunk.
Peter Smithee6d7182017-01-18 09:57:14 +00001796 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak() &&
1797 !Config->Shared)
Peter Smith3a52eb02017-02-01 10:26:03 +00001798 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001799 // A state change from ARM to Thumb and vice versa must go through an
1800 // interworking thunk if the relocation type is not R_ARM_CALL or
1801 // R_ARM_THM_CALL.
1802 switch (RelocType) {
1803 case R_ARM_PC24:
1804 case R_ARM_PLT32:
1805 case R_ARM_JUMP24:
1806 // Source is ARM, all PLT entries are ARM so no interworking required.
1807 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1808 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
Peter Smith3a52eb02017-02-01 10:26:03 +00001809 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001810 break;
1811 case R_ARM_THM_JUMP19:
1812 case R_ARM_THM_JUMP24:
1813 // Source is Thumb, all PLT entries are ARM so interworking is required.
1814 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
Peter Smith3a52eb02017-02-01 10:26:03 +00001815 if (Expr == R_PLT_PC || ((S.getVA<ELF32LE>() & 1) == 0))
1816 return true;
Peter Smithfb05cd92016-07-08 16:10:27 +00001817 break;
1818 }
Peter Smith3a52eb02017-02-01 10:26:03 +00001819 return false;
Peter Smithfb05cd92016-07-08 16:10:27 +00001820}
1821
Peter Smith8646ced2016-06-07 09:31:52 +00001822void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1823 uint64_t Val) const {
1824 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001825 case R_ARM_ABS32:
1826 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001827 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001828 case R_ARM_GOTOFF32:
1829 case R_ARM_GOT_BREL:
1830 case R_ARM_GOT_PREL:
1831 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001832 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001833 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001834 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001835 case R_ARM_TLS_GD32:
1836 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001837 case R_ARM_TLS_LDM32:
1838 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001839 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001840 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001841 write32le(Loc, Val);
1842 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001843 case R_ARM_TLS_DTPMOD32:
1844 write32le(Loc, 1);
1845 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001846 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001847 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001848 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1849 break;
1850 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001851 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1852 // value of bit 0 of Val, we must select a BL or BLX instruction
1853 if (Val & 1) {
1854 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1855 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001856 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001857 write32le(Loc, 0xfa000000 | // opcode
1858 ((Val & 2) << 23) | // H
1859 ((Val >> 2) & 0x00ffffff)); // imm24
1860 break;
1861 }
1862 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1863 // BLX (always unconditional) instruction to an ARM Target, select an
1864 // unconditional BL.
1865 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001866 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001867 case R_ARM_JUMP24:
1868 case R_ARM_PC24:
1869 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001870 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001871 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1872 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001873 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001874 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001875 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1876 break;
1877 case R_ARM_THM_JUMP19:
1878 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001879 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001880 write16le(Loc,
1881 (read16le(Loc) & 0xfbc0) | // opcode cond
1882 ((Val >> 10) & 0x0400) | // S
1883 ((Val >> 12) & 0x003f)); // imm6
1884 write16le(Loc + 2,
1885 0x8000 | // opcode
1886 ((Val >> 8) & 0x0800) | // J2
1887 ((Val >> 5) & 0x2000) | // J1
1888 ((Val >> 1) & 0x07ff)); // imm11
1889 break;
1890 case R_ARM_THM_CALL:
1891 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1892 // value of bit 0 of Val, we must select a BL or BLX instruction
1893 if ((Val & 1) == 0) {
1894 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1895 // only be two byte aligned. This must be done before overflow check
1896 Val = alignTo(Val, 4);
1897 }
1898 // Bit 12 is 0 for BLX, 1 for BL
1899 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001900 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001901 case R_ARM_THM_JUMP24:
1902 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1903 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001904 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001905 write16le(Loc,
1906 0xf000 | // opcode
1907 ((Val >> 14) & 0x0400) | // S
1908 ((Val >> 12) & 0x03ff)); // imm10
1909 write16le(Loc + 2,
1910 (read16le(Loc + 2) & 0xd000) | // opcode
1911 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1912 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1913 ((Val >> 1) & 0x07ff)); // imm11
1914 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001915 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001916 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001917 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1918 (Val & 0x0fff));
1919 break;
1920 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001921 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001922 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001923 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1924 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1925 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001926 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001927 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001928 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001929 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001930 write16le(Loc,
1931 0xf2c0 | // opcode
1932 ((Val >> 17) & 0x0400) | // i
1933 ((Val >> 28) & 0x000f)); // imm4
1934 write16le(Loc + 2,
1935 (read16le(Loc + 2) & 0x8f00) | // opcode
1936 ((Val >> 12) & 0x7000) | // imm3
1937 ((Val >> 16) & 0x00ff)); // imm8
1938 break;
1939 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001940 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001941 // Encoding T3: A = imm4:i:imm3:imm8
1942 write16le(Loc,
1943 0xf240 | // opcode
1944 ((Val >> 1) & 0x0400) | // i
1945 ((Val >> 12) & 0x000f)); // imm4
1946 write16le(Loc + 2,
1947 (read16le(Loc + 2) & 0x8f00) | // opcode
1948 ((Val << 4) & 0x7000) | // imm3
1949 (Val & 0x00ff)); // imm8
1950 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001951 default:
George Rimardcf5b722016-12-21 08:21:34 +00001952 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001953 }
1954}
1955
Rui Ueyama640724c2017-02-06 22:32:45 +00001956int64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1957 uint32_t Type) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001958 switch (Type) {
1959 default:
1960 return 0;
1961 case R_ARM_ABS32:
1962 case R_ARM_BASE_PREL:
1963 case R_ARM_GOTOFF32:
1964 case R_ARM_GOT_BREL:
1965 case R_ARM_GOT_PREL:
1966 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001967 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001968 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001969 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001970 case R_ARM_TLS_LDM32:
1971 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001972 case R_ARM_TLS_IE32:
1973 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001974 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001975 case R_ARM_PREL31:
1976 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001977 case R_ARM_CALL:
1978 case R_ARM_JUMP24:
1979 case R_ARM_PC24:
1980 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001981 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001982 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001983 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001984 case R_ARM_THM_JUMP19: {
1985 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1986 uint16_t Hi = read16le(Buf);
1987 uint16_t Lo = read16le(Buf + 2);
1988 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1989 ((Lo & 0x0800) << 8) | // J2
1990 ((Lo & 0x2000) << 5) | // J1
1991 ((Hi & 0x003f) << 12) | // imm6
1992 ((Lo & 0x07ff) << 1)); // imm11:0
1993 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001994 case R_ARM_THM_CALL:
1995 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001996 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1997 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1998 // FIXME: I1 and I2 require v6T2ops
1999 uint16_t Hi = read16le(Buf);
2000 uint16_t Lo = read16le(Buf + 2);
2001 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
2002 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
2003 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
2004 ((Hi & 0x003ff) << 12) | // imm0
2005 ((Lo & 0x007ff) << 1)); // imm11:0
2006 }
2007 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
2008 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00002009 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002010 case R_ARM_MOVT_ABS:
2011 case R_ARM_MOVW_PREL_NC:
2012 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00002013 uint64_t Val = read32le(Buf) & 0x000f0fff;
2014 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
2015 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00002016 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002017 case R_ARM_THM_MOVT_ABS:
2018 case R_ARM_THM_MOVW_PREL_NC:
2019 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00002020 // Encoding T3: A = imm4:i:imm3:imm8
2021 uint16_t Hi = read16le(Buf);
2022 uint16_t Lo = read16le(Buf + 2);
2023 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
2024 ((Hi & 0x0400) << 1) | // i
2025 ((Lo & 0x7000) >> 4) | // imm3
2026 (Lo & 0x00ff)); // imm8
2027 }
Peter Smith8646ced2016-06-07 09:31:52 +00002028 }
2029}
2030
Peter Smith441cf5d2016-07-20 14:56:26 +00002031bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
2032 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
2033}
2034
Peter Smith9d450252016-07-20 08:52:27 +00002035bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
2036 return Type == R_ARM_TLS_GD32;
2037}
2038
2039bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
2040 return Type == R_ARM_TLS_IE32;
2041}
2042
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00002043template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002044 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00002045 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00002046 GotEntrySize = sizeof(typename ELFT::uint);
2047 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002048 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00002049 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00002050 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002051 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002052 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002053 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002054 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002055 TlsGotRel = R_MIPS_TLS_TPREL64;
2056 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2057 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2058 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002059 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002060 TlsGotRel = R_MIPS_TLS_TPREL32;
2061 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2062 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2063 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002064}
2065
2066template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002067RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2068 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002069 // See comment in the calculateMipsRelChain.
2070 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002071 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002072 switch (Type) {
2073 default:
2074 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002075 case R_MIPS_JALR:
2076 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002077 case R_MIPS_GPREL16:
2078 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002079 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002080 case R_MIPS_26:
2081 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002082 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002083 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002084 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002085 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2086 // offset between start of function and 'gp' value which by default
2087 // equal to the start of .got section. In that case we consider these
2088 // relocations as relative.
Rui Ueyama80474a22017-02-28 19:29:55 +00002089 if (&S == ElfSym::MipsGpDisp)
Rafael Espindola22ef9562016-04-13 01:40:19 +00002090 return R_PC;
2091 return R_ABS;
2092 case R_MIPS_PC32:
2093 case R_MIPS_PC16:
2094 case R_MIPS_PC19_S2:
2095 case R_MIPS_PC21_S2:
2096 case R_MIPS_PC26_S2:
2097 case R_MIPS_PCHI16:
2098 case R_MIPS_PCLO16:
2099 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002100 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002101 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002102 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002103 // fallthrough
2104 case R_MIPS_CALL16:
2105 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002106 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002107 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002108 case R_MIPS_CALL_HI16:
2109 case R_MIPS_CALL_LO16:
2110 case R_MIPS_GOT_HI16:
2111 case R_MIPS_GOT_LO16:
2112 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002113 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002114 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002115 case R_MIPS_TLS_GD:
2116 return R_MIPS_TLSGD;
2117 case R_MIPS_TLS_LDM:
2118 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002119 }
2120}
2121
Eugene Leviantab024a32016-11-25 08:56:36 +00002122template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2123 return Type == R_MIPS_32 || Type == R_MIPS_64;
2124}
2125
Rafael Espindola22ef9562016-04-13 01:40:19 +00002126template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002127uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002128 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002129}
2130
2131template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002132bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2133 return Type == R_MIPS_TLS_LDM;
2134}
2135
2136template <class ELFT>
2137bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2138 return Type == R_MIPS_TLS_GD;
2139}
2140
2141template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002142void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002143 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002144}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002145
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002146template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002147static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002148 uint32_t Instr = read32<E>(Loc);
2149 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2150 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2151}
2152
2153template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002154static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002155 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002156 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002157 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002158 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2159 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002160 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002161}
2162
George Rimara4c7e742016-10-20 08:36:42 +00002163template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002164 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002165 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2166 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002167}
2168
George Rimara4c7e742016-10-20 08:36:42 +00002169template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002170 uint32_t Instr = read32<E>(Loc);
2171 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2172 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2173}
2174
George Rimara4c7e742016-10-20 08:36:42 +00002175template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002176 uint32_t Instr = read32<E>(Loc);
2177 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2178 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2179}
2180
George Rimara4c7e742016-10-20 08:36:42 +00002181template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002182 uint32_t Instr = read32<E>(Loc);
2183 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2184}
2185
Simon Atanasyana088bce2016-07-20 20:15:33 +00002186template <class ELFT> static bool isMipsR6() {
2187 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2188 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2189 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2190}
2191
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002192template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002193void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002194 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002195 if (Config->MipsN32Abi) {
2196 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2197 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2198 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2199 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2200 } else {
2201 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2202 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2203 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2204 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2205 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002206 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2207 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2208 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2209 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002210 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002211 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002212 writeMipsLo16<E>(Buf + 4, Got);
2213 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002214}
2215
2216template <class ELFT>
2217void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2218 uint64_t PltEntryAddr, int32_t Index,
2219 unsigned RelOff) const {
2220 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002221 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2222 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2223 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002224 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002225 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002226 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002227 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2228 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002229}
2230
2231template <class ELFT>
Peter Smith3a52eb02017-02-01 10:26:03 +00002232bool MipsTargetInfo<ELFT>::needsThunk(RelExpr Expr, uint32_t Type,
2233 const InputFile *File,
2234 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002235 // Any MIPS PIC code function is invoked with its address in register $t9.
2236 // So if we have a branch instruction from non-PIC code to the PIC one
2237 // we cannot make the jump directly and need to create a small stubs
2238 // to save the target function address.
2239 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2240 if (Type != R_MIPS_26)
Peter Smith3a52eb02017-02-01 10:26:03 +00002241 return false;
Peter Smithee6d7182017-01-18 09:57:14 +00002242 auto *F = dyn_cast_or_null<ELFFileBase<ELFT>>(File);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002243 if (!F)
Peter Smith3a52eb02017-02-01 10:26:03 +00002244 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002245 // If current file has PIC code, LA25 stub is not required.
2246 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smith3a52eb02017-02-01 10:26:03 +00002247 return false;
Rui Ueyama80474a22017-02-28 19:29:55 +00002248 auto *D = dyn_cast<DefinedRegular>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002249 // LA25 is required if target file has PIC code
2250 // or target symbol is a PIC symbol.
Rui Ueyama80474a22017-02-28 19:29:55 +00002251 return D && D->isMipsPIC<ELFT>();
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002252}
2253
2254template <class ELFT>
Rui Ueyama640724c2017-02-06 22:32:45 +00002255int64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
2256 uint32_t Type) const {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002257 const endianness E = ELFT::TargetEndianness;
2258 switch (Type) {
2259 default:
2260 return 0;
2261 case R_MIPS_32:
2262 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002263 case R_MIPS_TLS_DTPREL32:
2264 case R_MIPS_TLS_TPREL32:
Rafael Espindola17ba4452017-02-14 16:24:42 +00002265 return SignExtend64<32>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002266 case R_MIPS_26:
2267 // FIXME (simon): If the relocation target symbol is not a PLT entry
2268 // we should use another expression for calculation:
2269 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002270 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002271 case R_MIPS_GPREL16:
2272 case R_MIPS_LO16:
2273 case R_MIPS_PCLO16:
2274 case R_MIPS_TLS_DTPREL_HI16:
2275 case R_MIPS_TLS_DTPREL_LO16:
2276 case R_MIPS_TLS_TPREL_HI16:
2277 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002278 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002279 case R_MIPS_PC16:
2280 return getPcRelocAddend<E, 16, 2>(Buf);
2281 case R_MIPS_PC19_S2:
2282 return getPcRelocAddend<E, 19, 2>(Buf);
2283 case R_MIPS_PC21_S2:
2284 return getPcRelocAddend<E, 21, 2>(Buf);
2285 case R_MIPS_PC26_S2:
2286 return getPcRelocAddend<E, 26, 2>(Buf);
2287 case R_MIPS_PC32:
2288 return getPcRelocAddend<E, 32, 0>(Buf);
2289 }
2290}
2291
Eugene Leviant84569e62016-11-29 08:05:44 +00002292static std::pair<uint32_t, uint64_t>
2293calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002294 // MIPS N64 ABI packs multiple relocations into the single relocation
2295 // record. In general, all up to three relocations can have arbitrary
2296 // types. In fact, Clang and GCC uses only a few combinations. For now,
2297 // we support two of them. That is allow to pass at least all LLVM
2298 // test suite cases.
2299 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2300 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2301 // The first relocation is a 'real' relocation which is calculated
2302 // using the corresponding symbol's value. The second and the third
2303 // relocations used to modify result of the first one: extend it to
2304 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2305 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2306 uint32_t Type2 = (Type >> 8) & 0xff;
2307 uint32_t Type3 = (Type >> 16) & 0xff;
2308 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2309 return std::make_pair(Type, Val);
2310 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2311 return std::make_pair(Type2, Val);
2312 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2313 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002314 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2315 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002316 return std::make_pair(Type & 0xff, Val);
2317}
2318
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002319template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002320void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2321 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002322 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002323 // Thread pointer and DRP offsets from the start of TLS data area.
2324 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002325 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002326 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002327 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002328 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002329 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002330 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002331 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002332 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002333 switch (Type) {
2334 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002335 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002336 case R_MIPS_TLS_DTPREL32:
2337 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002338 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002339 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002340 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002341 case R_MIPS_TLS_DTPREL64:
2342 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002343 write64<E>(Loc, Val);
2344 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002345 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002346 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002347 break;
Simon Atanasyan91e30ae2017-02-15 08:33:03 +00002348 case R_MIPS_GOT16:
2349 // The R_MIPS_GOT16 relocation's value in "relocatable" linking mode
2350 // is updated addend (not a GOT index). In that case write high 16 bits
2351 // to store a correct addend value.
2352 if (Config->Relocatable)
2353 writeMipsHi16<E>(Loc, Val);
2354 else {
2355 checkInt<16>(Loc, Val, Type);
2356 writeMipsLo16<E>(Loc, Val);
2357 }
2358 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002359 case R_MIPS_GOT_DISP:
2360 case R_MIPS_GOT_PAGE:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002361 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002362 case R_MIPS_TLS_GD:
2363 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002364 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002365 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002366 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002367 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002368 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002369 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002370 case R_MIPS_LO16:
2371 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002372 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002373 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002374 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002375 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002376 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002377 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002378 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002379 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002380 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002381 case R_MIPS_TLS_DTPREL_HI16:
2382 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002383 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002384 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002385 case R_MIPS_HIGHER:
2386 writeMipsHigher<E>(Loc, Val);
2387 break;
2388 case R_MIPS_HIGHEST:
2389 writeMipsHighest<E>(Loc, Val);
2390 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002391 case R_MIPS_JALR:
2392 // Ignore this optimization relocation for now
2393 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002394 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002395 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002396 break;
2397 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002398 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002399 break;
2400 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002401 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002402 break;
2403 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002404 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002405 break;
2406 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002407 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002408 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002409 default:
George Rimardcf5b722016-12-21 08:21:34 +00002410 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002411 }
2412}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002413
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002414template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002415bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002416 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002417}
Rafael Espindola01205f72015-09-22 18:19:46 +00002418}
2419}