Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 1 | //===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the MSP430TargetLowering class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 14 | #include "MSP430ISelLowering.h" |
| 15 | #include "MSP430.h" |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 16 | #include "MSP430MachineFunctionInfo.h" |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 17 | #include "MSP430Subtarget.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "MSP430TargetMachine.h" |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/CallingConvLower.h" |
| 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 24 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Anton Korobeynikov | ab663a0 | 2010-02-15 22:37:53 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/ValueTypes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 27 | #include "llvm/IR/CallingConv.h" |
| 28 | #include "llvm/IR/DerivedTypes.h" |
| 29 | #include "llvm/IR/Function.h" |
| 30 | #include "llvm/IR/GlobalAlias.h" |
| 31 | #include "llvm/IR/GlobalVariable.h" |
| 32 | #include "llvm/IR/Intrinsics.h" |
Anton Korobeynikov | 28d3c73 | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 33 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" |
Torok Edwin | fa04002 | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" |
Chris Lattner | 317dbbc | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 39 | #define DEBUG_TYPE "msp430-lower" |
| 40 | |
Anton Korobeynikov | 28d3c73 | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 41 | typedef enum { |
| 42 | NoHWMult, |
| 43 | HWMultIntr, |
| 44 | HWMultNoIntr |
| 45 | } HWMultUseMode; |
| 46 | |
| 47 | static cl::opt<HWMultUseMode> |
Nadav Rotem | 7f27e0b | 2013-10-18 23:38:13 +0000 | [diff] [blame] | 48 | HWMultMode("msp430-hwmult-mode", cl::Hidden, |
Anton Korobeynikov | 28d3c73 | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 49 | cl::desc("Hardware multiplier use mode"), |
| 50 | cl::init(HWMultNoIntr), |
| 51 | cl::values( |
| 52 | clEnumValN(NoHWMult, "no", |
| 53 | "Do not use hardware multiplier"), |
| 54 | clEnumValN(HWMultIntr, "interrupts", |
| 55 | "Assume hardware multiplier can be used inside interrupts"), |
| 56 | clEnumValN(HWMultNoIntr, "use", |
| 57 | "Assume hardware multiplier cannot be used inside interrupts"), |
| 58 | clEnumValEnd)); |
| 59 | |
Eric Christopher | dc13b21 | 2014-06-27 00:37:59 +0000 | [diff] [blame] | 60 | MSP430TargetLowering::MSP430TargetLowering(const TargetMachine &TM) |
Aditya Nandakumar | 3053155 | 2014-11-13 21:29:21 +0000 | [diff] [blame] | 61 | : TargetLowering(TM) { |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 62 | |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 63 | // Set up the register classes. |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 64 | addRegisterClass(MVT::i8, &MSP430::GR8RegClass); |
| 65 | addRegisterClass(MVT::i16, &MSP430::GR16RegClass); |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 66 | |
| 67 | // Compute derived properties from the register classes |
| 68 | computeRegisterProperties(); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 69 | |
Anton Korobeynikov | 55a085b | 2009-05-03 13:03:14 +0000 | [diff] [blame] | 70 | // Provide all sorts of operation actions |
| 71 | |
| 72 | // Division is expensive |
| 73 | setIntDivIsCheap(false); |
| 74 | |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 75 | setStackPointerRegisterToSaveRestore(MSP430::SP); |
Anton Korobeynikov | 7212c15 | 2009-05-03 13:11:35 +0000 | [diff] [blame] | 76 | setBooleanContents(ZeroOrOneBooleanContent); |
Duncan Sands | f2641e1 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 77 | setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct? |
Anton Korobeynikov | 7212c15 | 2009-05-03 13:11:35 +0000 | [diff] [blame] | 78 | |
Anton Korobeynikov | cf84ab5 | 2009-11-07 17:15:25 +0000 | [diff] [blame] | 79 | // We have post-incremented loads / stores. |
Anton Korobeynikov | d3c8319 | 2009-11-07 17:15:06 +0000 | [diff] [blame] | 80 | setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal); |
| 81 | setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal); |
| 82 | |
Ahmed Bougacha | 2b6917b | 2015-01-08 00:51:32 +0000 | [diff] [blame] | 83 | for (MVT VT : MVT::integer_valuetypes()) { |
| 84 | setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote); |
| 85 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote); |
| 86 | setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote); |
| 87 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand); |
| 88 | setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Expand); |
| 89 | } |
Anton Korobeynikov | 31ecd23 | 2009-05-03 13:06:03 +0000 | [diff] [blame] | 90 | |
Anton Korobeynikov | ed1c3df | 2009-05-03 13:06:26 +0000 | [diff] [blame] | 91 | // We don't have any truncstores |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 92 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
Anton Korobeynikov | ed1c3df | 2009-05-03 13:06:26 +0000 | [diff] [blame] | 93 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 94 | setOperationAction(ISD::SRA, MVT::i8, Custom); |
| 95 | setOperationAction(ISD::SHL, MVT::i8, Custom); |
| 96 | setOperationAction(ISD::SRL, MVT::i8, Custom); |
| 97 | setOperationAction(ISD::SRA, MVT::i16, Custom); |
| 98 | setOperationAction(ISD::SHL, MVT::i16, Custom); |
| 99 | setOperationAction(ISD::SRL, MVT::i16, Custom); |
| 100 | setOperationAction(ISD::ROTL, MVT::i8, Expand); |
| 101 | setOperationAction(ISD::ROTR, MVT::i8, Expand); |
| 102 | setOperationAction(ISD::ROTL, MVT::i16, Expand); |
| 103 | setOperationAction(ISD::ROTR, MVT::i16, Expand); |
| 104 | setOperationAction(ISD::GlobalAddress, MVT::i16, Custom); |
| 105 | setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom); |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 106 | setOperationAction(ISD::BlockAddress, MVT::i16, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 107 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 108 | setOperationAction(ISD::BR_CC, MVT::i8, Custom); |
| 109 | setOperationAction(ISD::BR_CC, MVT::i16, Custom); |
| 110 | setOperationAction(ISD::BRCOND, MVT::Other, Expand); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 111 | setOperationAction(ISD::SETCC, MVT::i8, Custom); |
| 112 | setOperationAction(ISD::SETCC, MVT::i16, Custom); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 113 | setOperationAction(ISD::SELECT, MVT::i8, Expand); |
| 114 | setOperationAction(ISD::SELECT, MVT::i16, Expand); |
| 115 | setOperationAction(ISD::SELECT_CC, MVT::i8, Custom); |
| 116 | setOperationAction(ISD::SELECT_CC, MVT::i16, Custom); |
| 117 | setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom); |
Anton Korobeynikov | 271cdda | 2009-08-25 17:00:23 +0000 | [diff] [blame] | 118 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand); |
| 119 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand); |
Anton Korobeynikov | de60d1c | 2009-05-03 13:14:25 +0000 | [diff] [blame] | 120 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 121 | setOperationAction(ISD::CTTZ, MVT::i8, Expand); |
| 122 | setOperationAction(ISD::CTTZ, MVT::i16, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 123 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand); |
| 124 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 125 | setOperationAction(ISD::CTLZ, MVT::i8, Expand); |
| 126 | setOperationAction(ISD::CTLZ, MVT::i16, Expand); |
Chandler Carruth | 637cc6a | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 127 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand); |
| 128 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 129 | setOperationAction(ISD::CTPOP, MVT::i8, Expand); |
| 130 | setOperationAction(ISD::CTPOP, MVT::i16, Expand); |
Eli Friedman | 6a60a66b | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 131 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 132 | setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand); |
| 133 | setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand); |
| 134 | setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand); |
| 135 | setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand); |
| 136 | setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand); |
| 137 | setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand); |
Eli Friedman | 6a60a66b | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 138 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 139 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
Eli Friedman | 6a60a66b | 2009-07-17 07:28:06 +0000 | [diff] [blame] | 140 | |
Anton Korobeynikov | de60d1c | 2009-05-03 13:14:25 +0000 | [diff] [blame] | 141 | // FIXME: Implement efficiently multiplication by a constant |
Anton Korobeynikov | f93bb39 | 2009-11-07 17:14:39 +0000 | [diff] [blame] | 142 | setOperationAction(ISD::MUL, MVT::i8, Expand); |
| 143 | setOperationAction(ISD::MULHS, MVT::i8, Expand); |
| 144 | setOperationAction(ISD::MULHU, MVT::i8, Expand); |
| 145 | setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand); |
| 146 | setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 147 | setOperationAction(ISD::MUL, MVT::i16, Expand); |
| 148 | setOperationAction(ISD::MULHS, MVT::i16, Expand); |
| 149 | setOperationAction(ISD::MULHU, MVT::i16, Expand); |
| 150 | setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand); |
| 151 | setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand); |
Anton Korobeynikov | eb2152f | 2009-05-03 13:18:33 +0000 | [diff] [blame] | 152 | |
Anton Korobeynikov | f93bb39 | 2009-11-07 17:14:39 +0000 | [diff] [blame] | 153 | setOperationAction(ISD::UDIV, MVT::i8, Expand); |
| 154 | setOperationAction(ISD::UDIVREM, MVT::i8, Expand); |
| 155 | setOperationAction(ISD::UREM, MVT::i8, Expand); |
| 156 | setOperationAction(ISD::SDIV, MVT::i8, Expand); |
| 157 | setOperationAction(ISD::SDIVREM, MVT::i8, Expand); |
| 158 | setOperationAction(ISD::SREM, MVT::i8, Expand); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 159 | setOperationAction(ISD::UDIV, MVT::i16, Expand); |
| 160 | setOperationAction(ISD::UDIVREM, MVT::i16, Expand); |
| 161 | setOperationAction(ISD::UREM, MVT::i16, Expand); |
| 162 | setOperationAction(ISD::SDIV, MVT::i16, Expand); |
| 163 | setOperationAction(ISD::SDIVREM, MVT::i16, Expand); |
| 164 | setOperationAction(ISD::SREM, MVT::i16, Expand); |
Anton Korobeynikov | 28d3c73 | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 165 | |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 166 | // varargs support |
| 167 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
| 168 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
| 169 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
| 170 | setOperationAction(ISD::VACOPY, MVT::Other, Expand); |
Anton Korobeynikov | 82bedb1 | 2013-07-01 19:44:44 +0000 | [diff] [blame] | 171 | setOperationAction(ISD::JumpTable, MVT::i16, Custom); |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 172 | |
Anton Korobeynikov | 28d3c73 | 2009-12-07 02:27:08 +0000 | [diff] [blame] | 173 | // Libcalls names. |
| 174 | if (HWMultMode == HWMultIntr) { |
| 175 | setLibcallName(RTLIB::MUL_I8, "__mulqi3hw"); |
| 176 | setLibcallName(RTLIB::MUL_I16, "__mulhi3hw"); |
| 177 | } else if (HWMultMode == HWMultNoIntr) { |
| 178 | setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint"); |
| 179 | setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint"); |
| 180 | } |
Eli Friedman | 2518f83 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 181 | |
| 182 | setMinFunctionAlignment(1); |
| 183 | setPrefFunctionAlignment(2); |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 186 | SDValue MSP430TargetLowering::LowerOperation(SDValue Op, |
| 187 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 188 | switch (Op.getOpcode()) { |
Anton Korobeynikov | a3f7a83 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 189 | case ISD::SHL: // FALLTHROUGH |
Anton Korobeynikov | 61763b5 | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 190 | case ISD::SRL: |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 191 | case ISD::SRA: return LowerShifts(Op, DAG); |
Anton Korobeynikov | cfc9705 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 192 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 193 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Anton Korobeynikov | ba0e81d | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 194 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 195 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 196 | case ISD::BR_CC: return LowerBR_CC(Op, DAG); |
| 197 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); |
Anton Korobeynikov | 29747e9 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 198 | case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 199 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
| 200 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 201 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Anton Korobeynikov | 82bedb1 | 2013-07-01 19:44:44 +0000 | [diff] [blame] | 202 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 203 | default: |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 204 | llvm_unreachable("unimplemented operand"); |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 205 | } |
| 206 | } |
| 207 | |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 208 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | a0e01be | 2009-08-26 13:44:29 +0000 | [diff] [blame] | 209 | // MSP430 Inline Assembly Support |
| 210 | //===----------------------------------------------------------------------===// |
| 211 | |
| 212 | /// getConstraintType - Given a constraint letter, return the type of |
| 213 | /// constraint it is for this target. |
| 214 | TargetLowering::ConstraintType |
| 215 | MSP430TargetLowering::getConstraintType(const std::string &Constraint) const { |
| 216 | if (Constraint.size() == 1) { |
| 217 | switch (Constraint[0]) { |
| 218 | case 'r': |
| 219 | return C_RegisterClass; |
| 220 | default: |
| 221 | break; |
| 222 | } |
| 223 | } |
| 224 | return TargetLowering::getConstraintType(Constraint); |
| 225 | } |
| 226 | |
| 227 | std::pair<unsigned, const TargetRegisterClass*> |
| 228 | MSP430TargetLowering:: |
| 229 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 230 | MVT VT) const { |
Anton Korobeynikov | a0e01be | 2009-08-26 13:44:29 +0000 | [diff] [blame] | 231 | if (Constraint.size() == 1) { |
| 232 | // GCC Constraint Letters |
| 233 | switch (Constraint[0]) { |
| 234 | default: break; |
| 235 | case 'r': // GENERAL_REGS |
| 236 | if (VT == MVT::i8) |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 237 | return std::make_pair(0U, &MSP430::GR8RegClass); |
Anton Korobeynikov | a0e01be | 2009-08-26 13:44:29 +0000 | [diff] [blame] | 238 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 239 | return std::make_pair(0U, &MSP430::GR16RegClass); |
Anton Korobeynikov | a0e01be | 2009-08-26 13:44:29 +0000 | [diff] [blame] | 240 | } |
| 241 | } |
| 242 | |
| 243 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 244 | } |
| 245 | |
| 246 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 247 | // Calling Convention Implementation |
| 248 | //===----------------------------------------------------------------------===// |
| 249 | |
Anton Korobeynikov | 1013800 | 2009-05-03 12:57:15 +0000 | [diff] [blame] | 250 | #include "MSP430GenCallingConv.inc" |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 251 | |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 252 | /// For each argument in a function store the number of pieces it is composed |
| 253 | /// of. |
| 254 | template<typename ArgT> |
| 255 | static void ParseFunctionArgs(const SmallVectorImpl<ArgT> &Args, |
| 256 | SmallVectorImpl<unsigned> &Out) { |
| 257 | unsigned CurrentArgIndex = ~0U; |
| 258 | for (unsigned i = 0, e = Args.size(); i != e; i++) { |
| 259 | if (CurrentArgIndex == Args[i].OrigArgIndex) { |
| 260 | Out.back()++; |
| 261 | } else { |
| 262 | Out.push_back(1); |
| 263 | CurrentArgIndex++; |
| 264 | } |
| 265 | } |
| 266 | } |
| 267 | |
| 268 | static void AnalyzeVarArgs(CCState &State, |
| 269 | const SmallVectorImpl<ISD::OutputArg> &Outs) { |
| 270 | State.AnalyzeCallOperands(Outs, CC_MSP430_AssignStack); |
| 271 | } |
| 272 | |
| 273 | static void AnalyzeVarArgs(CCState &State, |
| 274 | const SmallVectorImpl<ISD::InputArg> &Ins) { |
| 275 | State.AnalyzeFormalArguments(Ins, CC_MSP430_AssignStack); |
| 276 | } |
| 277 | |
| 278 | /// Analyze incoming and outgoing function arguments. We need custom C++ code |
| 279 | /// to handle special constraints in the ABI like reversing the order of the |
| 280 | /// pieces of splitted arguments. In addition, all pieces of a certain argument |
| 281 | /// have to be passed either using registers or the stack but never mixing both. |
| 282 | template<typename ArgT> |
| 283 | static void AnalyzeArguments(CCState &State, |
| 284 | SmallVectorImpl<CCValAssign> &ArgLocs, |
| 285 | const SmallVectorImpl<ArgT> &Args) { |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 286 | static const MCPhysReg RegList[] = { |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 287 | MSP430::R15, MSP430::R14, MSP430::R13, MSP430::R12 |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 288 | }; |
| 289 | static const unsigned NbRegs = array_lengthof(RegList); |
| 290 | |
| 291 | if (State.isVarArg()) { |
| 292 | AnalyzeVarArgs(State, Args); |
| 293 | return; |
| 294 | } |
| 295 | |
| 296 | SmallVector<unsigned, 4> ArgsParts; |
| 297 | ParseFunctionArgs(Args, ArgsParts); |
| 298 | |
| 299 | unsigned RegsLeft = NbRegs; |
| 300 | bool UseStack = false; |
| 301 | unsigned ValNo = 0; |
| 302 | |
| 303 | for (unsigned i = 0, e = ArgsParts.size(); i != e; i++) { |
| 304 | MVT ArgVT = Args[ValNo].VT; |
| 305 | ISD::ArgFlagsTy ArgFlags = Args[ValNo].Flags; |
| 306 | MVT LocVT = ArgVT; |
| 307 | CCValAssign::LocInfo LocInfo = CCValAssign::Full; |
| 308 | |
| 309 | // Promote i8 to i16 |
| 310 | if (LocVT == MVT::i8) { |
| 311 | LocVT = MVT::i16; |
| 312 | if (ArgFlags.isSExt()) |
| 313 | LocInfo = CCValAssign::SExt; |
| 314 | else if (ArgFlags.isZExt()) |
| 315 | LocInfo = CCValAssign::ZExt; |
| 316 | else |
| 317 | LocInfo = CCValAssign::AExt; |
| 318 | } |
| 319 | |
| 320 | // Handle byval arguments |
| 321 | if (ArgFlags.isByVal()) { |
| 322 | State.HandleByVal(ValNo++, ArgVT, LocVT, LocInfo, 2, 2, ArgFlags); |
| 323 | continue; |
| 324 | } |
| 325 | |
| 326 | unsigned Parts = ArgsParts[i]; |
| 327 | |
| 328 | if (!UseStack && Parts <= RegsLeft) { |
| 329 | unsigned FirstVal = ValNo; |
| 330 | for (unsigned j = 0; j < Parts; j++) { |
| 331 | unsigned Reg = State.AllocateReg(RegList, NbRegs); |
| 332 | State.addLoc(CCValAssign::getReg(ValNo++, ArgVT, Reg, LocVT, LocInfo)); |
| 333 | RegsLeft--; |
| 334 | } |
| 335 | |
| 336 | // Reverse the order of the pieces to agree with the "big endian" format |
| 337 | // required in the calling convention ABI. |
| 338 | SmallVectorImpl<CCValAssign>::iterator B = ArgLocs.begin() + FirstVal; |
| 339 | std::reverse(B, B + Parts); |
| 340 | } else { |
| 341 | UseStack = true; |
| 342 | for (unsigned j = 0; j < Parts; j++) |
| 343 | CC_MSP430_AssignStack(ValNo++, ArgVT, LocVT, LocInfo, ArgFlags, State); |
| 344 | } |
| 345 | } |
| 346 | } |
| 347 | |
| 348 | static void AnalyzeRetResult(CCState &State, |
| 349 | const SmallVectorImpl<ISD::InputArg> &Ins) { |
| 350 | State.AnalyzeCallResult(Ins, RetCC_MSP430); |
| 351 | } |
| 352 | |
| 353 | static void AnalyzeRetResult(CCState &State, |
| 354 | const SmallVectorImpl<ISD::OutputArg> &Outs) { |
| 355 | State.AnalyzeReturn(Outs, RetCC_MSP430); |
| 356 | } |
| 357 | |
| 358 | template<typename ArgT> |
| 359 | static void AnalyzeReturnValues(CCState &State, |
| 360 | SmallVectorImpl<CCValAssign> &RVLocs, |
| 361 | const SmallVectorImpl<ArgT> &Args) { |
| 362 | AnalyzeRetResult(State, Args); |
| 363 | |
| 364 | // Reverse splitted return values to get the "big endian" format required |
| 365 | // to agree with the calling convention ABI. |
| 366 | std::reverse(RVLocs.begin(), RVLocs.end()); |
| 367 | } |
| 368 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 369 | SDValue |
| 370 | MSP430TargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 371 | CallingConv::ID CallConv, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 372 | bool isVarArg, |
| 373 | const SmallVectorImpl<ISD::InputArg> |
| 374 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 375 | SDLoc dl, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 376 | SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 377 | SmallVectorImpl<SDValue> &InVals) |
| 378 | const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 379 | |
| 380 | switch (CallConv) { |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 381 | default: |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 382 | llvm_unreachable("Unsupported calling convention"); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 383 | case CallingConv::C: |
| 384 | case CallingConv::Fast: |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 385 | return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals); |
Anton Korobeynikov | b4be8ce | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 386 | case CallingConv::MSP430_INTR: |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 387 | if (Ins.empty()) |
| 388 | return Chain; |
Chris Lattner | 2104b8d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 389 | report_fatal_error("ISRs cannot have arguments"); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 390 | } |
| 391 | } |
| 392 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 393 | SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 394 | MSP430TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 395 | SmallVectorImpl<SDValue> &InVals) const { |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 396 | SelectionDAG &DAG = CLI.DAG; |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 397 | SDLoc &dl = CLI.DL; |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 398 | SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; |
| 399 | SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; |
| 400 | SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 401 | SDValue Chain = CLI.Chain; |
| 402 | SDValue Callee = CLI.Callee; |
| 403 | bool &isTailCall = CLI.IsTailCall; |
| 404 | CallingConv::ID CallConv = CLI.CallConv; |
| 405 | bool isVarArg = CLI.IsVarArg; |
| 406 | |
Evan Cheng | 67a69dd | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 407 | // MSP430 target does not yet support tail call optimization. |
| 408 | isTailCall = false; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 409 | |
| 410 | switch (CallConv) { |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 411 | default: |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 412 | llvm_unreachable("Unsupported calling convention"); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 413 | case CallingConv::Fast: |
| 414 | case CallingConv::C: |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 415 | return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 416 | Outs, OutVals, Ins, dl, DAG, InVals); |
Anton Korobeynikov | b4be8ce | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 417 | case CallingConv::MSP430_INTR: |
Chris Lattner | 2104b8d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 418 | report_fatal_error("ISRs cannot be called directly"); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 419 | } |
| 420 | } |
| 421 | |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 422 | /// LowerCCCArguments - transform physical registers into virtual registers and |
| 423 | /// generate load operations for arguments places on the stack. |
| 424 | // FIXME: struct return stuff |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 425 | SDValue |
| 426 | MSP430TargetLowering::LowerCCCArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 427 | CallingConv::ID CallConv, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 428 | bool isVarArg, |
| 429 | const SmallVectorImpl<ISD::InputArg> |
| 430 | &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 431 | SDLoc dl, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 432 | SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 433 | SmallVectorImpl<SDValue> &InVals) |
| 434 | const { |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 435 | MachineFunction &MF = DAG.getMachineFunction(); |
| 436 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 437 | MachineRegisterInfo &RegInfo = MF.getRegInfo(); |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 438 | MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>(); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 439 | |
| 440 | // Assign locations to all of the incoming arguments. |
| 441 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 442 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 443 | *DAG.getContext()); |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 444 | AnalyzeArguments(CCInfo, ArgLocs, Ins); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 445 | |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 446 | // Create frame index for the start of the first vararg value |
| 447 | if (isVarArg) { |
| 448 | unsigned Offset = CCInfo.getNextStackOffset(); |
| 449 | FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, Offset, true)); |
| 450 | } |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 451 | |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 452 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 453 | CCValAssign &VA = ArgLocs[i]; |
| 454 | if (VA.isRegLoc()) { |
| 455 | // Arguments passed in registers |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 456 | EVT RegVT = VA.getLocVT(); |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 457 | switch (RegVT.getSimpleVT().SimpleTy) { |
Owen Anderson | b2c80da | 2011-02-25 21:41:48 +0000 | [diff] [blame] | 458 | default: |
Torok Edwin | fa04002 | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 459 | { |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 460 | #ifndef NDEBUG |
Chris Lattner | 317dbbc | 2009-08-23 07:05:07 +0000 | [diff] [blame] | 461 | errs() << "LowerFormalArguments Unhandled argument type: " |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 462 | << RegVT.getSimpleVT().SimpleTy << "\n"; |
Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 463 | #endif |
Craig Topper | e73658d | 2014-04-28 04:05:08 +0000 | [diff] [blame] | 464 | llvm_unreachable(nullptr); |
Torok Edwin | fa04002 | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 465 | } |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 466 | case MVT::i16: |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 467 | unsigned VReg = RegInfo.createVirtualRegister(&MSP430::GR16RegClass); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 468 | RegInfo.addLiveIn(VA.getLocReg(), VReg); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 469 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 470 | |
| 471 | // If this is an 8-bit value, it is really passed promoted to 16 |
| 472 | // bits. Insert an assert[sz]ext to capture this, then truncate to the |
| 473 | // right size. |
| 474 | if (VA.getLocInfo() == CCValAssign::SExt) |
| 475 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
| 476 | DAG.getValueType(VA.getValVT())); |
| 477 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
| 478 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
| 479 | DAG.getValueType(VA.getValVT())); |
| 480 | |
| 481 | if (VA.getLocInfo() != CCValAssign::Full) |
| 482 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
| 483 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 484 | InVals.push_back(ArgValue); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 485 | } |
| 486 | } else { |
| 487 | // Sanity check |
| 488 | assert(VA.isMemLoc()); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 489 | |
Anton Korobeynikov | 3414872 | 2012-11-21 17:23:03 +0000 | [diff] [blame] | 490 | SDValue InVal; |
| 491 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
| 492 | |
| 493 | if (Flags.isByVal()) { |
| 494 | int FI = MFI->CreateFixedObject(Flags.getByValSize(), |
| 495 | VA.getLocMemOffset(), true); |
| 496 | InVal = DAG.getFrameIndex(FI, getPointerTy()); |
| 497 | } else { |
| 498 | // Load the argument to a virtual register |
| 499 | unsigned ObjSize = VA.getLocVT().getSizeInBits()/8; |
| 500 | if (ObjSize > 2) { |
| 501 | errs() << "LowerFormalArguments Unhandled argument type: " |
| 502 | << EVT(VA.getLocVT()).getEVTString() |
| 503 | << "\n"; |
| 504 | } |
| 505 | // Create the frame index object for this incoming parameter... |
| 506 | int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true); |
| 507 | |
| 508 | // Create the SelectionDAG nodes corresponding to a load |
| 509 | //from this parameter |
| 510 | SDValue FIN = DAG.getFrameIndex(FI, MVT::i16); |
| 511 | InVal = DAG.getLoad(VA.getLocVT(), dl, Chain, FIN, |
| 512 | MachinePointerInfo::getFixedStack(FI), |
| 513 | false, false, false, 0); |
| 514 | } |
| 515 | |
| 516 | InVals.push_back(InVal); |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 517 | } |
| 518 | } |
| 519 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 520 | return Chain; |
Anton Korobeynikov | 3849be6 | 2009-05-03 12:59:33 +0000 | [diff] [blame] | 521 | } |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 522 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 523 | SDValue |
| 524 | MSP430TargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 525 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 526 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 527 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 528 | SDLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 529 | |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 530 | // CCValAssign - represent the assignment of the return value to a location |
| 531 | SmallVector<CCValAssign, 16> RVLocs; |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 532 | |
Anton Korobeynikov | b4be8ce | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 533 | // ISRs cannot return any value. |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 534 | if (CallConv == CallingConv::MSP430_INTR && !Outs.empty()) |
Chris Lattner | 2104b8d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 535 | report_fatal_error("ISRs cannot return any value"); |
Anton Korobeynikov | b4be8ce | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 536 | |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 537 | // CCState - Info about the registers and stack slot. |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 538 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 539 | *DAG.getContext()); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 540 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 541 | // Analize return values. |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 542 | AnalyzeReturnValues(CCInfo, RVLocs, Outs); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 543 | |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 544 | SDValue Flag; |
Jakob Stoklund Olesen | b52a3ec | 2013-02-05 18:12:06 +0000 | [diff] [blame] | 545 | SmallVector<SDValue, 4> RetOps(1, Chain); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 546 | |
| 547 | // Copy the result values into the output registers. |
| 548 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 549 | CCValAssign &VA = RVLocs[i]; |
| 550 | assert(VA.isRegLoc() && "Can only return in registers!"); |
| 551 | |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 552 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 553 | OutVals[i], Flag); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 554 | |
Anton Korobeynikov | c10f98a | 2009-05-03 13:00:11 +0000 | [diff] [blame] | 555 | // Guarantee that all emitted copies are stuck together, |
| 556 | // avoiding something bad. |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 557 | Flag = Chain.getValue(1); |
Jakob Stoklund Olesen | b52a3ec | 2013-02-05 18:12:06 +0000 | [diff] [blame] | 558 | RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 559 | } |
| 560 | |
Anton Korobeynikov | b4be8ce | 2009-12-07 02:27:53 +0000 | [diff] [blame] | 561 | unsigned Opc = (CallConv == CallingConv::MSP430_INTR ? |
| 562 | MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG); |
| 563 | |
Jakob Stoklund Olesen | b52a3ec | 2013-02-05 18:12:06 +0000 | [diff] [blame] | 564 | RetOps[0] = Chain; // Update chain. |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 565 | |
Jakob Stoklund Olesen | b52a3ec | 2013-02-05 18:12:06 +0000 | [diff] [blame] | 566 | // Add the flag if we have it. |
| 567 | if (Flag.getNode()) |
| 568 | RetOps.push_back(Flag); |
| 569 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 570 | return DAG.getNode(Opc, dl, MVT::Other, RetOps); |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 571 | } |
| 572 | |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 573 | /// LowerCCCCallTo - functions arguments are copied from virtual regs to |
| 574 | /// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted. |
Job Noorman | a928e1d | 2013-07-15 14:25:26 +0000 | [diff] [blame] | 575 | // TODO: sret. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 576 | SDValue |
| 577 | MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 578 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 579 | bool isTailCall, |
| 580 | const SmallVectorImpl<ISD::OutputArg> |
| 581 | &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 582 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 583 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 584 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 585 | SmallVectorImpl<SDValue> &InVals) const { |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 586 | // Analyze operands of the call, assigning locations to each operand. |
| 587 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 588 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs, |
| 589 | *DAG.getContext()); |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 590 | AnalyzeArguments(CCInfo, ArgLocs, Outs); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 591 | |
| 592 | // Get a count of how many bytes are to be pushed on the stack. |
| 593 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 594 | |
| 595 | Chain = DAG.getCALLSEQ_START(Chain ,DAG.getConstant(NumBytes, |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 596 | getPointerTy(), true), |
| 597 | dl); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 598 | |
| 599 | SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass; |
| 600 | SmallVector<SDValue, 12> MemOpChains; |
| 601 | SDValue StackPtr; |
| 602 | |
| 603 | // Walk the register/memloc assignments, inserting copies/loads. |
| 604 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 605 | CCValAssign &VA = ArgLocs[i]; |
| 606 | |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 607 | SDValue Arg = OutVals[i]; |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 608 | |
| 609 | // Promote the value if needed. |
| 610 | switch (VA.getLocInfo()) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 611 | default: llvm_unreachable("Unknown loc info!"); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 612 | case CCValAssign::Full: break; |
| 613 | case CCValAssign::SExt: |
| 614 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
| 615 | break; |
| 616 | case CCValAssign::ZExt: |
| 617 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
| 618 | break; |
| 619 | case CCValAssign::AExt: |
| 620 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
| 621 | break; |
| 622 | } |
| 623 | |
| 624 | // Arguments that can be passed on register must be kept at RegsToPass |
| 625 | // vector |
| 626 | if (VA.isRegLoc()) { |
| 627 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 628 | } else { |
| 629 | assert(VA.isMemLoc()); |
| 630 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 631 | if (!StackPtr.getNode()) |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 632 | StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SP, getPointerTy()); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 633 | |
| 634 | SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 635 | StackPtr, |
| 636 | DAG.getIntPtrConstant(VA.getLocMemOffset())); |
| 637 | |
Anton Korobeynikov | 3414872 | 2012-11-21 17:23:03 +0000 | [diff] [blame] | 638 | SDValue MemOp; |
| 639 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 640 | |
Anton Korobeynikov | 3414872 | 2012-11-21 17:23:03 +0000 | [diff] [blame] | 641 | if (Flags.isByVal()) { |
| 642 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i16); |
| 643 | MemOp = DAG.getMemcpy(Chain, dl, PtrOff, Arg, SizeNode, |
| 644 | Flags.getByValAlign(), |
| 645 | /*isVolatile*/false, |
| 646 | /*AlwaysInline=*/true, |
| 647 | MachinePointerInfo(), |
| 648 | MachinePointerInfo()); |
| 649 | } else { |
| 650 | MemOp = DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo(), |
| 651 | false, false, 0); |
| 652 | } |
| 653 | |
| 654 | MemOpChains.push_back(MemOp); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 655 | } |
| 656 | } |
| 657 | |
| 658 | // Transform all store nodes into one single node because all store nodes are |
| 659 | // independent of each other. |
| 660 | if (!MemOpChains.empty()) |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 661 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 662 | |
| 663 | // Build a sequence of copy-to-reg nodes chained together with token chain and |
| 664 | // flag operands which copy the outgoing args into registers. The InFlag in |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 665 | // necessary since all emitted instructions must be stuck together. |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 666 | SDValue InFlag; |
| 667 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 668 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 669 | RegsToPass[i].second, InFlag); |
| 670 | InFlag = Chain.getValue(1); |
| 671 | } |
| 672 | |
| 673 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 674 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
| 675 | // Likewise ExternalSymbol -> TargetExternalSymbol. |
| 676 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
Devang Patel | a3ca21b | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 677 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i16); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 678 | else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee)) |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 679 | Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 680 | |
| 681 | // Returns a chain & a flag for retval copy to use. |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 682 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 683 | SmallVector<SDValue, 8> Ops; |
| 684 | Ops.push_back(Chain); |
| 685 | Ops.push_back(Callee); |
| 686 | |
| 687 | // Add argument registers to the end of the list so that they are |
| 688 | // known live into the call. |
| 689 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 690 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 691 | RegsToPass[i].second.getValueType())); |
| 692 | |
| 693 | if (InFlag.getNode()) |
| 694 | Ops.push_back(InFlag); |
| 695 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 696 | Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, Ops); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 697 | InFlag = Chain.getValue(1); |
| 698 | |
| 699 | // Create the CALLSEQ_END node. |
| 700 | Chain = DAG.getCALLSEQ_END(Chain, |
| 701 | DAG.getConstant(NumBytes, getPointerTy(), true), |
| 702 | DAG.getConstant(0, getPointerTy(), true), |
Andrew Trick | ad6d08a | 2013-05-29 22:03:55 +0000 | [diff] [blame] | 703 | InFlag, dl); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 704 | InFlag = Chain.getValue(1); |
| 705 | |
| 706 | // Handle result values, copying them out of physregs into vregs that we |
| 707 | // return. |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 708 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, |
| 709 | DAG, InVals); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 712 | /// LowerCallResult - Lower the result values of a call into the |
| 713 | /// appropriate copies out of appropriate physical registers. |
| 714 | /// |
| 715 | SDValue |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 716 | MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 717 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 718 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 719 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 720 | SmallVectorImpl<SDValue> &InVals) const { |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 721 | |
| 722 | // Assign locations to each value returned by this call. |
| 723 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | b521750 | 2014-08-06 18:45:26 +0000 | [diff] [blame] | 724 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs, |
| 725 | *DAG.getContext()); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 726 | |
Job Noorman | e9a1d4c | 2013-10-15 08:19:39 +0000 | [diff] [blame] | 727 | AnalyzeReturnValues(CCInfo, RVLocs, Ins); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 728 | |
| 729 | // Copy all of the result registers out of their specified physreg. |
| 730 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 731 | Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(), |
| 732 | RVLocs[i].getValVT(), InFlag).getValue(1); |
| 733 | InFlag = Chain.getValue(2); |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 734 | InVals.push_back(Chain.getValue(0)); |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 735 | } |
| 736 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 737 | return Chain; |
Anton Korobeynikov | 5613510 | 2009-05-03 13:07:31 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 740 | SDValue MSP430TargetLowering::LowerShifts(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 741 | SelectionDAG &DAG) const { |
Anton Korobeynikov | a3f7a83 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 742 | unsigned Opc = Op.getOpcode(); |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 743 | SDNode* N = Op.getNode(); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 744 | EVT VT = Op.getValueType(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 745 | SDLoc dl(N); |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 746 | |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 747 | // Expand non-constant shifts to loops: |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 748 | if (!isa<ConstantSDNode>(N->getOperand(1))) |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 749 | switch (Opc) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 750 | default: llvm_unreachable("Invalid shift opcode!"); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 751 | case ISD::SHL: |
| 752 | return DAG.getNode(MSP430ISD::SHL, dl, |
| 753 | VT, N->getOperand(0), N->getOperand(1)); |
| 754 | case ISD::SRA: |
| 755 | return DAG.getNode(MSP430ISD::SRA, dl, |
| 756 | VT, N->getOperand(0), N->getOperand(1)); |
| 757 | case ISD::SRL: |
| 758 | return DAG.getNode(MSP430ISD::SRL, dl, |
| 759 | VT, N->getOperand(0), N->getOperand(1)); |
| 760 | } |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 761 | |
| 762 | uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue(); |
| 763 | |
| 764 | // Expand the stuff into sequence of shifts. |
| 765 | // FIXME: for some shift amounts this might be done better! |
| 766 | // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N |
| 767 | SDValue Victim = N->getOperand(0); |
Anton Korobeynikov | 61763b5 | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 768 | |
| 769 | if (Opc == ISD::SRL && ShiftAmount) { |
| 770 | // Emit a special goodness here: |
| 771 | // srl A, 1 => clrc; rrc A |
Anton Korobeynikov | f3a6bc8 | 2009-05-03 13:16:37 +0000 | [diff] [blame] | 772 | Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim); |
Anton Korobeynikov | 61763b5 | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 773 | ShiftAmount -= 1; |
| 774 | } |
| 775 | |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 776 | while (ShiftAmount--) |
Anton Korobeynikov | 6b5523a | 2009-05-17 10:15:22 +0000 | [diff] [blame] | 777 | Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA), |
Anton Korobeynikov | a3f7a83 | 2009-05-03 13:13:17 +0000 | [diff] [blame] | 778 | dl, VT, Victim); |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 779 | |
| 780 | return Victim; |
| 781 | } |
| 782 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 783 | SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op, |
| 784 | SelectionDAG &DAG) const { |
Anton Korobeynikov | cfc9705 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 785 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
| 786 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
| 787 | |
| 788 | // Create the TargetGlobalAddress node, folding in the constant offset. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 789 | SDValue Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op), |
Devang Patel | a3ca21b | 2010-07-06 22:08:15 +0000 | [diff] [blame] | 790 | getPointerTy(), Offset); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 791 | return DAG.getNode(MSP430ISD::Wrapper, SDLoc(Op), |
Anton Korobeynikov | cfc9705 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 792 | getPointerTy(), Result); |
| 793 | } |
| 794 | |
Anton Korobeynikov | ba0e81d | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 795 | SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 796 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 797 | SDLoc dl(Op); |
Anton Korobeynikov | ba0e81d | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 798 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
| 799 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy()); |
| 800 | |
Chad Rosier | 5dfe6da | 2012-02-22 17:25:00 +0000 | [diff] [blame] | 801 | return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result); |
Anton Korobeynikov | ba0e81d | 2009-05-03 13:14:46 +0000 | [diff] [blame] | 802 | } |
| 803 | |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 804 | SDValue MSP430TargetLowering::LowerBlockAddress(SDValue Op, |
| 805 | SelectionDAG &DAG) const { |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 806 | SDLoc dl(Op); |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 807 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 808 | SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy()); |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 809 | |
Chad Rosier | 5dfe6da | 2012-02-22 17:25:00 +0000 | [diff] [blame] | 810 | return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result); |
Anton Korobeynikov | ebbdfef | 2010-05-01 12:04:32 +0000 | [diff] [blame] | 811 | } |
| 812 | |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 813 | static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC, |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 814 | ISD::CondCode CC, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 815 | SDLoc dl, SelectionDAG &DAG) { |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 816 | // FIXME: Handle bittests someday |
| 817 | assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet"); |
| 818 | |
| 819 | // FIXME: Handle jump negative someday |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 820 | MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID; |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 821 | switch (CC) { |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 822 | default: llvm_unreachable("Invalid integer condition!"); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 823 | case ISD::SETEQ: |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 824 | TCC = MSP430CC::COND_E; // aka COND_Z |
Anton Korobeynikov | cefa7ad | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 825 | // Minor optimization: if LHS is a constant, swap operands, then the |
Anton Korobeynikov | abdf86d | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 826 | // constant can be folded into comparison. |
Anton Korobeynikov | cefa7ad | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 827 | if (LHS.getOpcode() == ISD::Constant) |
Anton Korobeynikov | abdf86d | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 828 | std::swap(LHS, RHS); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 829 | break; |
| 830 | case ISD::SETNE: |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 831 | TCC = MSP430CC::COND_NE; // aka COND_NZ |
Anton Korobeynikov | cefa7ad | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 832 | // Minor optimization: if LHS is a constant, swap operands, then the |
Anton Korobeynikov | abdf86d | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 833 | // constant can be folded into comparison. |
Anton Korobeynikov | cefa7ad | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 834 | if (LHS.getOpcode() == ISD::Constant) |
Anton Korobeynikov | abdf86d | 2009-11-22 01:14:08 +0000 | [diff] [blame] | 835 | std::swap(LHS, RHS); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 836 | break; |
| 837 | case ISD::SETULE: |
| 838 | std::swap(LHS, RHS); // FALLTHROUGH |
| 839 | case ISD::SETUGE: |
Anton Korobeynikov | 6826ce7 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 840 | // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to |
| 841 | // fold constant into instruction. |
| 842 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 843 | LHS = RHS; |
| 844 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 845 | TCC = MSP430CC::COND_LO; |
| 846 | break; |
| 847 | } |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 848 | TCC = MSP430CC::COND_HS; // aka COND_C |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 849 | break; |
| 850 | case ISD::SETUGT: |
| 851 | std::swap(LHS, RHS); // FALLTHROUGH |
| 852 | case ISD::SETULT: |
Anton Korobeynikov | 6826ce7 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 853 | // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to |
| 854 | // fold constant into instruction. |
| 855 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 856 | LHS = RHS; |
| 857 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 858 | TCC = MSP430CC::COND_HS; |
| 859 | break; |
| 860 | } |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 861 | TCC = MSP430CC::COND_LO; // aka COND_NC |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 862 | break; |
| 863 | case ISD::SETLE: |
| 864 | std::swap(LHS, RHS); // FALLTHROUGH |
| 865 | case ISD::SETGE: |
Anton Korobeynikov | 6826ce7 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 866 | // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to |
| 867 | // fold constant into instruction. |
| 868 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 869 | LHS = RHS; |
| 870 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 871 | TCC = MSP430CC::COND_L; |
| 872 | break; |
| 873 | } |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 874 | TCC = MSP430CC::COND_GE; |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 875 | break; |
| 876 | case ISD::SETGT: |
| 877 | std::swap(LHS, RHS); // FALLTHROUGH |
| 878 | case ISD::SETLT: |
Anton Korobeynikov | 6826ce7 | 2010-01-15 21:18:02 +0000 | [diff] [blame] | 879 | // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to |
| 880 | // fold constant into instruction. |
| 881 | if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) { |
| 882 | LHS = RHS; |
| 883 | RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0)); |
| 884 | TCC = MSP430CC::COND_GE; |
| 885 | break; |
| 886 | } |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 887 | TCC = MSP430CC::COND_L; |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 888 | break; |
| 889 | } |
| 890 | |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 891 | TargetCC = DAG.getConstant(TCC, MVT::i8); |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 892 | return DAG.getNode(MSP430ISD::CMP, dl, MVT::Glue, LHS, RHS); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 893 | } |
| 894 | |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 895 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 896 | SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const { |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 897 | SDValue Chain = Op.getOperand(0); |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 898 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get(); |
| 899 | SDValue LHS = Op.getOperand(2); |
| 900 | SDValue RHS = Op.getOperand(3); |
| 901 | SDValue Dest = Op.getOperand(4); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 902 | SDLoc dl (Op); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 903 | |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 904 | SDValue TargetCC; |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 905 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 906 | |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 907 | return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(), |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 908 | Chain, Dest, TargetCC, Flag); |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 911 | SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 912 | SDValue LHS = Op.getOperand(0); |
| 913 | SDValue RHS = Op.getOperand(1); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 914 | SDLoc dl (Op); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 915 | |
| 916 | // If we are doing an AND and testing against zero, then the CMP |
| 917 | // will not be generated. The AND (or BIT) will generate the condition codes, |
| 918 | // but they are different from CMP. |
Anton Korobeynikov | 93a7d02 | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 919 | // FIXME: since we're doing a post-processing, use a pseudoinstr here, so |
| 920 | // lowering & isel wouldn't diverge. |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 921 | bool andCC = false; |
| 922 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { |
| 923 | if (RHSC->isNullValue() && LHS.hasOneUse() && |
| 924 | (LHS.getOpcode() == ISD::AND || |
| 925 | (LHS.getOpcode() == ISD::TRUNCATE && |
| 926 | LHS.getOperand(0).getOpcode() == ISD::AND))) { |
| 927 | andCC = true; |
| 928 | } |
| 929 | } |
| 930 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
| 931 | SDValue TargetCC; |
| 932 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
| 933 | |
| 934 | // Get the condition codes directly from the status register, if its easy. |
| 935 | // Otherwise a branch will be generated. Note that the AND and BIT |
| 936 | // instructions generate different flags than CMP, the carry bit can be used |
| 937 | // for NE/EQ. |
| 938 | bool Invert = false; |
| 939 | bool Shift = false; |
| 940 | bool Convert = true; |
| 941 | switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) { |
| 942 | default: |
| 943 | Convert = false; |
| 944 | break; |
| 945 | case MSP430CC::COND_HS: |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 946 | // Res = SR & 1, no processing is required |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 947 | break; |
Anton Korobeynikov | 93a7d02 | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 948 | case MSP430CC::COND_LO: |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 949 | // Res = ~(SR & 1) |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 950 | Invert = true; |
| 951 | break; |
Anton Korobeynikov | 93a7d02 | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 952 | case MSP430CC::COND_NE: |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 953 | if (andCC) { |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 954 | // C = ~Z, thus Res = SR & 1, no processing is required |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 955 | } else { |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 956 | // Res = ~((SR >> 1) & 1) |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 957 | Shift = true; |
Anton Korobeynikov | e96503f | 2010-02-21 12:28:58 +0000 | [diff] [blame] | 958 | Invert = true; |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 959 | } |
| 960 | break; |
Anton Korobeynikov | 93a7d02 | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 961 | case MSP430CC::COND_E: |
Anton Korobeynikov | e96503f | 2010-02-21 12:28:58 +0000 | [diff] [blame] | 962 | Shift = true; |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 963 | // C = ~Z for AND instruction, thus we can put Res = ~(SR & 1), however, |
| 964 | // Res = (SR >> 1) & 1 is 1 word shorter. |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 965 | break; |
| 966 | } |
| 967 | EVT VT = Op.getValueType(); |
| 968 | SDValue One = DAG.getConstant(1, VT); |
| 969 | if (Convert) { |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 970 | SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SR, |
Anton Korobeynikov | 93a7d02 | 2010-01-15 21:18:18 +0000 | [diff] [blame] | 971 | MVT::i16, Flag); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 972 | if (Shift) |
| 973 | // FIXME: somewhere this is turned into a SRL, lower it MSP specific? |
| 974 | SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One); |
| 975 | SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One); |
| 976 | if (Invert) |
| 977 | SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One); |
| 978 | return SR; |
| 979 | } else { |
| 980 | SDValue Zero = DAG.getConstant(0, VT); |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 981 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 982 | SmallVector<SDValue, 4> Ops; |
| 983 | Ops.push_back(One); |
| 984 | Ops.push_back(Zero); |
| 985 | Ops.push_back(TargetCC); |
| 986 | Ops.push_back(Flag); |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 987 | return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, Ops); |
Anton Korobeynikov | e27e028 | 2009-12-11 23:01:29 +0000 | [diff] [blame] | 988 | } |
| 989 | } |
| 990 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 991 | SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op, |
| 992 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 993 | SDValue LHS = Op.getOperand(0); |
| 994 | SDValue RHS = Op.getOperand(1); |
| 995 | SDValue TrueV = Op.getOperand(2); |
| 996 | SDValue FalseV = Op.getOperand(3); |
| 997 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 998 | SDLoc dl (Op); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 999 | |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 1000 | SDValue TargetCC; |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 1001 | SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1002 | |
Chris Lattner | 3e5fbd7 | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 1003 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1004 | SmallVector<SDValue, 4> Ops; |
| 1005 | Ops.push_back(TrueV); |
| 1006 | Ops.push_back(FalseV); |
Anton Korobeynikov | 2983dcb | 2009-10-21 19:16:49 +0000 | [diff] [blame] | 1007 | Ops.push_back(TargetCC); |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 1008 | Ops.push_back(Flag); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1009 | |
Craig Topper | 48d114b | 2014-04-26 18:35:24 +0000 | [diff] [blame] | 1010 | return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, Ops); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1011 | } |
| 1012 | |
Anton Korobeynikov | 29747e9 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 1013 | SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1014 | SelectionDAG &DAG) const { |
Anton Korobeynikov | 29747e9 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 1015 | SDValue Val = Op.getOperand(0); |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1016 | EVT VT = Op.getValueType(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1017 | SDLoc dl(Op); |
Anton Korobeynikov | 29747e9 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 1018 | |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1019 | assert(VT == MVT::i16 && "Only support i16 for now!"); |
Anton Korobeynikov | 29747e9 | 2009-05-03 13:17:49 +0000 | [diff] [blame] | 1020 | |
| 1021 | return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT, |
| 1022 | DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val), |
| 1023 | DAG.getValueType(Val.getValueType())); |
| 1024 | } |
| 1025 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1026 | SDValue |
| 1027 | MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1028 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1029 | MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>(); |
| 1030 | int ReturnAddrIndex = FuncInfo->getRAIndex(); |
| 1031 | |
| 1032 | if (ReturnAddrIndex == 0) { |
| 1033 | // Set up a frame object for the return address. |
Eric Christopher | dc13b21 | 2014-06-27 00:37:59 +0000 | [diff] [blame] | 1034 | uint64_t SlotSize = getDataLayout()->getPointerSize(); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1035 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, |
Evan Cheng | 0664a67 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1036 | true); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1037 | FuncInfo->setRAIndex(ReturnAddrIndex); |
| 1038 | } |
| 1039 | |
| 1040 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); |
| 1041 | } |
| 1042 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1043 | SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op, |
| 1044 | SelectionDAG &DAG) const { |
Evan Cheng | 168ced9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 1045 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 1046 | MFI->setReturnAddressIsTaken(true); |
| 1047 | |
Bill Wendling | 908bf81 | 2014-01-06 00:43:20 +0000 | [diff] [blame] | 1048 | if (verifyReturnAddressArgumentIsConstant(Op, DAG)) |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 1049 | return SDValue(); |
Bill Wendling | df7dd28 | 2014-01-05 01:47:20 +0000 | [diff] [blame] | 1050 | |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1051 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1052 | SDLoc dl(Op); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1053 | |
| 1054 | if (Depth > 0) { |
| 1055 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 1056 | SDValue Offset = |
Eric Christopher | dc13b21 | 2014-06-27 00:37:59 +0000 | [diff] [blame] | 1057 | DAG.getConstant(getDataLayout()->getPointerSize(), MVT::i16); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1058 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
| 1059 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 1060 | FrameAddr, Offset), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1061 | MachinePointerInfo(), false, false, false, 0); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1062 | } |
| 1063 | |
| 1064 | // Just load the return address. |
| 1065 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
| 1066 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1067 | RetAddrFI, MachinePointerInfo(), false, false, false, 0); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1070 | SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op, |
| 1071 | SelectionDAG &DAG) const { |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1072 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 1073 | MFI->setFrameAddressIsTaken(true); |
Evan Cheng | 168ced9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 1074 | |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1075 | EVT VT = Op.getValueType(); |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1076 | SDLoc dl(Op); // FIXME probably not meaningful |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1077 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 1078 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, |
Job Noorman | eb19aea | 2014-09-10 06:58:14 +0000 | [diff] [blame] | 1079 | MSP430::FP, VT); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1080 | while (Depth--) |
Chris Lattner | 7727d05 | 2010-09-21 06:44:06 +0000 | [diff] [blame] | 1081 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, |
| 1082 | MachinePointerInfo(), |
Pete Cooper | 82cd9e8 | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1083 | false, false, false, 0); |
Anton Korobeynikov | ff4ab51 | 2009-12-07 02:28:10 +0000 | [diff] [blame] | 1084 | return FrameAddr; |
| 1085 | } |
| 1086 | |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 1087 | SDValue MSP430TargetLowering::LowerVASTART(SDValue Op, |
| 1088 | SelectionDAG &DAG) const { |
| 1089 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1090 | MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>(); |
| 1091 | |
| 1092 | // Frame index of first vararg argument |
| 1093 | SDValue FrameIndex = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 1094 | getPointerTy()); |
| 1095 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
| 1096 | |
| 1097 | // Create a store of the frame index to the location operand |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 1098 | return DAG.getStore(Op.getOperand(0), SDLoc(Op), FrameIndex, |
Anton Korobeynikov | 568afeb | 2012-11-21 17:28:27 +0000 | [diff] [blame] | 1099 | Op.getOperand(1), MachinePointerInfo(SV), |
| 1100 | false, false, 0); |
| 1101 | } |
| 1102 | |
Anton Korobeynikov | 82bedb1 | 2013-07-01 19:44:44 +0000 | [diff] [blame] | 1103 | SDValue MSP430TargetLowering::LowerJumpTable(SDValue Op, |
| 1104 | SelectionDAG &DAG) const { |
| 1105 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
| 1106 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy()); |
Anton Korobeynikov | fee796d | 2013-07-14 15:11:00 +0000 | [diff] [blame] | 1107 | return DAG.getNode(MSP430ISD::Wrapper, SDLoc(JT), |
| 1108 | getPointerTy(), Result); |
Anton Korobeynikov | 82bedb1 | 2013-07-01 19:44:44 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
Anton Korobeynikov | d3c8319 | 2009-11-07 17:15:06 +0000 | [diff] [blame] | 1111 | /// getPostIndexedAddressParts - returns true by value, base pointer and |
| 1112 | /// offset pointer and addressing mode by reference if this node can be |
| 1113 | /// combined with a load / store to form a post-indexed load / store. |
| 1114 | bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, |
| 1115 | SDValue &Base, |
| 1116 | SDValue &Offset, |
| 1117 | ISD::MemIndexedMode &AM, |
| 1118 | SelectionDAG &DAG) const { |
| 1119 | |
| 1120 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 1121 | if (LD->getExtensionType() != ISD::NON_EXTLOAD) |
| 1122 | return false; |
| 1123 | |
| 1124 | EVT VT = LD->getMemoryVT(); |
| 1125 | if (VT != MVT::i8 && VT != MVT::i16) |
| 1126 | return false; |
| 1127 | |
| 1128 | if (Op->getOpcode() != ISD::ADD) |
| 1129 | return false; |
| 1130 | |
| 1131 | if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) { |
| 1132 | uint64_t RHSC = RHS->getZExtValue(); |
| 1133 | if ((VT == MVT::i16 && RHSC != 2) || |
| 1134 | (VT == MVT::i8 && RHSC != 1)) |
| 1135 | return false; |
| 1136 | |
| 1137 | Base = Op->getOperand(0); |
| 1138 | Offset = DAG.getConstant(RHSC, VT); |
| 1139 | AM = ISD::POST_INC; |
| 1140 | return true; |
| 1141 | } |
| 1142 | |
| 1143 | return false; |
| 1144 | } |
| 1145 | |
| 1146 | |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 1147 | const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 1148 | switch (Opcode) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1149 | default: return nullptr; |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 1150 | case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG"; |
Anton Korobeynikov | 24a6316 | 2009-12-07 02:28:41 +0000 | [diff] [blame] | 1151 | case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG"; |
Anton Korobeynikov | 15a515b | 2009-05-03 13:03:33 +0000 | [diff] [blame] | 1152 | case MSP430ISD::RRA: return "MSP430ISD::RRA"; |
Anton Korobeynikov | 61763b5 | 2009-05-03 13:16:17 +0000 | [diff] [blame] | 1153 | case MSP430ISD::RLA: return "MSP430ISD::RLA"; |
| 1154 | case MSP430ISD::RRC: return "MSP430ISD::RRC"; |
Anton Korobeynikov | ec3f0b3 | 2009-05-03 13:07:54 +0000 | [diff] [blame] | 1155 | case MSP430ISD::CALL: return "MSP430ISD::CALL"; |
Anton Korobeynikov | cfc9705 | 2009-05-03 13:08:33 +0000 | [diff] [blame] | 1156 | case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper"; |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 1157 | case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC"; |
Anton Korobeynikov | 9627201 | 2009-05-03 13:12:06 +0000 | [diff] [blame] | 1158 | case MSP430ISD::CMP: return "MSP430ISD::CMP"; |
Anton Korobeynikov | 47fcd72 | 2009-05-03 13:19:09 +0000 | [diff] [blame] | 1159 | case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC"; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1160 | case MSP430ISD::SHL: return "MSP430ISD::SHL"; |
| 1161 | case MSP430ISD::SRA: return "MSP430ISD::SRA"; |
Anton Korobeynikov | 7bfc3ea | 2009-05-03 12:59:50 +0000 | [diff] [blame] | 1162 | } |
| 1163 | } |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1164 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1165 | bool MSP430TargetLowering::isTruncateFree(Type *Ty1, |
| 1166 | Type *Ty2) const { |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1167 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
Anton Korobeynikov | a6450df | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 1168 | return false; |
| 1169 | |
| 1170 | return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits()); |
| 1171 | } |
| 1172 | |
| 1173 | bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
| 1174 | if (!VT1.isInteger() || !VT2.isInteger()) |
| 1175 | return false; |
| 1176 | |
| 1177 | return (VT1.getSizeInBits() > VT2.getSizeInBits()); |
| 1178 | } |
| 1179 | |
Chris Lattner | 229907c | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1180 | bool MSP430TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const { |
Anton Korobeynikov | a6450df | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 1181 | // MSP430 implicitly zero-extends 8-bit results in 16-bit registers. |
Duncan Sands | 9dff9be | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1182 | return 0 && Ty1->isIntegerTy(8) && Ty2->isIntegerTy(16); |
Anton Korobeynikov | a6450df | 2010-01-15 21:19:43 +0000 | [diff] [blame] | 1183 | } |
| 1184 | |
| 1185 | bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { |
| 1186 | // MSP430 implicitly zero-extends 8-bit results in 16-bit registers. |
| 1187 | return 0 && VT1 == MVT::i8 && VT2 == MVT::i16; |
| 1188 | } |
| 1189 | |
Eli Bendersky | 39e7c6e | 2012-12-18 18:21:29 +0000 | [diff] [blame] | 1190 | bool MSP430TargetLowering::isZExtFree(SDValue Val, EVT VT2) const { |
| 1191 | return isZExtFree(Val.getValueType(), VT2); |
| 1192 | } |
| 1193 | |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1194 | //===----------------------------------------------------------------------===// |
| 1195 | // Other Lowering Code |
| 1196 | //===----------------------------------------------------------------------===// |
| 1197 | |
| 1198 | MachineBasicBlock* |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1199 | MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 1200 | MachineBasicBlock *BB) const { |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1201 | MachineFunction *F = BB->getParent(); |
| 1202 | MachineRegisterInfo &RI = F->getRegInfo(); |
| 1203 | DebugLoc dl = MI->getDebugLoc(); |
Eric Christopher | fbd9fba | 2015-01-29 23:46:42 +0000 | [diff] [blame] | 1204 | const TargetInstrInfo &TII = *F->getSubtarget().getInstrInfo(); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1205 | |
| 1206 | unsigned Opc; |
| 1207 | const TargetRegisterClass * RC; |
| 1208 | switch (MI->getOpcode()) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1209 | default: llvm_unreachable("Invalid shift opcode!"); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1210 | case MSP430::Shl8: |
| 1211 | Opc = MSP430::SHL8r1; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1212 | RC = &MSP430::GR8RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1213 | break; |
| 1214 | case MSP430::Shl16: |
| 1215 | Opc = MSP430::SHL16r1; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1216 | RC = &MSP430::GR16RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1217 | break; |
| 1218 | case MSP430::Sra8: |
| 1219 | Opc = MSP430::SAR8r1; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1220 | RC = &MSP430::GR8RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1221 | break; |
| 1222 | case MSP430::Sra16: |
| 1223 | Opc = MSP430::SAR16r1; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1224 | RC = &MSP430::GR16RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1225 | break; |
| 1226 | case MSP430::Srl8: |
| 1227 | Opc = MSP430::SAR8r1c; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1228 | RC = &MSP430::GR8RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1229 | break; |
| 1230 | case MSP430::Srl16: |
| 1231 | Opc = MSP430::SAR16r1c; |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1232 | RC = &MSP430::GR16RegClass; |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1233 | break; |
| 1234 | } |
| 1235 | |
| 1236 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1237 | MachineFunction::iterator I = BB; |
| 1238 | ++I; |
| 1239 | |
| 1240 | // Create loop block |
| 1241 | MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1242 | MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1243 | |
| 1244 | F->insert(I, LoopBB); |
| 1245 | F->insert(I, RemBB); |
| 1246 | |
| 1247 | // Update machine-CFG edges by transferring all successors of the current |
| 1248 | // block to the block containing instructions after shift. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1249 | RemBB->splice(RemBB->begin(), BB, std::next(MachineBasicBlock::iterator(MI)), |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1250 | BB->end()); |
| 1251 | RemBB->transferSuccessorsAndUpdatePHIs(BB); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1252 | |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1253 | // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB |
| 1254 | BB->addSuccessor(LoopBB); |
| 1255 | BB->addSuccessor(RemBB); |
| 1256 | LoopBB->addSuccessor(RemBB); |
| 1257 | LoopBB->addSuccessor(LoopBB); |
| 1258 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1259 | unsigned ShiftAmtReg = RI.createVirtualRegister(&MSP430::GR8RegClass); |
| 1260 | unsigned ShiftAmtReg2 = RI.createVirtualRegister(&MSP430::GR8RegClass); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1261 | unsigned ShiftReg = RI.createVirtualRegister(RC); |
| 1262 | unsigned ShiftReg2 = RI.createVirtualRegister(RC); |
| 1263 | unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg(); |
| 1264 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 1265 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 1266 | |
| 1267 | // BB: |
| 1268 | // cmp 0, N |
| 1269 | // je RemBB |
Anton Korobeynikov | cefa7ad | 2010-01-15 01:29:49 +0000 | [diff] [blame] | 1270 | BuildMI(BB, dl, TII.get(MSP430::CMP8ri)) |
| 1271 | .addReg(ShiftAmtSrcReg).addImm(0); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1272 | BuildMI(BB, dl, TII.get(MSP430::JCC)) |
| 1273 | .addMBB(RemBB) |
| 1274 | .addImm(MSP430CC::COND_E); |
| 1275 | |
| 1276 | // LoopBB: |
| 1277 | // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB] |
| 1278 | // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB] |
| 1279 | // ShiftReg2 = shift ShiftReg |
| 1280 | // ShiftAmt2 = ShiftAmt - 1; |
| 1281 | BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg) |
| 1282 | .addReg(SrcReg).addMBB(BB) |
| 1283 | .addReg(ShiftReg2).addMBB(LoopBB); |
| 1284 | BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg) |
| 1285 | .addReg(ShiftAmtSrcReg).addMBB(BB) |
| 1286 | .addReg(ShiftAmtReg2).addMBB(LoopBB); |
| 1287 | BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2) |
| 1288 | .addReg(ShiftReg); |
| 1289 | BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2) |
| 1290 | .addReg(ShiftAmtReg).addImm(1); |
| 1291 | BuildMI(LoopBB, dl, TII.get(MSP430::JCC)) |
| 1292 | .addMBB(LoopBB) |
| 1293 | .addImm(MSP430CC::COND_NE); |
| 1294 | |
| 1295 | // RemBB: |
| 1296 | // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB] |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1297 | BuildMI(*RemBB, RemBB->begin(), dl, TII.get(MSP430::PHI), DstReg) |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1298 | .addReg(SrcReg).addMBB(BB) |
| 1299 | .addReg(ShiftReg2).addMBB(LoopBB); |
| 1300 | |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1301 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1302 | return RemBB; |
| 1303 | } |
| 1304 | |
| 1305 | MachineBasicBlock* |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1306 | MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 1307 | MachineBasicBlock *BB) const { |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1308 | unsigned Opc = MI->getOpcode(); |
| 1309 | |
| 1310 | if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 || |
| 1311 | Opc == MSP430::Sra8 || Opc == MSP430::Sra16 || |
| 1312 | Opc == MSP430::Srl8 || Opc == MSP430::Srl16) |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 1313 | return EmitShiftInstr(MI, BB); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1314 | |
Eric Christopher | fbd9fba | 2015-01-29 23:46:42 +0000 | [diff] [blame] | 1315 | const TargetInstrInfo &TII = *BB->getParent()->getSubtarget().getInstrInfo(); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1316 | DebugLoc dl = MI->getDebugLoc(); |
Anton Korobeynikov | d8f3209 | 2009-12-12 18:55:37 +0000 | [diff] [blame] | 1317 | |
| 1318 | assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) && |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1319 | "Unexpected instr type to insert"); |
| 1320 | |
| 1321 | // To "insert" a SELECT instruction, we actually have to insert the diamond |
| 1322 | // control-flow pattern. The incoming instruction knows the destination vreg |
| 1323 | // to set, the condition code register to branch on, the true/false values to |
| 1324 | // select between, and a branch opcode to use. |
| 1325 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1326 | MachineFunction::iterator I = BB; |
| 1327 | ++I; |
| 1328 | |
| 1329 | // thisMBB: |
| 1330 | // ... |
| 1331 | // TrueVal = ... |
| 1332 | // cmpTY ccX, r1, r2 |
| 1333 | // jCC copy1MBB |
| 1334 | // fallthrough --> copy0MBB |
| 1335 | MachineBasicBlock *thisMBB = BB; |
| 1336 | MachineFunction *F = BB->getParent(); |
| 1337 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1338 | MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1339 | F->insert(I, copy0MBB); |
| 1340 | F->insert(I, copy1MBB); |
| 1341 | // Update machine-CFG edges by transferring all successors of the current |
| 1342 | // block to the new block which will contain the Phi node for the select. |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1343 | copy1MBB->splice(copy1MBB->begin(), BB, |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1344 | std::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1345 | copy1MBB->transferSuccessorsAndUpdatePHIs(BB); |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1346 | // Next, add the true and fallthrough blocks as its successors. |
| 1347 | BB->addSuccessor(copy0MBB); |
| 1348 | BB->addSuccessor(copy1MBB); |
| 1349 | |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1350 | BuildMI(BB, dl, TII.get(MSP430::JCC)) |
| 1351 | .addMBB(copy1MBB) |
| 1352 | .addImm(MI->getOperand(3).getImm()); |
| 1353 | |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1354 | // copy0MBB: |
| 1355 | // %FalseValue = ... |
| 1356 | // # fallthrough to copy1MBB |
| 1357 | BB = copy0MBB; |
| 1358 | |
| 1359 | // Update machine-CFG edges |
| 1360 | BB->addSuccessor(copy1MBB); |
| 1361 | |
| 1362 | // copy1MBB: |
| 1363 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 1364 | // ... |
| 1365 | BB = copy1MBB; |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1366 | BuildMI(*BB, BB->begin(), dl, TII.get(MSP430::PHI), |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1367 | MI->getOperand(0).getReg()) |
| 1368 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB) |
| 1369 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB); |
| 1370 | |
Dan Gohman | 3439629 | 2010-07-06 20:24:04 +0000 | [diff] [blame] | 1371 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Anton Korobeynikov | b6321e15 | 2009-05-03 13:12:23 +0000 | [diff] [blame] | 1372 | return BB; |
| 1373 | } |