| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- R600ExpandSpecialInstrs.cpp - Expand special instructions ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// Vector, Reduction, and Cube instructions need to fill the entire instruction |
| 12 | /// group to work correctly. This pass expands these individual instructions |
| 13 | /// into several instructions that will completely fill the instruction group. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
| 17 | #include "AMDGPU.h" |
| Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 18 | #include "AMDGPUSubtarget.h" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | #include "R600Defines.h" |
| 20 | #include "R600InstrInfo.h" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 21 | #include "R600MachineFunctionInfo.h" |
| Chandler Carruth | be81023 | 2013-01-02 10:22:59 +0000 | [diff] [blame] | 22 | #include "R600RegisterInfo.h" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 24 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 26 | |
| 27 | using namespace llvm; |
| 28 | |
| Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 29 | #define DEBUG_TYPE "r600-expand-special-instrs" |
| 30 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 31 | namespace { |
| 32 | |
| 33 | class R600ExpandSpecialInstrsPass : public MachineFunctionPass { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 34 | private: |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 35 | const R600InstrInfo *TII; |
| 36 | |
| Vincent Lejeune | f92d64d | 2013-12-10 14:43:27 +0000 | [diff] [blame] | 37 | void SetFlagInNewMI(MachineInstr *NewMI, const MachineInstr *OldMI, |
| 38 | unsigned Op); |
| 39 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 40 | public: |
| Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 41 | static char ID; |
| 42 | |
| Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 43 | R600ExpandSpecialInstrsPass() : MachineFunctionPass(ID), |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 44 | TII(nullptr) { } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 45 | |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 46 | bool runOnMachineFunction(MachineFunction &MF) override; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 47 | |
| Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 48 | StringRef getPassName() const override { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | return "R600 Expand special instructions pass"; |
| 50 | } |
| 51 | }; |
| 52 | |
| 53 | } // End anonymous namespace |
| 54 | |
| Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 55 | INITIALIZE_PASS_BEGIN(R600ExpandSpecialInstrsPass, DEBUG_TYPE, |
| 56 | "R600 Expand Special Instrs", false, false) |
| 57 | INITIALIZE_PASS_END(R600ExpandSpecialInstrsPass, DEBUG_TYPE, |
| 58 | "R600ExpandSpecialInstrs", false, false) |
| 59 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 60 | char R600ExpandSpecialInstrsPass::ID = 0; |
| 61 | |
| Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 62 | char &llvm::R600ExpandSpecialInstrsPassID = R600ExpandSpecialInstrsPass::ID; |
| 63 | |
| Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 64 | FunctionPass *llvm::createR600ExpandSpecialInstrsPass() { |
| 65 | return new R600ExpandSpecialInstrsPass(); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 66 | } |
| 67 | |
| Vincent Lejeune | f92d64d | 2013-12-10 14:43:27 +0000 | [diff] [blame] | 68 | void R600ExpandSpecialInstrsPass::SetFlagInNewMI(MachineInstr *NewMI, |
| 69 | const MachineInstr *OldMI, unsigned Op) { |
| 70 | int OpIdx = TII->getOperandIdx(*OldMI, Op); |
| 71 | if (OpIdx > -1) { |
| 72 | uint64_t Val = OldMI->getOperand(OpIdx).getImm(); |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 73 | TII->setImmOperand(*NewMI, Op, Val); |
| Vincent Lejeune | f92d64d | 2013-12-10 14:43:27 +0000 | [diff] [blame] | 74 | } |
| 75 | } |
| 76 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 77 | bool R600ExpandSpecialInstrsPass::runOnMachineFunction(MachineFunction &MF) { |
| Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 78 | const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>(); |
| 79 | TII = ST.getInstrInfo(); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 80 | |
| 81 | const R600RegisterInfo &TRI = TII->getRegisterInfo(); |
| 82 | |
| 83 | for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end(); |
| 84 | BB != BB_E; ++BB) { |
| 85 | MachineBasicBlock &MBB = *BB; |
| 86 | MachineBasicBlock::iterator I = MBB.begin(); |
| 87 | while (I != MBB.end()) { |
| 88 | MachineInstr &MI = *I; |
| Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 89 | I = std::next(I); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 90 | |
| Tom Stellard | 8f9fc20 | 2013-11-15 00:12:45 +0000 | [diff] [blame] | 91 | // Expand LDS_*_RET instructions |
| 92 | if (TII->isLDSRetInstr(MI.getOpcode())) { |
| 93 | int DstIdx = TII->getOperandIdx(MI.getOpcode(), AMDGPU::OpName::dst); |
| 94 | assert(DstIdx != -1); |
| 95 | MachineOperand &DstOp = MI.getOperand(DstIdx); |
| 96 | MachineInstr *Mov = TII->buildMovInstr(&MBB, I, |
| 97 | DstOp.getReg(), AMDGPU::OQAP); |
| 98 | DstOp.setReg(AMDGPU::OQAP); |
| 99 | int LDSPredSelIdx = TII->getOperandIdx(MI.getOpcode(), |
| 100 | AMDGPU::OpName::pred_sel); |
| 101 | int MovPredSelIdx = TII->getOperandIdx(Mov->getOpcode(), |
| 102 | AMDGPU::OpName::pred_sel); |
| 103 | // Copy the pred_sel bit |
| 104 | Mov->getOperand(MovPredSelIdx).setReg( |
| 105 | MI.getOperand(LDSPredSelIdx).getReg()); |
| 106 | } |
| 107 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 108 | switch (MI.getOpcode()) { |
| 109 | default: break; |
| 110 | // Expand PRED_X to one of the PRED_SET instructions. |
| 111 | case AMDGPU::PRED_X: { |
| 112 | uint64_t Flags = MI.getOperand(3).getImm(); |
| 113 | // The native opcode used by PRED_X is stored as an immediate in the |
| 114 | // third operand. |
| 115 | MachineInstr *PredSet = TII->buildDefaultInstruction(MBB, I, |
| 116 | MI.getOperand(2).getImm(), // opcode |
| 117 | MI.getOperand(0).getReg(), // dst |
| 118 | MI.getOperand(1).getReg(), // src0 |
| 119 | AMDGPU::ZERO); // src1 |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 120 | TII->addFlag(*PredSet, 0, MO_FLAG_MASK); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 121 | if (Flags & MO_FLAG_PUSH) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 122 | TII->setImmOperand(*PredSet, AMDGPU::OpName::update_exec_mask, 1); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 123 | } else { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 124 | TII->setImmOperand(*PredSet, AMDGPU::OpName::update_pred, 1); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 125 | } |
| 126 | MI.eraseFromParent(); |
| 127 | continue; |
| 128 | } |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 129 | case AMDGPU::DOT_4: { |
| 130 | |
| 131 | const R600RegisterInfo &TRI = TII->getRegisterInfo(); |
| 132 | |
| 133 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 134 | unsigned DstBase = TRI.getEncodingValue(DstReg) & HW_REG_MASK; |
| 135 | |
| 136 | for (unsigned Chan = 0; Chan < 4; ++Chan) { |
| 137 | bool Mask = (Chan != TRI.getHWRegChan(DstReg)); |
| 138 | unsigned SubDstReg = |
| 139 | AMDGPU::R600_TReg32RegClass.getRegister((DstBase * 4) + Chan); |
| 140 | MachineInstr *BMI = |
| 141 | TII->buildSlotOfVectorInstruction(MBB, &MI, Chan, SubDstReg); |
| 142 | if (Chan > 0) { |
| 143 | BMI->bundleWithPred(); |
| 144 | } |
| 145 | if (Mask) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 146 | TII->addFlag(*BMI, 0, MO_FLAG_MASK); |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 147 | } |
| 148 | if (Chan != 3) |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 149 | TII->addFlag(*BMI, 0, MO_FLAG_NOT_LAST); |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 150 | unsigned Opcode = BMI->getOpcode(); |
| 151 | // While not strictly necessary from hw point of view, we force |
| 152 | // all src operands of a dot4 inst to belong to the same slot. |
| 153 | unsigned Src0 = BMI->getOperand( |
| Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 154 | TII->getOperandIdx(Opcode, AMDGPU::OpName::src0)) |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 155 | .getReg(); |
| 156 | unsigned Src1 = BMI->getOperand( |
| Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 157 | TII->getOperandIdx(Opcode, AMDGPU::OpName::src1)) |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 158 | .getReg(); |
| Rafael Espindola | f568827 | 2013-05-22 01:29:38 +0000 | [diff] [blame] | 159 | (void) Src0; |
| 160 | (void) Src1; |
| Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 161 | if ((TRI.getEncodingValue(Src0) & 0xff) < 127 && |
| 162 | (TRI.getEncodingValue(Src1) & 0xff) < 127) |
| 163 | assert(TRI.getHWRegChan(Src0) == TRI.getHWRegChan(Src1)); |
| Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 164 | } |
| 165 | MI.eraseFromParent(); |
| 166 | continue; |
| 167 | } |
| Tom Stellard | 41afe6a | 2013-02-05 17:09:14 +0000 | [diff] [blame] | 168 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 169 | |
| 170 | bool IsReduction = TII->isReductionOp(MI.getOpcode()); |
| 171 | bool IsVector = TII->isVector(MI); |
| 172 | bool IsCube = TII->isCubeOp(MI.getOpcode()); |
| 173 | if (!IsReduction && !IsVector && !IsCube) { |
| 174 | continue; |
| 175 | } |
| 176 | |
| 177 | // Expand the instruction |
| 178 | // |
| 179 | // Reduction instructions: |
| 180 | // T0_X = DP4 T1_XYZW, T2_XYZW |
| 181 | // becomes: |
| 182 | // TO_X = DP4 T1_X, T2_X |
| 183 | // TO_Y (write masked) = DP4 T1_Y, T2_Y |
| 184 | // TO_Z (write masked) = DP4 T1_Z, T2_Z |
| 185 | // TO_W (write masked) = DP4 T1_W, T2_W |
| 186 | // |
| 187 | // Vector instructions: |
| 188 | // T0_X = MULLO_INT T1_X, T2_X |
| 189 | // becomes: |
| 190 | // T0_X = MULLO_INT T1_X, T2_X |
| 191 | // T0_Y (write masked) = MULLO_INT T1_X, T2_X |
| 192 | // T0_Z (write masked) = MULLO_INT T1_X, T2_X |
| 193 | // T0_W (write masked) = MULLO_INT T1_X, T2_X |
| 194 | // |
| 195 | // Cube instructions: |
| 196 | // T0_XYZW = CUBE T1_XYZW |
| 197 | // becomes: |
| 198 | // TO_X = CUBE T1_Z, T1_Y |
| 199 | // T0_Y = CUBE T1_Z, T1_X |
| 200 | // T0_Z = CUBE T1_X, T1_Z |
| 201 | // T0_W = CUBE T1_Y, T1_Z |
| 202 | for (unsigned Chan = 0; Chan < 4; Chan++) { |
| 203 | unsigned DstReg = MI.getOperand( |
| Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 204 | TII->getOperandIdx(MI, AMDGPU::OpName::dst)).getReg(); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 205 | unsigned Src0 = MI.getOperand( |
| Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 206 | TII->getOperandIdx(MI, AMDGPU::OpName::src0)).getReg(); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 207 | unsigned Src1 = 0; |
| 208 | |
| 209 | // Determine the correct source registers |
| 210 | if (!IsCube) { |
| Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 211 | int Src1Idx = TII->getOperandIdx(MI, AMDGPU::OpName::src1); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 212 | if (Src1Idx != -1) { |
| 213 | Src1 = MI.getOperand(Src1Idx).getReg(); |
| 214 | } |
| 215 | } |
| 216 | if (IsReduction) { |
| 217 | unsigned SubRegIndex = TRI.getSubRegFromChannel(Chan); |
| 218 | Src0 = TRI.getSubReg(Src0, SubRegIndex); |
| 219 | Src1 = TRI.getSubReg(Src1, SubRegIndex); |
| 220 | } else if (IsCube) { |
| 221 | static const int CubeSrcSwz[] = {2, 2, 0, 1}; |
| 222 | unsigned SubRegIndex0 = TRI.getSubRegFromChannel(CubeSrcSwz[Chan]); |
| 223 | unsigned SubRegIndex1 = TRI.getSubRegFromChannel(CubeSrcSwz[3 - Chan]); |
| 224 | Src1 = TRI.getSubReg(Src0, SubRegIndex1); |
| 225 | Src0 = TRI.getSubReg(Src0, SubRegIndex0); |
| 226 | } |
| 227 | |
| 228 | // Determine the correct destination registers; |
| 229 | bool Mask = false; |
| 230 | bool NotLast = true; |
| 231 | if (IsCube) { |
| 232 | unsigned SubRegIndex = TRI.getSubRegFromChannel(Chan); |
| 233 | DstReg = TRI.getSubReg(DstReg, SubRegIndex); |
| 234 | } else { |
| 235 | // Mask the write if the original instruction does not write to |
| 236 | // the current Channel. |
| 237 | Mask = (Chan != TRI.getHWRegChan(DstReg)); |
| 238 | unsigned DstBase = TRI.getEncodingValue(DstReg) & HW_REG_MASK; |
| 239 | DstReg = AMDGPU::R600_TReg32RegClass.getRegister((DstBase * 4) + Chan); |
| 240 | } |
| 241 | |
| 242 | // Set the IsLast bit |
| 243 | NotLast = (Chan != 3 ); |
| 244 | |
| 245 | // Add the new instruction |
| 246 | unsigned Opcode = MI.getOpcode(); |
| 247 | switch (Opcode) { |
| 248 | case AMDGPU::CUBE_r600_pseudo: |
| 249 | Opcode = AMDGPU::CUBE_r600_real; |
| 250 | break; |
| 251 | case AMDGPU::CUBE_eg_pseudo: |
| 252 | Opcode = AMDGPU::CUBE_eg_real; |
| 253 | break; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 254 | default: |
| 255 | break; |
| 256 | } |
| 257 | |
| 258 | MachineInstr *NewMI = |
| 259 | TII->buildDefaultInstruction(MBB, I, Opcode, DstReg, Src0, Src1); |
| 260 | |
| Jakob Stoklund Olesen | 436eea9 | 2012-12-13 00:59:38 +0000 | [diff] [blame] | 261 | if (Chan != 0) |
| 262 | NewMI->bundleWithPred(); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 263 | if (Mask) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 264 | TII->addFlag(*NewMI, 0, MO_FLAG_MASK); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 265 | } |
| 266 | if (NotLast) { |
| Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 267 | TII->addFlag(*NewMI, 0, MO_FLAG_NOT_LAST); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 268 | } |
| Vincent Lejeune | f92d64d | 2013-12-10 14:43:27 +0000 | [diff] [blame] | 269 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::clamp); |
| 270 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::literal); |
| 271 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src0_abs); |
| 272 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src1_abs); |
| 273 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src0_neg); |
| 274 | SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src1_neg); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 275 | } |
| 276 | MI.eraseFromParent(); |
| 277 | } |
| 278 | } |
| 279 | return false; |
| 280 | } |