blob: 3fbdc847eda43f94433f11b1b25cc7e89063441b [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Sam Kolton1048fb12016-03-31 14:15:04 +0000201 }
202
203 // Reinitialize Bytes as DPP64 could have eaten too much
204 Bytes = Bytes_.slice(0, MaxInstBytesNum);
205
206 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000207 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000208 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000209 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
210 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000211
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000212 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
213 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000214
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000215 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000216 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000217 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
218 if (Res) break;
219
220 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000221 if (Res) break;
222
223 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000224 } while (false);
225
Matt Arsenault678e1112017-04-10 17:58:06 +0000226 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
227 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
228 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
229 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000230 insertNamedMCOperand(MI, MCOperand::createImm(0),
231 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000232 }
233
Sam Kolton549c89d2017-06-21 08:53:38 +0000234 if (Res && IsSDWA)
235 Res = convertSDWAInst(MI);
236
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000237 Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
238 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000239}
240
Sam Kolton549c89d2017-06-21 08:53:38 +0000241DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
242 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
243 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
244 // VOPC - insert clamp
245 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
246 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
247 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
248 if (SDst != -1) {
249 // VOPC - insert VCC register as sdst
250 insertNamedMCOperand(MI, MCOperand::createReg(AMDGPU::VCC),
251 AMDGPU::OpName::sdst);
252 } else {
253 // VOP1/2 - insert omod if present in instruction
254 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
255 }
256 }
257 return MCDisassembler::Success;
258}
259
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000260const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
261 return getContext().getRegisterInfo()->
262 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000263}
264
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000265inline
266MCOperand AMDGPUDisassembler::errOperand(unsigned V,
267 const Twine& ErrMsg) const {
268 *CommentStream << "Error: " + ErrMsg;
269
270 // ToDo: add support for error operands to MCInst.h
271 // return MCOperand::createError(V);
272 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000273}
274
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000275inline
276MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
277 return MCOperand::createReg(RegId);
Tom Stellarde1818af2016-02-18 03:42:32 +0000278}
279
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000280inline
281MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
282 unsigned Val) const {
283 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
284 if (Val >= RegCl.getNumRegs())
285 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
286 ": unknown register " + Twine(Val));
287 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000288}
289
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000290inline
291MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
292 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000293 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000294 // Valery: here we accepting as much as we can, let assembler sort it out
295 int shift = 0;
296 switch (SRegClassID) {
297 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000298 case AMDGPU::TTMP_32RegClassID:
299 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000300 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000301 case AMDGPU::TTMP_64RegClassID:
302 shift = 1;
303 break;
304 case AMDGPU::SGPR_128RegClassID:
305 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000306 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
307 // this bundle?
308 case AMDGPU::SReg_256RegClassID:
309 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
310 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000311 case AMDGPU::SReg_512RegClassID:
312 shift = 2;
313 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000314 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
315 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000316 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000317 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000318 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000319
320 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000321 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
322 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000323 }
324
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000325 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000326}
327
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000328MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000329 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000330}
331
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000332MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000333 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000334}
335
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000336MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
337 return decodeSrcOp(OPW128, Val);
338}
339
Matt Arsenault4bd72362016-12-10 00:39:12 +0000340MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
341 return decodeSrcOp(OPW16, Val);
342}
343
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000344MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
345 return decodeSrcOp(OPWV216, Val);
346}
347
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000348MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000349 // Some instructions have operand restrictions beyond what the encoding
350 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
351 // high bit.
352 Val &= 255;
353
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000354 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
355}
356
357MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
358 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
359}
360
361MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
362 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
363}
364
365MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
366 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
367}
368
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000369MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
370 // table-gen generated disassembler doesn't care about operand types
371 // leaving only registry class so SSrc_32 operand turns into SReg_32
372 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000373 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000374}
375
Matt Arsenault640c44b2016-11-29 19:39:53 +0000376MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
377 unsigned Val) const {
378 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000379 return decodeOperand_SReg_32(Val);
380}
381
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000382MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
383 unsigned Val) const {
384 // SReg_32_XM0 is SReg_32 without EXEC_HI
385 return decodeOperand_SReg_32(Val);
386}
387
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000388MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000389 return decodeSrcOp(OPW64, Val);
390}
391
392MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000393 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000394}
395
396MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000397 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000398}
399
400MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
401 return createSRegOperand(AMDGPU::SReg_256RegClassID, Val);
402}
403
404MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
405 return createSRegOperand(AMDGPU::SReg_512RegClassID, Val);
406}
407
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000408MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000409 // For now all literal constants are supposed to be unsigned integer
410 // ToDo: deal with signed/unsigned 64-bit integer constants
411 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000412 if (!HasLiteral) {
413 if (Bytes.size() < 4) {
414 return errOperand(0, "cannot read literal, inst bytes left " +
415 Twine(Bytes.size()));
416 }
417 HasLiteral = true;
418 Literal = eatBytes<uint32_t>(Bytes);
419 }
420 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000421}
422
423MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000424 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000425
Artem Tamazov212a2512016-05-24 12:05:16 +0000426 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
427 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
428 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
429 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
430 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000431}
432
Matt Arsenault4bd72362016-12-10 00:39:12 +0000433static int64_t getInlineImmVal32(unsigned Imm) {
434 switch (Imm) {
435 case 240:
436 return FloatToBits(0.5f);
437 case 241:
438 return FloatToBits(-0.5f);
439 case 242:
440 return FloatToBits(1.0f);
441 case 243:
442 return FloatToBits(-1.0f);
443 case 244:
444 return FloatToBits(2.0f);
445 case 245:
446 return FloatToBits(-2.0f);
447 case 246:
448 return FloatToBits(4.0f);
449 case 247:
450 return FloatToBits(-4.0f);
451 case 248: // 1 / (2 * PI)
452 return 0x3e22f983;
453 default:
454 llvm_unreachable("invalid fp inline imm");
455 }
456}
457
458static int64_t getInlineImmVal64(unsigned Imm) {
459 switch (Imm) {
460 case 240:
461 return DoubleToBits(0.5);
462 case 241:
463 return DoubleToBits(-0.5);
464 case 242:
465 return DoubleToBits(1.0);
466 case 243:
467 return DoubleToBits(-1.0);
468 case 244:
469 return DoubleToBits(2.0);
470 case 245:
471 return DoubleToBits(-2.0);
472 case 246:
473 return DoubleToBits(4.0);
474 case 247:
475 return DoubleToBits(-4.0);
476 case 248: // 1 / (2 * PI)
477 return 0x3fc45f306dc9c882;
478 default:
479 llvm_unreachable("invalid fp inline imm");
480 }
481}
482
483static int64_t getInlineImmVal16(unsigned Imm) {
484 switch (Imm) {
485 case 240:
486 return 0x3800;
487 case 241:
488 return 0xB800;
489 case 242:
490 return 0x3C00;
491 case 243:
492 return 0xBC00;
493 case 244:
494 return 0x4000;
495 case 245:
496 return 0xC000;
497 case 246:
498 return 0x4400;
499 case 247:
500 return 0xC400;
501 case 248: // 1 / (2 * PI)
502 return 0x3118;
503 default:
504 llvm_unreachable("invalid fp inline imm");
505 }
506}
507
508MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000509 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
510 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000511
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000512 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000513 switch (Width) {
514 case OPW32:
515 return MCOperand::createImm(getInlineImmVal32(Imm));
516 case OPW64:
517 return MCOperand::createImm(getInlineImmVal64(Imm));
518 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000519 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000520 return MCOperand::createImm(getInlineImmVal16(Imm));
521 default:
522 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000523 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000524}
525
Artem Tamazov212a2512016-05-24 12:05:16 +0000526unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000527 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000528
Artem Tamazov212a2512016-05-24 12:05:16 +0000529 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
530 switch (Width) {
531 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000532 case OPW32:
533 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000534 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000535 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000536 case OPW64: return VReg_64RegClassID;
537 case OPW128: return VReg_128RegClassID;
538 }
539}
540
541unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
542 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000543
Artem Tamazov212a2512016-05-24 12:05:16 +0000544 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
545 switch (Width) {
546 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000547 case OPW32:
548 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000549 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000550 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000551 case OPW64: return SGPR_64RegClassID;
552 case OPW128: return SGPR_128RegClassID;
553 }
554}
555
556unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
557 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000558
Artem Tamazov212a2512016-05-24 12:05:16 +0000559 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
560 switch (Width) {
561 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000562 case OPW32:
563 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000564 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000565 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000566 case OPW64: return TTMP_64RegClassID;
567 case OPW128: return TTMP_128RegClassID;
568 }
569}
570
571MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
572 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000573
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000574 assert(Val < 512); // enum9
575
Artem Tamazov212a2512016-05-24 12:05:16 +0000576 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
577 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
578 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000579 if (Val <= SGPR_MAX) {
580 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000581 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
582 }
583 if (TTMP_MIN <= Val && Val <= TTMP_MAX) {
584 return createSRegOperand(getTtmpClassId(Width), Val - TTMP_MIN);
585 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000586
Artem Tamazov212a2512016-05-24 12:05:16 +0000587 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000588 return decodeIntImmed(Val);
589
Artem Tamazov212a2512016-05-24 12:05:16 +0000590 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000591 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000592
Artem Tamazov212a2512016-05-24 12:05:16 +0000593 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000594 return decodeLiteralConstant();
595
Matt Arsenault4bd72362016-12-10 00:39:12 +0000596 switch (Width) {
597 case OPW32:
598 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000599 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000600 return decodeSpecialReg32(Val);
601 case OPW64:
602 return decodeSpecialReg64(Val);
603 default:
604 llvm_unreachable("unexpected immediate type");
605 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000606}
607
608MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
609 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000610
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000611 switch (Val) {
612 case 102: return createRegOperand(getMCReg(FLAT_SCR_LO, STI));
613 case 103: return createRegOperand(getMCReg(FLAT_SCR_HI, STI));
614 // ToDo: no support for xnack_mask_lo/_hi register
615 case 104:
616 case 105: break;
617 case 106: return createRegOperand(VCC_LO);
618 case 107: return createRegOperand(VCC_HI);
Artem Tamazov212a2512016-05-24 12:05:16 +0000619 case 108: return createRegOperand(TBA_LO);
620 case 109: return createRegOperand(TBA_HI);
621 case 110: return createRegOperand(TMA_LO);
622 case 111: return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000623 case 124: return createRegOperand(M0);
624 case 126: return createRegOperand(EXEC_LO);
625 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000626 case 235: return createRegOperand(SRC_SHARED_BASE);
627 case 236: return createRegOperand(SRC_SHARED_LIMIT);
628 case 237: return createRegOperand(SRC_PRIVATE_BASE);
629 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
630 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000631 // ToDo: no support for vccz register
632 case 251: break;
633 // ToDo: no support for execz register
634 case 252: break;
635 case 253: return createRegOperand(SCC);
636 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000637 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000638 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000639}
640
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000641MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
642 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000643
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000644 switch (Val) {
645 case 102: return createRegOperand(getMCReg(FLAT_SCR, STI));
646 case 106: return createRegOperand(VCC);
Artem Tamazov212a2512016-05-24 12:05:16 +0000647 case 108: return createRegOperand(TBA);
648 case 110: return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000649 case 126: return createRegOperand(EXEC);
650 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000651 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000652 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000653}
654
Sam Kolton549c89d2017-06-21 08:53:38 +0000655MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
656 unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000657 using namespace AMDGPU::SDWA;
658
Sam Kolton549c89d2017-06-21 08:53:38 +0000659 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000660 // XXX: static_cast<int> is needed to avoid stupid warning:
661 // compare with unsigned is always true
662 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000663 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
664 return createRegOperand(getVgprClassId(Width),
665 Val - SDWA9EncValues::SRC_VGPR_MIN);
666 }
667 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
668 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
669 return createSRegOperand(getSgprClassId(Width),
670 Val - SDWA9EncValues::SRC_SGPR_MIN);
671 }
672
673 return decodeSpecialReg32(Val - SDWA9EncValues::SRC_SGPR_MIN);
674 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
675 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000676 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000677 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000678}
679
Sam Kolton549c89d2017-06-21 08:53:38 +0000680MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
681 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000682}
683
Sam Kolton549c89d2017-06-21 08:53:38 +0000684MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
685 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000686}
687
Sam Kolton549c89d2017-06-21 08:53:38 +0000688MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000689 using namespace AMDGPU::SDWA;
690
Sam Kolton549c89d2017-06-21 08:53:38 +0000691 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
692 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000693 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
694 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
695 if (Val > AMDGPU::EncValues::SGPR_MAX) {
696 return decodeSpecialReg64(Val);
697 } else {
698 return createSRegOperand(getSgprClassId(OPW64), Val);
699 }
700 } else {
701 return createRegOperand(AMDGPU::VCC);
702 }
703}
704
Sam Kolton3381d7a2016-10-06 13:46:08 +0000705//===----------------------------------------------------------------------===//
706// AMDGPUSymbolizer
707//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000708
Sam Kolton3381d7a2016-10-06 13:46:08 +0000709// Try to find symbol name for specified label
710bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
711 raw_ostream &/*cStream*/, int64_t Value,
712 uint64_t /*Address*/, bool IsBranch,
713 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000714 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
715 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000716
717 if (!IsBranch) {
718 return false;
719 }
720
721 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
722 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
723 [Value](const SymbolInfoTy& Val) {
724 return std::get<0>(Val) == static_cast<uint64_t>(Value)
725 && std::get<2>(Val) == ELF::STT_NOTYPE;
726 });
727 if (Result != Symbols->end()) {
728 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
729 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
730 Inst.addOperand(MCOperand::createExpr(Add));
731 return true;
732 }
733 return false;
734}
735
Matt Arsenault92b355b2016-11-15 19:34:37 +0000736void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
737 int64_t Value,
738 uint64_t Address) {
739 llvm_unreachable("unimplemented");
740}
741
Sam Kolton3381d7a2016-10-06 13:46:08 +0000742//===----------------------------------------------------------------------===//
743// Initialization
744//===----------------------------------------------------------------------===//
745
746static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
747 LLVMOpInfoCallback /*GetOpInfo*/,
748 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000749 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000750 MCContext *Ctx,
751 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
752 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
753}
754
Tom Stellarde1818af2016-02-18 03:42:32 +0000755static MCDisassembler *createAMDGPUDisassembler(const Target &T,
756 const MCSubtargetInfo &STI,
757 MCContext &Ctx) {
758 return new AMDGPUDisassembler(STI, Ctx);
759}
760
761extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000762 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
763 createAMDGPUDisassembler);
764 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
765 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000766}