Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI %s |
Matt Arsenault | 7aad8fd | 2017-01-24 22:02:15 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 3 | |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 4 | declare i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* nocapture, i32, i32, i32, i1) #2 |
| 5 | declare i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* nocapture, i32, i32, i32, i1) #2 |
| 6 | declare i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* nocapture, i32, i32, i32, i1) #2 |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 7 | |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 8 | declare i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* nocapture, i64, i32, i32, i1) #2 |
| 9 | declare i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* nocapture, i64, i32, i32, i1) #2 |
| 10 | declare i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* nocapture, i64, i32, i32, i1) #2 |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 11 | |
| 12 | declare i32 @llvm.amdgcn.workitem.id.x() #1 |
| 13 | |
| 14 | ; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32: |
| 15 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 16 | ; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 17 | define amdgpu_kernel void @lds_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 18 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 19 | store i32 %result, i32 addrspace(1)* %out |
| 20 | ret void |
| 21 | } |
| 22 | |
| 23 | ; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32_offset: |
| 24 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 25 | ; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]] offset:16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 26 | define amdgpu_kernel void @lds_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 27 | %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 28 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 29 | store i32 %result, i32 addrspace(1)* %out |
| 30 | ret void |
| 31 | } |
| 32 | |
| 33 | ; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i32: |
| 34 | ; GCN: s_load_dword [[SPTR:s[0-9]+]], |
| 35 | ; GCN: v_mov_b32_e32 [[DATA:v[0-9]+]], 4 |
| 36 | ; GCN: v_mov_b32_e32 [[VPTR:v[0-9]+]], [[SPTR]] |
| 37 | ; GCN: ds_inc_u32 [[VPTR]], [[DATA]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 38 | define amdgpu_kernel void @lds_atomic_inc_noret_i32(i32 addrspace(3)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 39 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 40 | ret void |
| 41 | } |
| 42 | |
| 43 | ; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i32_offset: |
| 44 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 45 | ; GCN: ds_inc_u32 v{{[0-9]+}}, [[K]] offset:16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 46 | define amdgpu_kernel void @lds_atomic_inc_noret_i32_offset(i32 addrspace(3)* %ptr) nounwind { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 47 | %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 48 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 49 | ret void |
| 50 | } |
| 51 | |
| 52 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i32: |
| 53 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 54 | ; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 55 | define amdgpu_kernel void @global_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 56 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 57 | store i32 %result, i32 addrspace(1)* %out |
| 58 | ret void |
| 59 | } |
| 60 | |
| 61 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset: |
| 62 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 63 | ; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 64 | define amdgpu_kernel void @global_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 65 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 66 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 67 | store i32 %result, i32 addrspace(1)* %out |
| 68 | ret void |
| 69 | } |
| 70 | |
| 71 | ; FUNC-LABEL: {{^}}global_atomic_inc_noret_i32: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 72 | ; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 73 | define amdgpu_kernel void @global_atomic_inc_noret_i32(i32 addrspace(1)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 74 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 75 | ret void |
| 76 | } |
| 77 | |
| 78 | ; FUNC-LABEL: {{^}}global_atomic_inc_noret_i32_offset: |
| 79 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 80 | ; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 81 | define amdgpu_kernel void @global_atomic_inc_noret_i32_offset(i32 addrspace(1)* %ptr) nounwind { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 82 | %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 83 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 84 | ret void |
| 85 | } |
| 86 | |
| 87 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset_addr64: |
| 88 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 89 | ; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20 glc{{$}} |
| 90 | ; VI: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 91 | define amdgpu_kernel void @global_atomic_inc_ret_i32_offset_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 92 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 93 | %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id |
| 94 | %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %id |
| 95 | %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 96 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 97 | store i32 %result, i32 addrspace(1)* %out.gep |
| 98 | ret void |
| 99 | } |
| 100 | |
| 101 | ; GCN-LABEL: {{^}}global_atomic_inc_noret_i32_offset_addr64: |
| 102 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 103 | ; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20{{$}} |
| 104 | ; VI: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 105 | define amdgpu_kernel void @global_atomic_inc_noret_i32_offset_addr64(i32 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 106 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 107 | %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id |
| 108 | %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 109 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 110 | ret void |
| 111 | } |
| 112 | |
| 113 | @lds0 = addrspace(3) global [512 x i32] undef, align 4 |
| 114 | |
| 115 | ; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i32: |
| 116 | ; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 2, {{v[0-9]+}} |
| 117 | ; GCN: ds_inc_rtn_u32 {{v[0-9]+}}, [[PTR]], {{v[0-9]+}} offset:8 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 118 | define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 119 | %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| 120 | %idx.0 = add nsw i32 %tid.x, 2 |
| 121 | %arrayidx0 = getelementptr inbounds [512 x i32], [512 x i32] addrspace(3)* @lds0, i32 0, i32 %idx.0 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 122 | %val0 = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %arrayidx0, i32 9, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 123 | store i32 %idx.0, i32 addrspace(1)* %add_use |
| 124 | store i32 %val0, i32 addrspace(1)* %out |
| 125 | ret void |
| 126 | } |
| 127 | |
| 128 | ; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64: |
| 129 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 130 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 131 | ; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 132 | define amdgpu_kernel void @lds_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 133 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 134 | store i64 %result, i64 addrspace(1)* %out |
| 135 | ret void |
| 136 | } |
| 137 | |
| 138 | ; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64_offset: |
| 139 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 140 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 141 | ; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 142 | define amdgpu_kernel void @lds_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 143 | %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 144 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 145 | store i64 %result, i64 addrspace(1)* %out |
| 146 | ret void |
| 147 | } |
| 148 | |
| 149 | ; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i64: |
| 150 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 151 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 152 | ; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 153 | define amdgpu_kernel void @lds_atomic_inc_noret_i64(i64 addrspace(3)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 154 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 155 | ret void |
| 156 | } |
| 157 | |
| 158 | ; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i64_offset: |
| 159 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 160 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 161 | ; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 162 | define amdgpu_kernel void @lds_atomic_inc_noret_i64_offset(i64 addrspace(3)* %ptr) nounwind { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 163 | %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 164 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 165 | ret void |
| 166 | } |
| 167 | |
| 168 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i64: |
| 169 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 170 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 171 | ; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 172 | define amdgpu_kernel void @global_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 173 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 174 | store i64 %result, i64 addrspace(1)* %out |
| 175 | ret void |
| 176 | } |
| 177 | |
| 178 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset: |
| 179 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 180 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 181 | ; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 182 | define amdgpu_kernel void @global_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 183 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 184 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 185 | store i64 %result, i64 addrspace(1)* %out |
| 186 | ret void |
| 187 | } |
| 188 | |
| 189 | ; FUNC-LABEL: {{^}}global_atomic_inc_noret_i64: |
| 190 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 191 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 192 | ; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 193 | define amdgpu_kernel void @global_atomic_inc_noret_i64(i64 addrspace(1)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 194 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 195 | ret void |
| 196 | } |
| 197 | |
| 198 | ; FUNC-LABEL: {{^}}global_atomic_inc_noret_i64_offset: |
| 199 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 200 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 201 | ; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 202 | define amdgpu_kernel void @global_atomic_inc_noret_i64_offset(i64 addrspace(1)* %ptr) nounwind { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 203 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 204 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 205 | ret void |
| 206 | } |
| 207 | |
| 208 | ; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset_addr64: |
| 209 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 210 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 211 | ; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40 glc{{$}} |
| 212 | ; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 213 | define amdgpu_kernel void @global_atomic_inc_ret_i64_offset_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 214 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 215 | %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id |
| 216 | %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %id |
| 217 | %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 218 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 219 | store i64 %result, i64 addrspace(1)* %out.gep |
| 220 | ret void |
| 221 | } |
| 222 | |
| 223 | ; GCN-LABEL: {{^}}global_atomic_inc_noret_i64_offset_addr64: |
| 224 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 225 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 226 | ; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40{{$}} |
| 227 | ; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 228 | define amdgpu_kernel void @global_atomic_inc_noret_i64_offset_addr64(i64 addrspace(1)* %ptr) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 229 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 230 | %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id |
| 231 | %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 232 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 233 | ret void |
| 234 | } |
| 235 | |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 236 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32: |
| 237 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 238 | ; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 239 | define amdgpu_kernel void @flat_atomic_inc_ret_i32(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 240 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 241 | store i32 %result, i32 addrspace(4)* %out |
| 242 | ret void |
| 243 | } |
| 244 | |
| 245 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset: |
| 246 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 247 | ; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 248 | define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 249 | %gep = getelementptr i32, i32 addrspace(4)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 250 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 251 | store i32 %result, i32 addrspace(4)* %out |
| 252 | ret void |
| 253 | } |
| 254 | |
| 255 | ; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i32: |
| 256 | ; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 257 | define amdgpu_kernel void @flat_atomic_inc_noret_i32(i32 addrspace(4)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 258 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %ptr, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 259 | ret void |
| 260 | } |
| 261 | |
| 262 | ; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i32_offset: |
| 263 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 264 | ; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 265 | define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset(i32 addrspace(4)* %ptr) nounwind { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 266 | %gep = getelementptr i32, i32 addrspace(4)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 267 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 268 | ret void |
| 269 | } |
| 270 | |
| 271 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset_addr64: |
| 272 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 273 | ; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 274 | define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset_addr64(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 275 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 276 | %gep.tid = getelementptr i32, i32 addrspace(4)* %ptr, i32 %id |
| 277 | %out.gep = getelementptr i32, i32 addrspace(4)* %out, i32 %id |
| 278 | %gep = getelementptr i32, i32 addrspace(4)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 279 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 280 | store i32 %result, i32 addrspace(4)* %out.gep |
| 281 | ret void |
| 282 | } |
| 283 | |
| 284 | ; GCN-LABEL: {{^}}flat_atomic_inc_noret_i32_offset_addr64: |
| 285 | ; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42 |
| 286 | ; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 287 | define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset_addr64(i32 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 288 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 289 | %gep.tid = getelementptr i32, i32 addrspace(4)* %ptr, i32 %id |
| 290 | %gep = getelementptr i32, i32 addrspace(4)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 291 | %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 292 | ret void |
| 293 | } |
| 294 | |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 295 | @lds1 = addrspace(3) global [512 x i64] undef, align 8 |
| 296 | |
| 297 | ; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i64: |
| 298 | ; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 3, {{v[0-9]+}} |
| 299 | ; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, [[PTR]], v{{\[[0-9]+:[0-9]+\]}} offset:16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 300 | define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i64(i64 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 { |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 301 | %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| 302 | %idx.0 = add nsw i32 %tid.x, 2 |
| 303 | %arrayidx0 = getelementptr inbounds [512 x i64], [512 x i64] addrspace(3)* @lds1, i32 0, i32 %idx.0 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 304 | %val0 = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %arrayidx0, i64 9, i32 0, i32 0, i1 false) |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 305 | store i32 %idx.0, i32 addrspace(1)* %add_use |
| 306 | store i64 %val0, i64 addrspace(1)* %out |
| 307 | ret void |
| 308 | } |
| 309 | |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 310 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64: |
| 311 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 312 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 313 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 314 | define amdgpu_kernel void @flat_atomic_inc_ret_i64(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 315 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 316 | store i64 %result, i64 addrspace(4)* %out |
| 317 | ret void |
| 318 | } |
| 319 | |
| 320 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset: |
| 321 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 322 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 323 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 324 | define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 325 | %gep = getelementptr i64, i64 addrspace(4)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 326 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 327 | store i64 %result, i64 addrspace(4)* %out |
| 328 | ret void |
| 329 | } |
| 330 | |
| 331 | ; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i64: |
| 332 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 333 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 334 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 335 | define amdgpu_kernel void @flat_atomic_inc_noret_i64(i64 addrspace(4)* %ptr) nounwind { |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 336 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %ptr, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 337 | ret void |
| 338 | } |
| 339 | |
| 340 | ; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i64_offset: |
| 341 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 342 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 343 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 344 | define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset(i64 addrspace(4)* %ptr) nounwind { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 345 | %gep = getelementptr i64, i64 addrspace(4)* %ptr, i32 4 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 346 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 347 | ret void |
| 348 | } |
| 349 | |
| 350 | ; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset_addr64: |
| 351 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 352 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 353 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 354 | define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset_addr64(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 355 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 356 | %gep.tid = getelementptr i64, i64 addrspace(4)* %ptr, i32 %id |
| 357 | %out.gep = getelementptr i64, i64 addrspace(4)* %out, i32 %id |
| 358 | %gep = getelementptr i64, i64 addrspace(4)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 359 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 360 | store i64 %result, i64 addrspace(4)* %out.gep |
| 361 | ret void |
| 362 | } |
| 363 | |
| 364 | ; GCN-LABEL: {{^}}flat_atomic_inc_noret_i64_offset_addr64: |
| 365 | ; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42 |
| 366 | ; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}} |
| 367 | ; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 368 | define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset_addr64(i64 addrspace(4)* %ptr) #0 { |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 369 | %id = call i32 @llvm.amdgcn.workitem.id.x() |
| 370 | %gep.tid = getelementptr i64, i64 addrspace(4)* %ptr, i32 %id |
| 371 | %gep = getelementptr i64, i64 addrspace(4)* %gep.tid, i32 5 |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 372 | %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false) |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 373 | ret void |
| 374 | } |
Matt Arsenault | 79f837c | 2017-03-30 22:21:40 +0000 | [diff] [blame] | 375 | |
| 376 | attributes #0 = { nounwind } |
| 377 | attributes #1 = { nounwind readnone } |
| 378 | attributes #2 = { nounwind argmemonly } |