blob: 8334c0c357befb62765595131bc6b2a19c1b8d78 [file] [log] [blame]
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00001; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00003
Matt Arsenault79f837c2017-03-30 22:21:40 +00004declare i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* nocapture, i32, i32, i32, i1) #2
5declare i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* nocapture, i32, i32, i32, i1) #2
6declare i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* nocapture, i32, i32, i32, i1) #2
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00007
Matt Arsenault79f837c2017-03-30 22:21:40 +00008declare i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* nocapture, i64, i32, i32, i1) #2
9declare i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* nocapture, i64, i32, i32, i1) #2
10declare i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* nocapture, i64, i32, i32, i1) #2
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000011
12declare i32 @llvm.amdgcn.workitem.id.x() #1
13
14; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32:
15; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
16; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000017define amdgpu_kernel void @lds_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +000018 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000019 store i32 %result, i32 addrspace(1)* %out
20 ret void
21}
22
23; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32_offset:
24; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
25; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]] offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000026define amdgpu_kernel void @lds_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000027 %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000028 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000029 store i32 %result, i32 addrspace(1)* %out
30 ret void
31}
32
33; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i32:
34; GCN: s_load_dword [[SPTR:s[0-9]+]],
35; GCN: v_mov_b32_e32 [[DATA:v[0-9]+]], 4
36; GCN: v_mov_b32_e32 [[VPTR:v[0-9]+]], [[SPTR]]
37; GCN: ds_inc_u32 [[VPTR]], [[DATA]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000038define amdgpu_kernel void @lds_atomic_inc_noret_i32(i32 addrspace(3)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +000039 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000040 ret void
41}
42
43; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i32_offset:
44; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
45; GCN: ds_inc_u32 v{{[0-9]+}}, [[K]] offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000046define amdgpu_kernel void @lds_atomic_inc_noret_i32_offset(i32 addrspace(3)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000047 %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000048 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000049 ret void
50}
51
52; GCN-LABEL: {{^}}global_atomic_inc_ret_i32:
53; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Nikolay Haustov4f672a32016-04-29 09:02:30 +000054; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000055define amdgpu_kernel void @global_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +000056 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000057 store i32 %result, i32 addrspace(1)* %out
58 ret void
59}
60
61; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset:
62; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Nikolay Haustov4f672a32016-04-29 09:02:30 +000063; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000064define amdgpu_kernel void @global_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000065 %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000066 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000067 store i32 %result, i32 addrspace(1)* %out
68 ret void
69}
70
71; FUNC-LABEL: {{^}}global_atomic_inc_noret_i32:
Nikolay Haustov4f672a32016-04-29 09:02:30 +000072; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000073define amdgpu_kernel void @global_atomic_inc_noret_i32(i32 addrspace(1)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +000074 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000075 ret void
76}
77
78; FUNC-LABEL: {{^}}global_atomic_inc_noret_i32_offset:
79; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Nikolay Haustov4f672a32016-04-29 09:02:30 +000080; GCN: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000081define amdgpu_kernel void @global_atomic_inc_noret_i32_offset(i32 addrspace(1)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000082 %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000083 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000084 ret void
85}
86
87; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset_addr64:
88; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
89; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20 glc{{$}}
90; VI: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000091define amdgpu_kernel void @global_atomic_inc_ret_i32_offset_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000092 %id = call i32 @llvm.amdgcn.workitem.id.x()
93 %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id
94 %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %id
95 %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +000096 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000097 store i32 %result, i32 addrspace(1)* %out.gep
98 ret void
99}
100
101; GCN-LABEL: {{^}}global_atomic_inc_noret_i32_offset_addr64:
102; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
103; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20{{$}}
104; VI: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000105define amdgpu_kernel void @global_atomic_inc_noret_i32_offset_addr64(i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000106 %id = call i32 @llvm.amdgcn.workitem.id.x()
107 %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id
108 %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000109 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000110 ret void
111}
112
113@lds0 = addrspace(3) global [512 x i32] undef, align 4
114
115; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i32:
116; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 2, {{v[0-9]+}}
117; GCN: ds_inc_rtn_u32 {{v[0-9]+}}, [[PTR]], {{v[0-9]+}} offset:8
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000118define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000119 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
120 %idx.0 = add nsw i32 %tid.x, 2
121 %arrayidx0 = getelementptr inbounds [512 x i32], [512 x i32] addrspace(3)* @lds0, i32 0, i32 %idx.0
Matt Arsenault79f837c2017-03-30 22:21:40 +0000122 %val0 = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %arrayidx0, i32 9, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000123 store i32 %idx.0, i32 addrspace(1)* %add_use
124 store i32 %val0, i32 addrspace(1)* %out
125 ret void
126}
127
128; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64:
129; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
130; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
131; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000132define amdgpu_kernel void @lds_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000133 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000134 store i64 %result, i64 addrspace(1)* %out
135 ret void
136}
137
138; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64_offset:
139; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
140; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
141; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000142define amdgpu_kernel void @lds_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000143 %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000144 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000145 store i64 %result, i64 addrspace(1)* %out
146 ret void
147}
148
149; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i64:
150; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
151; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
152; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000153define amdgpu_kernel void @lds_atomic_inc_noret_i64(i64 addrspace(3)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000154 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000155 ret void
156}
157
158; FUNC-LABEL: {{^}}lds_atomic_inc_noret_i64_offset:
159; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
160; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
161; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000162define amdgpu_kernel void @lds_atomic_inc_noret_i64_offset(i64 addrspace(3)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000163 %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000164 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000165 ret void
166}
167
168; GCN-LABEL: {{^}}global_atomic_inc_ret_i64:
169; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
170; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000171; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000172define amdgpu_kernel void @global_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000173 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000174 store i64 %result, i64 addrspace(1)* %out
175 ret void
176}
177
178; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset:
179; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
180; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000181; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000182define amdgpu_kernel void @global_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000183 %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000184 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000185 store i64 %result, i64 addrspace(1)* %out
186 ret void
187}
188
189; FUNC-LABEL: {{^}}global_atomic_inc_noret_i64:
190; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
191; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000192; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000193define amdgpu_kernel void @global_atomic_inc_noret_i64(i64 addrspace(1)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000194 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000195 ret void
196}
197
198; FUNC-LABEL: {{^}}global_atomic_inc_noret_i64_offset:
199; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
200; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000201; GCN: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000202define amdgpu_kernel void @global_atomic_inc_noret_i64_offset(i64 addrspace(1)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000203 %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000204 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000205 ret void
206}
207
208; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset_addr64:
209; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
210; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
211; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40 glc{{$}}
212; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000213define amdgpu_kernel void @global_atomic_inc_ret_i64_offset_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000214 %id = call i32 @llvm.amdgcn.workitem.id.x()
215 %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id
216 %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %id
217 %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000218 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000219 store i64 %result, i64 addrspace(1)* %out.gep
220 ret void
221}
222
223; GCN-LABEL: {{^}}global_atomic_inc_noret_i64_offset_addr64:
224; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
225; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
226; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40{{$}}
227; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000228define amdgpu_kernel void @global_atomic_inc_noret_i64_offset_addr64(i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000229 %id = call i32 @llvm.amdgcn.workitem.id.x()
230 %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id
231 %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000232 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000233 ret void
234}
235
Matt Arsenault7757c592016-06-09 23:42:54 +0000236; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32:
237; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
238; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000239define amdgpu_kernel void @flat_atomic_inc_ret_i32(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000240 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000241 store i32 %result, i32 addrspace(4)* %out
242 ret void
243}
244
245; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset:
246; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
247; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000248define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000249 %gep = getelementptr i32, i32 addrspace(4)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000250 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000251 store i32 %result, i32 addrspace(4)* %out
252 ret void
253}
254
255; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i32:
256; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000257define amdgpu_kernel void @flat_atomic_inc_noret_i32(i32 addrspace(4)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000258 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000259 ret void
260}
261
262; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i32_offset:
263; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
264; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000265define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset(i32 addrspace(4)* %ptr) nounwind {
Matt Arsenault7757c592016-06-09 23:42:54 +0000266 %gep = getelementptr i32, i32 addrspace(4)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000267 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000268 ret void
269}
270
271; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset_addr64:
272; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
273; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000274define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset_addr64(i32 addrspace(4)* %out, i32 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000275 %id = call i32 @llvm.amdgcn.workitem.id.x()
276 %gep.tid = getelementptr i32, i32 addrspace(4)* %ptr, i32 %id
277 %out.gep = getelementptr i32, i32 addrspace(4)* %out, i32 %id
278 %gep = getelementptr i32, i32 addrspace(4)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000279 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000280 store i32 %result, i32 addrspace(4)* %out.gep
281 ret void
282}
283
284; GCN-LABEL: {{^}}flat_atomic_inc_noret_i32_offset_addr64:
285; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
286; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000287define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset_addr64(i32 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000288 %id = call i32 @llvm.amdgcn.workitem.id.x()
289 %gep.tid = getelementptr i32, i32 addrspace(4)* %ptr, i32 %id
290 %gep = getelementptr i32, i32 addrspace(4)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000291 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p4i32(i32 addrspace(4)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000292 ret void
293}
294
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000295@lds1 = addrspace(3) global [512 x i64] undef, align 8
296
297; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i64:
298; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 3, {{v[0-9]+}}
299; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, [[PTR]], v{{\[[0-9]+:[0-9]+\]}} offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000300define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i64(i64 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000301 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
302 %idx.0 = add nsw i32 %tid.x, 2
303 %arrayidx0 = getelementptr inbounds [512 x i64], [512 x i64] addrspace(3)* @lds1, i32 0, i32 %idx.0
Matt Arsenault79f837c2017-03-30 22:21:40 +0000304 %val0 = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %arrayidx0, i64 9, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000305 store i32 %idx.0, i32 addrspace(1)* %add_use
306 store i64 %val0, i64 addrspace(1)* %out
307 ret void
308}
309
Matt Arsenault7757c592016-06-09 23:42:54 +0000310; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64:
311; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
312; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
313; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000314define amdgpu_kernel void @flat_atomic_inc_ret_i64(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000315 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000316 store i64 %result, i64 addrspace(4)* %out
317 ret void
318}
319
320; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset:
321; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
322; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
323; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000324define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000325 %gep = getelementptr i64, i64 addrspace(4)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000326 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000327 store i64 %result, i64 addrspace(4)* %out
328 ret void
329}
330
331; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i64:
332; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
333; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
334; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000335define amdgpu_kernel void @flat_atomic_inc_noret_i64(i64 addrspace(4)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000336 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000337 ret void
338}
339
340; FUNC-LABEL: {{^}}flat_atomic_inc_noret_i64_offset:
341; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
342; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
343; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000344define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset(i64 addrspace(4)* %ptr) nounwind {
Matt Arsenault7757c592016-06-09 23:42:54 +0000345 %gep = getelementptr i64, i64 addrspace(4)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000346 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000347 ret void
348}
349
350; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset_addr64:
351; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
352; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
353; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000354define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset_addr64(i64 addrspace(4)* %out, i64 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000355 %id = call i32 @llvm.amdgcn.workitem.id.x()
356 %gep.tid = getelementptr i64, i64 addrspace(4)* %ptr, i32 %id
357 %out.gep = getelementptr i64, i64 addrspace(4)* %out, i32 %id
358 %gep = getelementptr i64, i64 addrspace(4)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000359 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000360 store i64 %result, i64 addrspace(4)* %out.gep
361 ret void
362}
363
364; GCN-LABEL: {{^}}flat_atomic_inc_noret_i64_offset_addr64:
365; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
366; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
367; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000368define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset_addr64(i64 addrspace(4)* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000369 %id = call i32 @llvm.amdgcn.workitem.id.x()
370 %gep.tid = getelementptr i64, i64 addrspace(4)* %ptr, i32 %id
371 %gep = getelementptr i64, i64 addrspace(4)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000372 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p4i64(i64 addrspace(4)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000373 ret void
374}
Matt Arsenault79f837c2017-03-30 22:21:40 +0000375
376attributes #0 = { nounwind }
377attributes #1 = { nounwind readnone }
378attributes #2 = { nounwind argmemonly }