Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1 | //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// |
| 2 | // |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a printer that converts from our internal representation |
| 11 | // of machine-dependent LLVM code to GAS-format ARM assembly language. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Jim Grosbach | d0d1329 | 2010-12-01 03:45:07 +0000 | [diff] [blame] | 15 | #include "ARMAsmPrinter.h" |
Craig Topper | 188ed9d | 2012-03-17 07:33:42 +0000 | [diff] [blame] | 16 | #include "ARM.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 17 | #include "ARMConstantPoolValue.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 19 | #include "ARMTargetMachine.h" |
Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 20 | #include "ARMTargetObjectFile.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 21 | #include "InstPrinter/ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 23 | #include "MCTargetDesc/ARMMCExpr.h" |
Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 24 | #include "llvm/ADT/SetVector.h" |
| 25 | #include "llvm/ADT/SmallString.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Constants.h" |
| 30 | #include "llvm/IR/DataLayout.h" |
Chandler Carruth | 9a4c9e5 | 2014-03-06 00:46:21 +0000 | [diff] [blame] | 31 | #include "llvm/IR/DebugInfo.h" |
Rafael Espindola | 894843c | 2014-01-07 21:19:40 +0000 | [diff] [blame] | 32 | #include "llvm/IR/Mangler.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 33 | #include "llvm/IR/Module.h" |
| 34 | #include "llvm/IR/Type.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCAsmInfo.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCAssembler.h" |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCContext.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCELFStreamer.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCInst.h" |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCInstBuilder.h" |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCObjectStreamer.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 42 | #include "llvm/MC/MCSectionMachO.h" |
Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCStreamer.h" |
Chris Lattner | 4cd4498 | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 44 | #include "llvm/MC/MCSymbol.h" |
Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 45 | #include "llvm/Support/ARMBuildAttributes.h" |
Renato Golin | f5f373f | 2015-05-08 21:04:27 +0000 | [diff] [blame] | 46 | #include "llvm/Support/TargetParser.h" |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 47 | #include "llvm/Support/COFF.h" |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 48 | #include "llvm/Support/CommandLine.h" |
Devang Patel | a52ddc4 | 2010-08-04 22:39:39 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" |
Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ELF.h" |
Torok Edwin | f8d479c | 2009-07-08 20:55:50 +0000 | [diff] [blame] | 51 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 52 | #include "llvm/Support/TargetRegistry.h" |
Chris Lattner | d20699b | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 53 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 54 | #include "llvm/Target/TargetMachine.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | #include <cctype> |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 56 | using namespace llvm; |
| 57 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 58 | #define DEBUG_TYPE "asm-printer" |
| 59 | |
David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 60 | ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM, |
| 61 | std::unique_ptr<MCStreamer> Streamer) |
| 62 | : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr), |
Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 63 | InConstantPool(false), OptimizationGoals(-1) {} |
David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 64 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 65 | void ARMAsmPrinter::EmitFunctionBodyEnd() { |
| 66 | // Make sure to terminate any constant pools that were at the end |
| 67 | // of the function. |
| 68 | if (!InConstantPool) |
| 69 | return; |
| 70 | InConstantPool = false; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 71 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 72 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 73 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 74 | void ARMAsmPrinter::EmitFunctionEntryLabel() { |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 75 | if (AFI->isThumbFunction()) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 76 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
| 77 | OutStreamer->EmitThumbFunc(CurrentFnSym); |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 78 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 79 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 80 | OutStreamer->EmitLabel(CurrentFnSym); |
Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 83 | void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) { |
| 84 | uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 85 | assert(Size && "C++ constructor pointer had zero size!"); |
| 86 | |
Bill Wendling | dfb45f4 | 2012-02-15 09:14:08 +0000 | [diff] [blame] | 87 | const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 88 | assert(GV && "C++ constructor pointer was not a GlobalValue!"); |
| 89 | |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 90 | const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV, |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 91 | ARMII::MO_NO_FLAG), |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 92 | (Subtarget->isTargetELF() |
| 93 | ? MCSymbolRefExpr::VK_ARM_TARGET1 |
| 94 | : MCSymbolRefExpr::VK_None), |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 95 | OutContext); |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 96 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 97 | OutStreamer->EmitValue(E, Size); |
James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 100 | /// runOnMachineFunction - This uses the EmitInstruction() |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 101 | /// method to print assembly for each instruction. |
| 102 | /// |
| 103 | bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 5e3ac18 | 2008-09-18 07:27:23 +0000 | [diff] [blame] | 105 | MCP = MF.getConstantPool(); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 106 | Subtarget = &MF.getSubtarget<ARMSubtarget>(); |
Rafael Espindola | 27f8bdc | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 107 | |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 108 | SetupMachineFunction(MF); |
Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 109 | const Function* F = MF.getFunction(); |
| 110 | const TargetMachine& TM = MF.getTarget(); |
| 111 | |
| 112 | // Calculate this function's optimization goal. |
| 113 | unsigned OptimizationGoal; |
| 114 | if (F->hasFnAttribute(Attribute::OptimizeNone)) |
| 115 | // For best debugging illusion, speed and small size sacrificed |
| 116 | OptimizationGoal = 6; |
| 117 | else if (F->optForMinSize()) |
| 118 | // Aggressively for small size, speed and debug illusion sacrificed |
| 119 | OptimizationGoal = 4; |
| 120 | else if (F->optForSize()) |
| 121 | // For small size, but speed and debugging illusion preserved |
| 122 | OptimizationGoal = 3; |
| 123 | else if (TM.getOptLevel() == CodeGenOpt::Aggressive) |
| 124 | // Aggressively for speed, small size and debug illusion sacrificed |
| 125 | OptimizationGoal = 2; |
| 126 | else if (TM.getOptLevel() > CodeGenOpt::None) |
| 127 | // For speed, but small size and good debug illusion preserved |
| 128 | OptimizationGoal = 1; |
| 129 | else // TM.getOptLevel() == CodeGenOpt::None |
| 130 | // For good debugging, but speed and small size preserved |
| 131 | OptimizationGoal = 5; |
| 132 | |
| 133 | // Combine a new optimization goal with existing ones. |
| 134 | if (OptimizationGoals == -1) // uninitialized goals |
| 135 | OptimizationGoals = OptimizationGoal; |
| 136 | else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals |
| 137 | OptimizationGoals = 0; |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 138 | |
| 139 | if (Subtarget->isTargetCOFF()) { |
Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 140 | bool Internal = F->hasInternalLinkage(); |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 141 | COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC |
| 142 | : COFF::IMAGE_SYM_CLASS_EXTERNAL; |
| 143 | int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT; |
| 144 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 145 | OutStreamer->BeginCOFFSymbolDef(CurrentFnSym); |
| 146 | OutStreamer->EmitCOFFSymbolStorageClass(Scl); |
| 147 | OutStreamer->EmitCOFFSymbolType(Type); |
| 148 | OutStreamer->EndCOFFSymbolDef(); |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 151 | // Emit the rest of the function body. |
| 152 | EmitFunctionBody(); |
| 153 | |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 154 | // If we need V4T thumb mode Register Indirect Jump pads, emit them. |
| 155 | // These are created per function, rather than per TU, since it's |
| 156 | // relatively easy to exceed the thumb branch range within a TU. |
| 157 | if (! ThumbIndirectPads.empty()) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 158 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 159 | EmitAlignment(1); |
| 160 | for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 161 | OutStreamer->EmitLabel(ThumbIndirectPads[i].second); |
| 162 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 163 | .addReg(ThumbIndirectPads[i].first) |
| 164 | // Add predicate operands. |
| 165 | .addImm(ARMCC::AL) |
| 166 | .addReg(0)); |
| 167 | } |
| 168 | ThumbIndirectPads.clear(); |
| 169 | } |
| 170 | |
Saleem Abdulrasool | 0aca1c3 | 2014-04-30 06:14:25 +0000 | [diff] [blame] | 171 | // We didn't modify anything. |
| 172 | return false; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 173 | } |
| 174 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 175 | void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, |
Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 176 | raw_ostream &O) { |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 177 | const MachineOperand &MO = MI->getOperand(OpNum); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 178 | unsigned TF = MO.getTargetFlags(); |
| 179 | |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 180 | switch (MO.getType()) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 181 | default: llvm_unreachable("<unknown operand type>"); |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 182 | case MachineOperand::MO_Register: { |
| 183 | unsigned Reg = MO.getReg(); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 184 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 185 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 186 | if(ARM::GPRPairRegClass.contains(Reg)) { |
| 187 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 188 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 189 | Reg = TRI->getSubReg(Reg, ARM::gsub_0); |
| 190 | } |
Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 191 | O << ARMInstPrinter::getRegisterName(Reg); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 192 | break; |
Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 193 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | case MachineOperand::MO_Immediate: { |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 195 | int64_t Imm = MO.getImm(); |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 196 | O << '#'; |
Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 197 | if (TF == ARMII::MO_LO16) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 198 | O << ":lower16:"; |
Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 199 | else if (TF == ARMII::MO_HI16) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 200 | O << ":upper16:"; |
Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 201 | O << Imm; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 202 | break; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 204 | case MachineOperand::MO_MachineBasicBlock: |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 205 | MO.getMBB()->getSymbol()->print(O, MAI); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 206 | return; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 207 | case MachineOperand::MO_GlobalAddress: { |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 208 | const GlobalValue *GV = MO.getGlobal(); |
Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 209 | if (TF & ARMII::MO_LO16) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 210 | O << ":lower16:"; |
Tim Northover | b4c61f8 | 2015-05-13 20:28:41 +0000 | [diff] [blame] | 211 | else if (TF & ARMII::MO_HI16) |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 212 | O << ":upper16:"; |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 213 | GetARMGVSymbol(GV, TF)->print(O, MAI); |
Anton Korobeynikov | bff4b37 | 2008-11-22 16:15:34 +0000 | [diff] [blame] | 214 | |
Chris Lattner | f33c7fc | 2010-04-03 22:28:33 +0000 | [diff] [blame] | 215 | printOffset(MO.getOffset(), O); |
Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 216 | if (TF == ARMII::MO_PLT) |
Lauro Ramos Venancio | ee2d164 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 217 | O << "(PLT)"; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | break; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 219 | } |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 220 | case MachineOperand::MO_ConstantPoolIndex: |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 221 | GetCPISymbol(MO.getIndex())->print(O, MAI); |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 222 | break; |
Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 223 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 226 | //===--------------------------------------------------------------------===// |
| 227 | |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 228 | MCSymbol *ARMAsmPrinter:: |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 229 | GetARMJTIPICJumpTableLabel(unsigned uid) const { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 230 | const DataLayout &DL = getDataLayout(); |
Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 231 | SmallString<60> Name; |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 232 | raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI" |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 233 | << getFunctionNumber() << '_' << uid; |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 234 | return OutContext.getOrCreateSymbol(Name); |
Chris Lattner | 6330d53 | 2010-01-25 19:39:52 +0000 | [diff] [blame] | 235 | } |
| 236 | |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 237 | bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 238 | unsigned AsmVariant, const char *ExtraCode, |
| 239 | raw_ostream &O) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 240 | // Does this asm operand have a single letter operand modifier? |
| 241 | if (ExtraCode && ExtraCode[0]) { |
| 242 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 243 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 244 | switch (ExtraCode[0]) { |
Jack Carter | 5e69cff | 2012-06-26 13:49:27 +0000 | [diff] [blame] | 245 | default: |
| 246 | // See if this is a generic print operand |
| 247 | return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O); |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 248 | case 'a': // Print as a memory address. |
| 249 | if (MI->getOperand(OpNum).isReg()) { |
Jim Grosbach | 136ed51 | 2010-09-30 15:25:22 +0000 | [diff] [blame] | 250 | O << "[" |
| 251 | << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()) |
| 252 | << "]"; |
Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 253 | return false; |
| 254 | } |
| 255 | // Fallthrough |
| 256 | case 'c': // Don't print "#" before an immediate operand. |
Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 257 | if (!MI->getOperand(OpNum).isImm()) |
| 258 | return true; |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 259 | O << MI->getOperand(OpNum).getImm(); |
Bob Wilson | 0669f6d | 2009-04-06 21:46:51 +0000 | [diff] [blame] | 260 | return false; |
Evan Cheng | 1e150de | 2007-04-04 00:13:29 +0000 | [diff] [blame] | 261 | case 'P': // Print a VFP double precision register. |
Evan Cheng | 0c2544f | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 262 | case 'q': // Print a NEON quad precision register. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 263 | printOperand(MI, OpNum, O); |
Evan Cheng | ea28fc5 | 2007-03-08 22:42:46 +0000 | [diff] [blame] | 264 | return false; |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 265 | case 'y': // Print a VFP single precision register as indexed double. |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 266 | if (MI->getOperand(OpNum).isReg()) { |
| 267 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 268 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Jakob Stoklund Olesen | 5541f60 | 2012-05-30 23:00:43 +0000 | [diff] [blame] | 269 | // Find the 'd' register that has this 's' register as a sub-register, |
| 270 | // and determine the lane number. |
| 271 | for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) { |
| 272 | if (!ARM::DPRRegClass.contains(*SR)) |
| 273 | continue; |
| 274 | bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg; |
| 275 | O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]"); |
| 276 | return false; |
| 277 | } |
Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 278 | } |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 279 | return true; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 280 | case 'B': // Bitwise inverse of integer or symbol without a preceding #. |
Eric Christopher | b1dda56 | 2011-05-24 23:15:43 +0000 | [diff] [blame] | 281 | if (!MI->getOperand(OpNum).isImm()) |
| 282 | return true; |
| 283 | O << ~(MI->getOperand(OpNum).getImm()); |
| 284 | return false; |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 285 | case 'L': // The low 16 bits of an immediate constant. |
Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 286 | if (!MI->getOperand(OpNum).isImm()) |
| 287 | return true; |
| 288 | O << (MI->getOperand(OpNum).getImm() & 0xffff); |
| 289 | return false; |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 290 | case 'M': { // A register range suitable for LDM/STM. |
| 291 | if (!MI->getOperand(OpNum).isReg()) |
| 292 | return true; |
| 293 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 294 | unsigned RegBegin = MO.getReg(); |
| 295 | // This takes advantage of the 2 operand-ness of ldm/stm and that we've |
| 296 | // already got the operands in registers that are operands to the |
| 297 | // inline asm statement. |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 298 | O << "{"; |
| 299 | if (ARM::GPRPairRegClass.contains(RegBegin)) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 300 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 301 | unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); |
Alp Toker | 9844434 | 2014-04-19 23:56:35 +0000 | [diff] [blame] | 302 | O << ARMInstPrinter::getRegisterName(Reg0) << ", "; |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 303 | RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); |
| 304 | } |
| 305 | O << ARMInstPrinter::getRegisterName(RegBegin); |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 306 | |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 307 | // FIXME: The register allocator not only may not have given us the |
| 308 | // registers in sequence, but may not be in ascending registers. This |
| 309 | // will require changes in the register allocator that'll need to be |
| 310 | // propagated down here if the operands change. |
| 311 | unsigned RegOps = OpNum + 1; |
| 312 | while (MI->getOperand(RegOps).isReg()) { |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 313 | O << ", " |
Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 314 | << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); |
| 315 | RegOps++; |
| 316 | } |
| 317 | |
| 318 | O << "}"; |
| 319 | |
| 320 | return false; |
| 321 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 322 | case 'R': // The most significant register of a pair. |
| 323 | case 'Q': { // The least significant register of a pair. |
| 324 | if (OpNum == 0) |
| 325 | return true; |
| 326 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); |
| 327 | if (!FlagsOP.isImm()) |
| 328 | return true; |
| 329 | unsigned Flags = FlagsOP.getImm(); |
Tim Northover | 2ddeeed | 2013-08-22 06:51:04 +0000 | [diff] [blame] | 330 | |
| 331 | // This operand may not be the one that actually provides the register. If |
| 332 | // it's tied to a previous one then we should refer instead to that one |
| 333 | // for registers and their classes. |
| 334 | unsigned TiedIdx; |
| 335 | if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) { |
| 336 | for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) { |
| 337 | unsigned OpFlags = MI->getOperand(OpNum).getImm(); |
| 338 | OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1; |
| 339 | } |
| 340 | Flags = MI->getOperand(OpNum).getImm(); |
| 341 | |
| 342 | // Later code expects OpNum to be pointing at the register rather than |
| 343 | // the flags. |
| 344 | OpNum += 1; |
| 345 | } |
| 346 | |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 347 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 348 | unsigned RC; |
| 349 | InlineAsm::hasRegClassConstraint(Flags, RC); |
| 350 | if (RC == ARM::GPRPairRegClassID) { |
| 351 | if (NumVals != 1) |
| 352 | return true; |
| 353 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 354 | if (!MO.isReg()) |
| 355 | return true; |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 356 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 357 | unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ? |
| 358 | ARM::gsub_0 : ARM::gsub_1); |
| 359 | O << ARMInstPrinter::getRegisterName(Reg); |
| 360 | return false; |
| 361 | } |
Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 362 | if (NumVals != 2) |
| 363 | return true; |
| 364 | unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1; |
| 365 | if (RegOp >= MI->getNumOperands()) |
| 366 | return true; |
| 367 | const MachineOperand &MO = MI->getOperand(RegOp); |
| 368 | if (!MO.isReg()) |
| 369 | return true; |
| 370 | unsigned Reg = MO.getReg(); |
| 371 | O << ARMInstPrinter::getRegisterName(Reg); |
| 372 | return false; |
| 373 | } |
| 374 | |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 375 | case 'e': // The low doubleword register of a NEON quad register. |
Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 376 | case 'f': { // The high doubleword register of a NEON quad register. |
| 377 | if (!MI->getOperand(OpNum).isReg()) |
| 378 | return true; |
| 379 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 380 | if (!ARM::QPRRegClass.contains(Reg)) |
| 381 | return true; |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 382 | const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); |
Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 383 | unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? |
| 384 | ARM::dsub_0 : ARM::dsub_1); |
| 385 | O << ARMInstPrinter::getRegisterName(SubReg); |
| 386 | return false; |
| 387 | } |
| 388 | |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 389 | // This modifier is not yet supported. |
Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 390 | case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. |
Bob Wilson | 40e62df | 2010-05-27 20:23:42 +0000 | [diff] [blame] | 391 | return true; |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 392 | case 'H': { // The highest-numbered register of a pair. |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 393 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 394 | if (!MO.isReg()) |
| 395 | return true; |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 396 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 397 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 398 | unsigned Reg = MO.getReg(); |
| 399 | if(!ARM::GPRPairRegClass.contains(Reg)) |
| 400 | return false; |
| 401 | Reg = TRI->getSubReg(Reg, ARM::gsub_1); |
Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 402 | O << ARMInstPrinter::getRegisterName(Reg); |
| 403 | return false; |
Evan Cheng | 3d3ee87 | 2010-05-27 22:08:38 +0000 | [diff] [blame] | 404 | } |
Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 405 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 406 | } |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 407 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 408 | printOperand(MI, OpNum, O); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 409 | return false; |
| 410 | } |
| 411 | |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 412 | bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, |
Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 413 | unsigned OpNum, unsigned AsmVariant, |
Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 414 | const char *ExtraCode, |
| 415 | raw_ostream &O) { |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 416 | // Does this asm operand have a single letter operand modifier? |
| 417 | if (ExtraCode && ExtraCode[0]) { |
| 418 | if (ExtraCode[1] != 0) return true; // Unknown modifier. |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 419 | |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 420 | switch (ExtraCode[0]) { |
Eric Christopher | 33a73c7 | 2011-05-26 18:22:26 +0000 | [diff] [blame] | 421 | case 'A': // A memory operand for a VLD1/VST1 instruction. |
Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 422 | default: return true; // Unknown modifier. |
| 423 | case 'm': // The base register of a memory operand. |
| 424 | if (!MI->getOperand(OpNum).isReg()) |
| 425 | return true; |
| 426 | O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); |
| 427 | return false; |
| 428 | } |
| 429 | } |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 430 | |
Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 431 | const MachineOperand &MO = MI->getOperand(OpNum); |
| 432 | assert(MO.isReg() && "unexpected inline asm memory operand"); |
Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 433 | O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; |
Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 434 | return false; |
| 435 | } |
| 436 | |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 437 | static bool isThumb(const MCSubtargetInfo& STI) { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 438 | return STI.getFeatureBits()[ARM::ModeThumb]; |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo, |
David Peixotto | ea2bcb9 | 2014-02-06 18:19:40 +0000 | [diff] [blame] | 442 | const MCSubtargetInfo *EndInfo) const { |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 443 | // If either end mode is unknown (EndInfo == NULL) or different than |
| 444 | // the start mode, then restore the start mode. |
| 445 | const bool WasThumb = isThumb(StartInfo); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 446 | if (!EndInfo || WasThumb != isThumb(*EndInfo)) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 447 | OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32); |
Rafael Espindola | 65fd0a8 | 2014-01-24 15:47:54 +0000 | [diff] [blame] | 448 | } |
| 449 | } |
| 450 | |
Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 451 | void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { |
Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 452 | const Triple &TT = TM.getTargetTriple(); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 453 | // Use unified assembler syntax. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 454 | OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified); |
Anton Korobeynikov | f687a82 | 2009-06-17 23:43:18 +0000 | [diff] [blame] | 455 | |
Anton Korobeynikov | fa6f1ee | 2009-05-23 19:51:20 +0000 | [diff] [blame] | 456 | // Emit ARM Build Attributes |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 457 | if (TT.isOSBinFormatELF()) |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 458 | emitAttributes(); |
Akira Hatanaka | 16e47ff | 2014-07-25 05:12:49 +0000 | [diff] [blame] | 459 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 460 | // Use the triple's architecture and subarchitecture to determine |
| 461 | // if we're thumb for the purposes of the top level code16 assembler |
| 462 | // flag. |
| 463 | bool isThumb = TT.getArch() == Triple::thumb || |
| 464 | TT.getArch() == Triple::thumbeb || |
| 465 | TT.getSubArch() == Triple::ARMSubArch_v7m || |
| 466 | TT.getSubArch() == Triple::ARMSubArch_v6m; |
| 467 | if (!M.getModuleInlineAsm().empty() && isThumb) |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 468 | OutStreamer->EmitAssemblerFlag(MCAF_Code16); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 469 | } |
| 470 | |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 471 | static void |
| 472 | emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel, |
| 473 | MachineModuleInfoImpl::StubValueTy &MCSym) { |
| 474 | // L_foo$stub: |
| 475 | OutStreamer.EmitLabel(StubLabel); |
| 476 | // .indirect_symbol _foo |
| 477 | OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol); |
| 478 | |
| 479 | if (MCSym.getInt()) |
| 480 | // External to current translation unit. |
| 481 | OutStreamer.EmitIntValue(0, 4/*size*/); |
| 482 | else |
| 483 | // Internal to current translation unit. |
| 484 | // |
| 485 | // When we place the LSDA into the TEXT section, the type info |
| 486 | // pointers need to be indirect and pc-rel. We accomplish this by |
| 487 | // using NLPs; however, sometimes the types are local to the file. |
| 488 | // We need to fill in the value for the NLP in those cases. |
| 489 | OutStreamer.EmitValue( |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 490 | MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()), |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 491 | 4 /*size*/); |
| 492 | } |
| 493 | |
Anton Korobeynikov | 0408352 | 2008-08-07 09:54:23 +0000 | [diff] [blame] | 494 | |
Chris Lattner | ee9399a | 2009-10-19 17:59:19 +0000 | [diff] [blame] | 495 | void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { |
Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 496 | const Triple &TT = TM.getTargetTriple(); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 497 | if (TT.isOSBinFormatMachO()) { |
Chris Lattner | 73ebe43 | 2009-08-03 22:18:15 +0000 | [diff] [blame] | 498 | // All darwin targets use mach-o. |
Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 499 | const TargetLoweringObjectFileMachO &TLOFMacho = |
| 500 | static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 501 | MachineModuleInfoMachO &MMIMacho = |
| 502 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 503 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 504 | // Output non-lazy-pointers for external and common global variables. |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 505 | MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); |
Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 506 | |
Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 507 | if (!Stubs.empty()) { |
Chris Lattner | cb307a27 | 2009-08-10 01:39:42 +0000 | [diff] [blame] | 508 | // Switch with ".non_lazy_symbol_pointer" directive. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 509 | OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
Chris Lattner | 292472d | 2009-08-10 18:01:34 +0000 | [diff] [blame] | 510 | EmitAlignment(2); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 511 | |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 512 | for (auto &Stub : Stubs) |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 513 | emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); |
Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 514 | |
| 515 | Stubs.clear(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 516 | OutStreamer->AddBlankLine(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Chris Lattner | 3334deb | 2009-10-19 18:44:38 +0000 | [diff] [blame] | 519 | Stubs = MMIMacho.GetHiddenGVStubList(); |
| 520 | if (!Stubs.empty()) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 521 | OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); |
Chris Lattner | fbcafd4 | 2009-08-10 18:02:16 +0000 | [diff] [blame] | 522 | EmitAlignment(2); |
Tim Northover | 2372301 | 2014-04-29 10:06:05 +0000 | [diff] [blame] | 523 | |
| 524 | for (auto &Stub : Stubs) |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 525 | emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); |
Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 526 | |
| 527 | Stubs.clear(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 528 | OutStreamer->AddBlankLine(); |
Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 529 | } |
| 530 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 531 | // Funny Darwin hack: This flag tells the linker that no global symbols |
| 532 | // contain code that falls through to other global symbols (e.g. the obvious |
| 533 | // implementation of multiple entry points). If this doesn't occur, the |
| 534 | // linker can safely perform dead code stripping. Since LLVM never |
| 535 | // generates code that does this, it is always safe to set. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 536 | OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); |
Rafael Espindola | 89e5cbd | 2006-07-27 11:38:51 +0000 | [diff] [blame] | 537 | } |
Artyom Skrobov | e9b3fb8 | 2015-12-07 14:22:39 +0000 | [diff] [blame] | 538 | |
| 539 | // The last attribute to be emitted is ABI_optimization_goals |
| 540 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
| 541 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
| 542 | |
| 543 | if (OptimizationGoals > 0) |
| 544 | ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals); |
| 545 | OptimizationGoals = -1; |
| 546 | |
| 547 | ATS.finishAttributeSection(); |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 548 | } |
Anton Korobeynikov | 17d28de | 2008-08-17 13:55:10 +0000 | [diff] [blame] | 549 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 550 | //===----------------------------------------------------------------------===// |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 551 | // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() |
| 552 | // FIXME: |
| 553 | // The following seem like one-off assembler flags, but they actually need |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 554 | // to appear in the .ARM.attributes section in ELF. |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 555 | // Instead of subclassing the MCELFStreamer, we do the work here. |
| 556 | |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 557 | static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU, |
| 558 | const ARMSubtarget *Subtarget) { |
| 559 | if (CPU == "xscale") |
| 560 | return ARMBuildAttrs::v5TEJ; |
| 561 | |
| 562 | if (Subtarget->hasV8Ops()) |
| 563 | return ARMBuildAttrs::v8; |
| 564 | else if (Subtarget->hasV7Ops()) { |
Artyom Skrobov | cf29644 | 2015-09-24 17:31:16 +0000 | [diff] [blame] | 565 | if (Subtarget->isMClass() && Subtarget->hasDSP()) |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 566 | return ARMBuildAttrs::v7E_M; |
| 567 | return ARMBuildAttrs::v7; |
| 568 | } else if (Subtarget->hasV6T2Ops()) |
| 569 | return ARMBuildAttrs::v6T2; |
| 570 | else if (Subtarget->hasV6MOps()) |
| 571 | return ARMBuildAttrs::v6S_M; |
| 572 | else if (Subtarget->hasV6Ops()) |
| 573 | return ARMBuildAttrs::v6; |
| 574 | else if (Subtarget->hasV5TEOps()) |
| 575 | return ARMBuildAttrs::v5TE; |
| 576 | else if (Subtarget->hasV5TOps()) |
| 577 | return ARMBuildAttrs::v5T; |
| 578 | else if (Subtarget->hasV4TOps()) |
| 579 | return ARMBuildAttrs::v4T; |
| 580 | else |
| 581 | return ARMBuildAttrs::v4; |
| 582 | } |
| 583 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 584 | void ARMAsmPrinter::emitAttributes() { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 585 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 586 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 587 | |
Charlie Turner | 8b2caa4 | 2015-01-05 13:12:17 +0000 | [diff] [blame] | 588 | ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09"); |
| 589 | |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 590 | ATS.switchVendor("aeabi"); |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 591 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 592 | // Compute ARM ELF Attributes based on the default subtarget that |
| 593 | // we'd have constructed. The existing ARM behavior isn't LTO clean |
| 594 | // anyhow. |
| 595 | // FIXME: For ifunc related functions we could iterate over and look |
| 596 | // for a feature string that doesn't match the default one. |
Daniel Sanders | c81f450 | 2015-06-16 15:44:21 +0000 | [diff] [blame] | 597 | const Triple &TT = TM.getTargetTriple(); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 598 | StringRef CPU = TM.getTargetCPU(); |
| 599 | StringRef FS = TM.getTargetFeatureString(); |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 600 | std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 601 | if (!FS.empty()) { |
| 602 | if (!ArchFS.empty()) |
Yaron Keren | 075759a | 2015-03-30 15:42:36 +0000 | [diff] [blame] | 603 | ArchFS = (Twine(ArchFS) + "," + FS).str(); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 604 | else |
| 605 | ArchFS = FS; |
| 606 | } |
| 607 | const ARMBaseTargetMachine &ATM = |
| 608 | static_cast<const ARMBaseTargetMachine &>(TM); |
| 609 | const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian()); |
| 610 | |
| 611 | std::string CPUString = STI.getCPUString(); |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 612 | |
Vladimir Sukharev | c632cda | 2015-03-26 17:05:54 +0000 | [diff] [blame] | 613 | if (CPUString.find("generic") != 0) { //CPUString doesn't start with "generic" |
Sumanth Gundapaneni | 28a3b86 | 2015-02-26 18:08:41 +0000 | [diff] [blame] | 614 | // FIXME: remove krait check when GNU tools support krait cpu |
| 615 | if (STI.isKrait()) { |
| 616 | ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9"); |
| 617 | // We consider krait as a "cortex-a9" + hwdiv CPU |
| 618 | // Enable hwdiv through ".arch_extension idiv" |
| 619 | if (STI.hasDivide() || STI.hasDivideInARMMode()) |
Alexandros Lamprineas | 4ea7075 | 2015-07-27 22:26:59 +0000 | [diff] [blame] | 620 | ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM); |
Sumanth Gundapaneni | 28a3b86 | 2015-02-26 18:08:41 +0000 | [diff] [blame] | 621 | } else |
| 622 | ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString); |
| 623 | } |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 624 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 625 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI)); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 626 | |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 627 | // Tag_CPU_arch_profile must have the default value of 0 when "Architecture |
Jim Grosbach | 1a59711 | 2014-04-03 23:43:18 +0000 | [diff] [blame] | 628 | // profile is not applicable (e.g. pre v7, or cross-profile code)". |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 629 | if (STI.hasV7Ops()) { |
| 630 | if (STI.isAClass()) { |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 631 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 632 | ARMBuildAttrs::ApplicationProfile); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 633 | } else if (STI.isRClass()) { |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 634 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 635 | ARMBuildAttrs::RealTimeProfile); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 636 | } else if (STI.isMClass()) { |
Artyom Skrobov | 4d91d94 | 2014-01-10 16:42:55 +0000 | [diff] [blame] | 637 | ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile, |
| 638 | ARMBuildAttrs::MicroControllerProfile); |
| 639 | } |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 640 | } |
Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 641 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 642 | ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, |
| 643 | STI.hasARMOps() ? ARMBuildAttrs::Allowed |
| 644 | : ARMBuildAttrs::Not_Allowed); |
| 645 | if (STI.isThumb1Only()) { |
| 646 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed); |
| 647 | } else if (STI.hasThumb2()) { |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 648 | ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, |
| 649 | ARMBuildAttrs::AllowThumb32); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 650 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 651 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 652 | if (STI.hasNEON()) { |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 653 | /* NEON is not exactly a VFP architecture, but GAS emit one of |
Joey Gouly | 3c0e556 | 2013-09-13 11:51:52 +0000 | [diff] [blame] | 654 | * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */ |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 655 | if (STI.hasFPARMv8()) { |
| 656 | if (STI.hasCrypto()) |
Renato Golin | 35de35d | 2015-05-12 10:33:58 +0000 | [diff] [blame] | 657 | ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8); |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 658 | else |
Renato Golin | 35de35d | 2015-05-12 10:33:58 +0000 | [diff] [blame] | 659 | ATS.emitFPU(ARM::FK_NEON_FP_ARMV8); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 660 | } else if (STI.hasVFP4()) |
Renato Golin | 35de35d | 2015-05-12 10:33:58 +0000 | [diff] [blame] | 661 | ATS.emitFPU(ARM::FK_NEON_VFPV4); |
Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 662 | else |
Javed Absar | d552630 | 2015-06-29 09:32:29 +0000 | [diff] [blame] | 663 | ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 664 | // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 665 | if (STI.hasV8Ops()) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 666 | ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, |
Vladimir Sukharev | 2afdb32 | 2015-04-01 14:54:56 +0000 | [diff] [blame] | 667 | STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a: |
| 668 | ARMBuildAttrs::AllowNeonARMv8); |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 669 | } else { |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 670 | if (STI.hasFPARMv8()) |
Oliver Stannard | 37e4daa | 2014-10-01 09:02:17 +0000 | [diff] [blame] | 671 | // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one |
| 672 | // FPU, but there are two different names for it depending on the CPU. |
John Brawn | 985c04e | 2015-06-05 13:31:19 +0000 | [diff] [blame] | 673 | ATS.emitFPU(STI.hasD16() |
| 674 | ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16) |
| 675 | : ARM::FK_FP_ARMV8); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 676 | else if (STI.hasVFP4()) |
John Brawn | 985c04e | 2015-06-05 13:31:19 +0000 | [diff] [blame] | 677 | ATS.emitFPU(STI.hasD16() |
| 678 | ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16) |
| 679 | : ARM::FK_VFPV4); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 680 | else if (STI.hasVFP3()) |
Javed Absar | d552630 | 2015-06-29 09:32:29 +0000 | [diff] [blame] | 681 | ATS.emitFPU(STI.hasD16() |
| 682 | // +d16 |
| 683 | ? (STI.isFPOnlySP() |
| 684 | ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD) |
| 685 | : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16)) |
| 686 | // -d16 |
| 687 | : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3)); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 688 | else if (STI.hasVFP2()) |
Renato Golin | 35de35d | 2015-05-12 10:33:58 +0000 | [diff] [blame] | 689 | ATS.emitFPU(ARM::FK_VFPV2); |
Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 690 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 691 | |
Amara Emerson | ceeb1c4 | 2014-05-27 13:30:21 +0000 | [diff] [blame] | 692 | if (TM.getRelocationModel() == Reloc::PIC_) { |
| 693 | // PIC specific attributes. |
| 694 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, |
| 695 | ARMBuildAttrs::AddressRWPCRel); |
| 696 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data, |
| 697 | ARMBuildAttrs::AddressROPCRel); |
| 698 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 699 | ARMBuildAttrs::AddressGOT); |
| 700 | } else { |
| 701 | // Allow direct addressing of imported data for all other relocation models. |
| 702 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, |
| 703 | ARMBuildAttrs::AddressDirect); |
| 704 | } |
| 705 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 706 | // Signal various FP modes. |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 707 | if (!TM.Options.UnsafeFPMath) { |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 708 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 709 | ARMBuildAttrs::IEEEDenormals); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 710 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed); |
Charlie Turner | f02c924 | 2014-12-03 08:12:26 +0000 | [diff] [blame] | 711 | |
| 712 | // If the user has permitted this code to choose the IEEE 754 |
| 713 | // rounding at run-time, emit the rounding attribute. |
| 714 | if (TM.Options.HonorSignDependentRoundingFPMathOption) |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 715 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed); |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 716 | } else { |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 717 | if (!STI.hasVFP2()) { |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 718 | // When the target doesn't have an FPU (by design or |
| 719 | // intention), the assumptions made on the software support |
| 720 | // mirror that of the equivalent hardware support *if it |
| 721 | // existed*. For v7 and better we indicate that denormals are |
| 722 | // flushed preserving sign, and for V6 we indicate that |
| 723 | // denormals are flushed to positive zero. |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 724 | if (STI.hasV7Ops()) |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 725 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 726 | ARMBuildAttrs::PreserveFPSign); |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 727 | } else if (STI.hasVFP3()) { |
Charlie Turner | 15f91c5 | 2014-12-02 08:22:29 +0000 | [diff] [blame] | 728 | // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is, |
| 729 | // the sign bit of the zero matches the sign bit of the input or |
| 730 | // result that is being flushed to zero. |
| 731 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, |
| 732 | ARMBuildAttrs::PreserveFPSign); |
| 733 | } |
| 734 | // For VFPv2 implementations it is implementation defined as |
| 735 | // to whether denormals are flushed to positive zero or to |
| 736 | // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically |
| 737 | // LLVM has chosen to flush this to positive zero (most likely for |
| 738 | // GCC compatibility), so that's the chosen value here (the |
| 739 | // absence of its emission implies zero). |
Amara Emerson | 5035ee0 | 2013-10-07 16:55:23 +0000 | [diff] [blame] | 740 | } |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 741 | |
Charlie Turner | c96e95c | 2014-12-05 08:22:47 +0000 | [diff] [blame] | 742 | // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the |
| 743 | // equivalent of GCC's -ffinite-math-only flag. |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 744 | if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 745 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 746 | ARMBuildAttrs::Allowed); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 747 | else |
Logan Chien | 8cbb80d | 2013-10-28 17:51:12 +0000 | [diff] [blame] | 748 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, |
| 749 | ARMBuildAttrs::AllowIEE754); |
Amara Emerson | ac69508 | 2013-10-11 16:03:43 +0000 | [diff] [blame] | 750 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 751 | if (STI.allowsUnalignedMem()) |
Renato Golin | 0595a26 | 2014-10-08 12:26:22 +0000 | [diff] [blame] | 752 | ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access, |
| 753 | ARMBuildAttrs::Allowed); |
| 754 | else |
| 755 | ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access, |
| 756 | ARMBuildAttrs::Not_Allowed); |
| 757 | |
Saleem Abdulrasool | 278a9f4 | 2014-01-19 08:25:27 +0000 | [diff] [blame] | 758 | // FIXME: add more flags to ARMBuildAttributes.h |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 759 | // 8-bytes alignment stuff. |
Saleem Abdulrasool | 196c321 | 2014-01-19 08:25:35 +0000 | [diff] [blame] | 760 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1); |
| 761 | ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 762 | |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 763 | // ABI_HardFP_use attribute to indicate single precision FP. |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 764 | if (STI.isFPOnlySP()) |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 765 | ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use, |
| 766 | ARMBuildAttrs::HardFPSinglePrecision); |
| 767 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 768 | // Hard float. Use both S and D registers and conform to AAPCS-VFP. |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 769 | if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) |
Bradley Smith | c848beb | 2013-11-01 11:21:16 +0000 | [diff] [blame] | 770 | ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS); |
| 771 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 772 | // FIXME: Should we signal R9 usage? |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 773 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 774 | if (STI.hasFP16()) |
| 775 | ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP); |
Bradley Smith | 9aa8ac9 | 2013-11-12 10:38:05 +0000 | [diff] [blame] | 776 | |
Charlie Turner | 1a53996 | 2014-12-12 11:59:18 +0000 | [diff] [blame] | 777 | // FIXME: To support emitting this build attribute as GCC does, the |
| 778 | // -mfp16-format option and associated plumbing must be |
| 779 | // supported. For now the __fp16 type is exposed by default, so this |
| 780 | // attribute should be emitted with value 1. |
| 781 | ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format, |
| 782 | ARMBuildAttrs::FP16FormatIEEE); |
| 783 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 784 | if (STI.hasMPExtension()) |
| 785 | ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP); |
Bradley Smith | 2521975 | 2013-11-01 13:27:35 +0000 | [diff] [blame] | 786 | |
Artyom Skrobov | 10e76a4 | 2014-01-20 10:18:42 +0000 | [diff] [blame] | 787 | // Hardware divide in ARM mode is part of base arch, starting from ARMv8. |
| 788 | // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M). |
| 789 | // It is not possible to produce DisallowDIV: if hwdiv is present in the base |
| 790 | // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits. |
| 791 | // AllowDIVExt is only emitted if hwdiv isn't available in the base arch; |
| 792 | // otherwise, the default value (AllowDIVIfExists) applies. |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 793 | if (STI.hasDivideInARMMode() && !STI.hasV8Ops()) |
| 794 | ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt); |
Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 795 | |
Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 796 | if (MMI) { |
| 797 | if (const Module *SourceModule = MMI->getModule()) { |
| 798 | // ABI_PCS_wchar_t to indicate wchar_t width |
| 799 | // FIXME: There is no way to emit value 0 (wchar_t prohibited). |
Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 800 | if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>( |
Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 801 | SourceModule->getModuleFlag("wchar_size"))) { |
| 802 | int WCharWidth = WCharWidthValue->getZExtValue(); |
| 803 | assert((WCharWidth == 2 || WCharWidth == 4) && |
| 804 | "wchar_t width must be 2 or 4 bytes"); |
| 805 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth); |
| 806 | } |
| 807 | |
| 808 | // ABI_enum_size to indicate enum width |
| 809 | // FIXME: There is no way to emit value 0 (enums prohibited) or value 3 |
| 810 | // (all enums contain a value needing 32 bits to encode). |
Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 811 | if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>( |
Oliver Stannard | 5dc2934 | 2014-06-20 10:08:11 +0000 | [diff] [blame] | 812 | SourceModule->getModuleFlag("min_enum_size"))) { |
| 813 | int EnumWidth = EnumWidthValue->getZExtValue(); |
| 814 | assert((EnumWidth == 1 || EnumWidth == 4) && |
| 815 | "Minimum enum width must be 1 or 4 bytes"); |
| 816 | int EnumBuildAttr = EnumWidth == 1 ? 1 : 2; |
| 817 | ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr); |
| 818 | } |
| 819 | } |
| 820 | } |
| 821 | |
Amara Emerson | 115d2df | 2014-07-25 14:03:14 +0000 | [diff] [blame] | 822 | // TODO: We currently only support either reserving the register, or treating |
| 823 | // it as another callee-saved register, but not as SB or a TLS pointer; It |
| 824 | // would instead be nicer to push this from the frontend as metadata, as we do |
| 825 | // for the wchar and enum size tags |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 826 | if (STI.isR9Reserved()) |
| 827 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved); |
Amara Emerson | 115d2df | 2014-07-25 14:03:14 +0000 | [diff] [blame] | 828 | else |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 829 | ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR); |
Amara Emerson | 115d2df | 2014-07-25 14:03:14 +0000 | [diff] [blame] | 830 | |
Eric Christopher | a49d68e | 2015-02-17 20:02:32 +0000 | [diff] [blame] | 831 | if (STI.hasTrustZone() && STI.hasVirtualization()) |
| 832 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 833 | ARMBuildAttrs::AllowTZVirtualization); |
| 834 | else if (STI.hasTrustZone()) |
| 835 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 836 | ARMBuildAttrs::AllowTZ); |
| 837 | else if (STI.hasVirtualization()) |
| 838 | ATS.emitAttribute(ARMBuildAttrs::Virtualization_use, |
| 839 | ARMBuildAttrs::AllowVirtualization); |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 840 | } |
| 841 | |
Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 842 | //===----------------------------------------------------------------------===// |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 843 | |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 844 | static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber, |
| 845 | unsigned LabelId, MCContext &Ctx) { |
| 846 | |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 847 | MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix) |
Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 848 | + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); |
| 849 | return Label; |
| 850 | } |
| 851 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 852 | static MCSymbolRefExpr::VariantKind |
| 853 | getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { |
| 854 | switch (Modifier) { |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 855 | case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None; |
David Peixotto | 8ad70b3 | 2013-12-04 22:43:20 +0000 | [diff] [blame] | 856 | case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD; |
| 857 | case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF; |
| 858 | case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF; |
Peter Collingbourne | 97aae40 | 2015-10-26 18:23:16 +0000 | [diff] [blame] | 859 | case ARMCP::GOT_PREL: return MCSymbolRefExpr::VK_ARM_GOT_PREL; |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 860 | } |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 861 | llvm_unreachable("Invalid ARMCPModifier!"); |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 862 | } |
| 863 | |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 864 | MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV, |
| 865 | unsigned char TargetFlags) { |
Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 866 | if (Subtarget->isTargetMachO()) { |
| 867 | bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) && |
| 868 | Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 869 | |
Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 870 | if (!IsIndirect) |
| 871 | return getSymbol(GV); |
| 872 | |
| 873 | // FIXME: Remove this when Darwin transition to @GOT like syntax. |
| 874 | MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); |
| 875 | MachineModuleInfoMachO &MMIMachO = |
| 876 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); |
| 877 | MachineModuleInfoImpl::StubValueTy &StubSym = |
| 878 | GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) |
| 879 | : MMIMachO.getGVStubEntry(MCSym); |
| 880 | if (!StubSym.getPointer()) |
| 881 | StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), |
| 882 | !GV->hasInternalLinkage()); |
| 883 | return MCSym; |
| 884 | } else if (Subtarget->isTargetCOFF()) { |
| 885 | assert(Subtarget->isTargetWindows() && |
| 886 | "Windows is the only supported COFF target"); |
Reid Kleckner | c35e7f5 | 2015-06-11 01:31:48 +0000 | [diff] [blame] | 887 | |
| 888 | bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT); |
| 889 | if (!IsIndirect) |
| 890 | return getSymbol(GV); |
| 891 | |
| 892 | SmallString<128> Name; |
| 893 | Name = "__imp_"; |
| 894 | getNameWithPrefix(Name, GV); |
| 895 | |
| 896 | return OutContext.getOrCreateSymbol(Name); |
Saleem Abdulrasool | 220a044 | 2014-07-07 05:18:30 +0000 | [diff] [blame] | 897 | } else if (Subtarget->isTargetELF()) { |
| 898 | return getSymbol(GV); |
| 899 | } |
| 900 | llvm_unreachable("unexpected target"); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 901 | } |
| 902 | |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 903 | void ARMAsmPrinter:: |
| 904 | EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 905 | const DataLayout &DL = getDataLayout(); |
| 906 | int Size = DL.getTypeAllocSize(MCPV->getType()); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 907 | |
| 908 | ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 909 | |
Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 910 | MCSymbol *MCSym; |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 911 | if (ACPV->isLSDA()) { |
Rafael Espindola | dc4263c | 2015-03-17 13:57:48 +0000 | [diff] [blame] | 912 | MCSym = getCurExceptionSym(); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 913 | } else if (ACPV->isBlockAddress()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 914 | const BlockAddress *BA = |
| 915 | cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); |
| 916 | MCSym = GetBlockAddressSymbol(BA); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 917 | } else if (ACPV->isGlobalValue()) { |
Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 918 | const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 919 | |
| 920 | // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so |
| 921 | // flag the global as MO_NONLAZY. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 922 | unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0; |
Tim Northover | d34094e | 2013-11-25 17:04:35 +0000 | [diff] [blame] | 923 | MCSym = GetARMGVSymbol(GV, TF); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 924 | } else if (ACPV->isMachineBasicBlock()) { |
Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 925 | const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); |
Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 926 | MCSym = MBB->getSymbol(); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 927 | } else { |
| 928 | assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); |
Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 929 | const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); |
| 930 | MCSym = GetExternalSymbolSymbol(Sym); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 931 | } |
| 932 | |
| 933 | // Create an MCSymbol for the reference. |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 934 | const MCExpr *Expr = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 935 | MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()), |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 936 | OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 937 | |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 938 | if (ACPV->getPCAdjustment()) { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 939 | MCSymbol *PCLabel = |
| 940 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 941 | ACPV->getLabelId(), OutContext); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 942 | const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext); |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 943 | PCRelExpr = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 944 | MCBinaryExpr::createAdd(PCRelExpr, |
| 945 | MCConstantExpr::create(ACPV->getPCAdjustment(), |
Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 946 | OutContext), |
| 947 | OutContext); |
| 948 | if (ACPV->mustAddCurrentAddress()) { |
| 949 | // We want "(<expr> - .)", but MC doesn't have a concept of the '.' |
| 950 | // label, so just emit a local label end reference that instead. |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 951 | MCSymbol *DotSym = OutContext.createTempSymbol(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 952 | OutStreamer->EmitLabel(DotSym); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 953 | const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext); |
| 954 | PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 955 | } |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 956 | Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 957 | } |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 958 | OutStreamer->EmitValue(Expr, Size); |
Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 959 | } |
| 960 | |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 961 | void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) { |
| 962 | const MachineOperand &MO1 = MI->getOperand(1); |
Peter Collingbourne | 7e814d1 | 2015-05-21 23:20:55 +0000 | [diff] [blame] | 963 | unsigned JTI = MO1.getIndex(); |
Tim Northover | 12c41af | 2015-05-18 17:10:40 +0000 | [diff] [blame] | 964 | |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 965 | // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for |
| 966 | // ARM mode tables. |
| 967 | EmitAlignment(2); |
| 968 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 969 | // Emit a label for the jump table. |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 970 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 971 | OutStreamer->EmitLabel(JTISymbol); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 972 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 973 | // Mark the jump table as data-in-code. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 974 | OutStreamer->EmitDataRegion(MCDR_DataRegionJT32); |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 975 | |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 976 | // Emit each entry of the table. |
| 977 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 978 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 979 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 980 | |
| 981 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 982 | MachineBasicBlock *MBB = JTBBs[i]; |
| 983 | // Construct an MCExpr for the entry. We want a value of the form: |
| 984 | // (BasicBlockAddr - TableBeginAddr) |
| 985 | // |
| 986 | // For example, a table with entries jumping to basic blocks BB0 and BB1 |
| 987 | // would look like: |
| 988 | // LJTI_0_0: |
| 989 | // .word (LBB0 - LJTI_0_0) |
| 990 | // .word (LBB1 - LJTI_0_0) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 991 | const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 992 | |
| 993 | if (TM.getRelocationModel() == Reloc::PIC_) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 994 | Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol, |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 995 | OutContext), |
| 996 | OutContext); |
Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 997 | // If we're generating a table of Thumb addresses in static relocation |
| 998 | // model, we need to add one to keep interworking correctly. |
| 999 | else if (AFI->isThumbFunction()) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1000 | Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext), |
Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 1001 | OutContext); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1002 | OutStreamer->EmitValue(Expr, 4); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1003 | } |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1004 | // Mark the end of jump table data-in-code region. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1005 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1008 | void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) { |
| 1009 | const MachineOperand &MO1 = MI->getOperand(1); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1010 | unsigned JTI = MO1.getIndex(); |
| 1011 | |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1012 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1013 | OutStreamer->EmitLabel(JTISymbol); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1014 | |
| 1015 | // Emit each entry of the table. |
| 1016 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 1017 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 1018 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1019 | |
| 1020 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { |
| 1021 | MachineBasicBlock *MBB = JTBBs[i]; |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1022 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 1023 | OutContext); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1024 | // If this isn't a TBB or TBH, the entries are direct branch instructions. |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1025 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1026 | .addExpr(MBBSymbolExpr) |
| 1027 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1028 | .addReg(0)); |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1029 | } |
| 1030 | } |
| 1031 | |
| 1032 | void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI, |
| 1033 | unsigned OffsetWidth) { |
| 1034 | assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width"); |
| 1035 | const MachineOperand &MO1 = MI->getOperand(1); |
| 1036 | unsigned JTI = MO1.getIndex(); |
| 1037 | |
| 1038 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); |
| 1039 | OutStreamer->EmitLabel(JTISymbol); |
| 1040 | |
| 1041 | // Emit each entry of the table. |
| 1042 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
| 1043 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 1044 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; |
| 1045 | |
| 1046 | // Mark the jump table as data-in-code. |
| 1047 | OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8 |
| 1048 | : MCDR_DataRegionJT16); |
| 1049 | |
| 1050 | for (auto MBB : JTBBs) { |
| 1051 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), |
| 1052 | OutContext); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1053 | // Otherwise it's an offset from the dispatch instruction. Construct an |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1054 | // MCExpr for the entry. We want a value of the form: |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1055 | // (BasicBlockAddr - TBBInstAddr + 4) / 2 |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1056 | // |
| 1057 | // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 |
| 1058 | // would look like: |
| 1059 | // LJTI_0_0: |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1060 | // .byte (LBB0 - (LCPI0_0 + 4)) / 2 |
| 1061 | // .byte (LBB1 - (LCPI0_0 + 4)) / 2 |
| 1062 | // where LCPI0_0 is a label defined just before the TBB instruction using |
| 1063 | // this table. |
| 1064 | MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm()); |
| 1065 | const MCExpr *Expr = MCBinaryExpr::createAdd( |
| 1066 | MCSymbolRefExpr::create(TBInstPC, OutContext), |
| 1067 | MCConstantExpr::create(4, OutContext), OutContext); |
| 1068 | Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1069 | Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext), |
Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1070 | OutContext); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1071 | OutStreamer->EmitValue(Expr, OffsetWidth); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1072 | } |
Jim Grosbach | 2597f83 | 2012-05-21 23:34:42 +0000 | [diff] [blame] | 1073 | // Mark the end of jump table data-in-code region. 32-bit offsets use |
| 1074 | // actual branch instructions here, so we don't mark those as a data-region |
| 1075 | // at all. |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1076 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
| 1077 | |
| 1078 | // Make sure the next instruction is 2-byte aligned. |
| 1079 | EmitAlignment(1); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1082 | void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { |
| 1083 | assert(MI->getFlag(MachineInstr::FrameSetup) && |
| 1084 | "Only instruction which are involved into frame setup code are allowed"); |
| 1085 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1086 | MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); |
Rafael Espindola | a17151a | 2013-10-08 13:08:17 +0000 | [diff] [blame] | 1087 | ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1088 | const MachineFunction &MF = *MI->getParent()->getParent(); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 1089 | const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo(); |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1090 | const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1091 | |
| 1092 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1093 | unsigned Opc = MI->getOpcode(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1094 | unsigned SrcReg, DstReg; |
| 1095 | |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1096 | if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { |
| 1097 | // Two special cases: |
| 1098 | // 1) tPUSH does not have src/dst regs. |
| 1099 | // 2) for Thumb1 code we sometimes materialize the constant via constpool |
| 1100 | // load. Yes, this is pretty fragile, but for now I don't see better |
| 1101 | // way... :( |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1102 | SrcReg = DstReg = ARM::SP; |
| 1103 | } else { |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1104 | SrcReg = MI->getOperand(1).getReg(); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1105 | DstReg = MI->getOperand(0).getReg(); |
| 1106 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1107 | |
| 1108 | // Try to figure out the unwinding opcode out of src / dst regs. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1109 | if (MI->mayStore()) { |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1110 | // Register saves. |
| 1111 | assert(DstReg == ARM::SP && |
| 1112 | "Only stack pointer as a destination reg is supported"); |
| 1113 | |
| 1114 | SmallVector<unsigned, 4> RegList; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1115 | // Skip src & dst reg, and pred ops. |
| 1116 | unsigned StartOp = 2 + 2; |
| 1117 | // Use all the operands. |
| 1118 | unsigned NumOffset = 0; |
| 1119 | |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1120 | switch (Opc) { |
| 1121 | default: |
| 1122 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1123 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1124 | case ARM::tPUSH: |
| 1125 | // Special case here: no src & dst reg, but two extra imp ops. |
| 1126 | StartOp = 2; NumOffset = 2; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1127 | case ARM::STMDB_UPD: |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1128 | case ARM::t2STMDB_UPD: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1129 | case ARM::VSTMDDB_UPD: |
| 1130 | assert(SrcReg == ARM::SP && |
| 1131 | "Only stack pointer as a source reg is supported"); |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1132 | for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; |
Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1133 | i != NumOps; ++i) { |
| 1134 | const MachineOperand &MO = MI->getOperand(i); |
| 1135 | // Actually, there should never be any impdef stuff here. Skip it |
| 1136 | // temporary to workaround PR11902. |
| 1137 | if (MO.isImplicit()) |
| 1138 | continue; |
| 1139 | RegList.push_back(MO.getReg()); |
| 1140 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1141 | break; |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1142 | case ARM::STR_PRE_IMM: |
| 1143 | case ARM::STR_PRE_REG: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1144 | case ARM::t2STR_PRE: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1145 | assert(MI->getOperand(2).getReg() == ARM::SP && |
| 1146 | "Only stack pointer as a source reg is supported"); |
| 1147 | RegList.push_back(SrcReg); |
| 1148 | break; |
| 1149 | } |
Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1150 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) |
| 1151 | ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1152 | } else { |
| 1153 | // Changes of stack / frame pointer. |
| 1154 | if (SrcReg == ARM::SP) { |
| 1155 | int64_t Offset = 0; |
| 1156 | switch (Opc) { |
| 1157 | default: |
| 1158 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1159 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1160 | case ARM::MOVr: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1161 | case ARM::tMOVr: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1162 | Offset = 0; |
| 1163 | break; |
| 1164 | case ARM::ADDri: |
Akira Hatanaka | 3bfc3e2 | 2015-11-10 00:10:41 +0000 | [diff] [blame] | 1165 | case ARM::t2ADDri: |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1166 | Offset = -MI->getOperand(2).getImm(); |
| 1167 | break; |
| 1168 | case ARM::SUBri: |
Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1169 | case ARM::t2SUBri: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1170 | Offset = MI->getOperand(2).getImm(); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1171 | break; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1172 | case ARM::tSUBspi: |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1173 | Offset = MI->getOperand(2).getImm()*4; |
Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1174 | break; |
| 1175 | case ARM::tADDspi: |
| 1176 | case ARM::tADDrSPi: |
| 1177 | Offset = -MI->getOperand(2).getImm()*4; |
| 1178 | break; |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1179 | case ARM::tLDRpci: { |
| 1180 | // Grab the constpool index and check, whether it corresponds to |
| 1181 | // original or cloned constpool entry. |
| 1182 | unsigned CPI = MI->getOperand(1).getIndex(); |
| 1183 | const MachineConstantPool *MCP = MF.getConstantPool(); |
| 1184 | if (CPI >= MCP->getConstants().size()) |
| 1185 | CPI = AFI.getOriginalCPIdx(CPI); |
| 1186 | assert(CPI != -1U && "Invalid constpool index"); |
| 1187 | |
| 1188 | // Derive the actual offset. |
| 1189 | const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; |
| 1190 | assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); |
| 1191 | // FIXME: Check for user, it should be "add" instruction! |
| 1192 | Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); |
Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1193 | break; |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1194 | } |
Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1195 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1196 | |
Joerg Sonnenberger | 3c10817 | 2014-04-30 22:43:13 +0000 | [diff] [blame] | 1197 | if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { |
| 1198 | if (DstReg == FramePtr && FramePtr != ARM::SP) |
| 1199 | // Set-up of the frame pointer. Positive values correspond to "add" |
| 1200 | // instruction. |
| 1201 | ATS.emitSetFP(FramePtr, ARM::SP, -Offset); |
| 1202 | else if (DstReg == ARM::SP) { |
| 1203 | // Change of SP by an offset. Positive values correspond to "sub" |
| 1204 | // instruction. |
| 1205 | ATS.emitPad(Offset); |
| 1206 | } else { |
| 1207 | // Move of SP to a register. Positive values correspond to an "add" |
| 1208 | // instruction. |
| 1209 | ATS.emitMovSP(DstReg, -Offset); |
| 1210 | } |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1211 | } |
| 1212 | } else if (DstReg == ARM::SP) { |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1213 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1214 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1215 | } |
| 1216 | else { |
| 1217 | MI->dump(); |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1218 | llvm_unreachable("Unsupported opcode for unwinding information"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1219 | } |
| 1220 | } |
| 1221 | } |
| 1222 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1223 | // Simple pseudo-instructions have their lowering (with expansion to real |
| 1224 | // instructions) auto-generated. |
| 1225 | #include "ARMGenMCPseudoLowering.inc" |
| 1226 | |
Jim Grosbach | 05eccf0 | 2010-09-29 15:23:40 +0000 | [diff] [blame] | 1227 | void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1228 | const DataLayout &DL = getDataLayout(); |
Rafael Espindola | 5887356 | 2014-01-03 19:21:54 +0000 | [diff] [blame] | 1229 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1230 | // If we just ended a constant pool, mark it as such. |
| 1231 | if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1232 | OutStreamer->EmitDataRegion(MCDR_DataRegionEnd); |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1233 | InConstantPool = false; |
| 1234 | } |
Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1235 | |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1236 | // Emit unwinding stuff for frame-related instructions |
Renato Golin | 78a6eba | 2014-02-07 20:12:49 +0000 | [diff] [blame] | 1237 | if (Subtarget->isTargetEHABICompatible() && |
Renato Golin | 8cea6e8 | 2014-01-29 11:50:56 +0000 | [diff] [blame] | 1238 | MI->getFlag(MachineInstr::FrameSetup)) |
Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1239 | EmitUnwindingInstruction(MI); |
| 1240 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1241 | // Do any auto-generated pseudo lowerings. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1242 | if (emitPseudoExpansionLowering(*OutStreamer, MI)) |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1243 | return; |
| 1244 | |
Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1245 | assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && |
| 1246 | "Pseudo flag setting opcode should be expanded early"); |
| 1247 | |
Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1248 | // Check for manual lowerings. |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1249 | unsigned Opc = MI->getOpcode(); |
| 1250 | switch (Opc) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1251 | case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); |
David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1252 | case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1253 | case ARM::LEApcrel: |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1254 | case ARM::tLEApcrel: |
Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1255 | case ARM::t2LEApcrel: { |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1256 | // FIXME: Need to also handle globals and externals |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1257 | MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1258 | EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == |
| 1259 | ARM::t2LEApcrel ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1260 | : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR |
| 1261 | : ARM::ADR)) |
| 1262 | .addReg(MI->getOperand(0).getReg()) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1263 | .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext)) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1264 | // Add predicate operands. |
| 1265 | .addImm(MI->getOperand(2).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1266 | .addReg(MI->getOperand(3).getReg())); |
Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1267 | return; |
| 1268 | } |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1269 | case ARM::LEApcrelJT: |
| 1270 | case ARM::tLEApcrelJT: |
| 1271 | case ARM::t2LEApcrelJT: { |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1272 | MCSymbol *JTIPICSymbol = |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1273 | GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex()); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1274 | EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == |
| 1275 | ARM::t2LEApcrelJT ? ARM::t2ADR |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1276 | : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR |
| 1277 | : ARM::ADR)) |
| 1278 | .addReg(MI->getOperand(0).getReg()) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1279 | .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext)) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1280 | // Add predicate operands. |
Tim Northover | 4998a47 | 2015-05-13 20:28:38 +0000 | [diff] [blame] | 1281 | .addImm(MI->getOperand(2).getImm()) |
| 1282 | .addReg(MI->getOperand(3).getReg())); |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1283 | return; |
| 1284 | } |
Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1285 | // Darwin call instructions are just normal call instructions with different |
| 1286 | // clobber semantics (they clobber R9). |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1287 | case ARM::BX_CALL: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1288 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1289 | .addReg(ARM::LR) |
| 1290 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1291 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1292 | .addImm(ARMCC::AL) |
| 1293 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1294 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1295 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1296 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1297 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1298 | .addReg(MI->getOperand(0).getReg())); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1299 | return; |
| 1300 | } |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1301 | case ARM::tBX_CALL: { |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1302 | if (Subtarget->hasV5TOps()) |
| 1303 | llvm_unreachable("Expected BLX to be selected for v5t+"); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1304 | |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1305 | // On ARM v4t, when doing a call from thumb mode, we need to ensure |
| 1306 | // that the saved lr has its LSB set correctly (the arch doesn't |
| 1307 | // have blx). |
| 1308 | // So here we generate a bl to a small jump pad that does bx rN. |
| 1309 | // The jump pads are emitted after the function body. |
| 1310 | |
| 1311 | unsigned TReg = MI->getOperand(0).getReg(); |
| 1312 | MCSymbol *TRegSym = nullptr; |
| 1313 | for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) { |
| 1314 | if (ThumbIndirectPads[i].first == TReg) { |
| 1315 | TRegSym = ThumbIndirectPads[i].second; |
| 1316 | break; |
| 1317 | } |
| 1318 | } |
| 1319 | |
| 1320 | if (!TRegSym) { |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 1321 | TRegSym = OutContext.createTempSymbol(); |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1322 | ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym)); |
| 1323 | } |
| 1324 | |
| 1325 | // Create a link-saving branch to the Reg Indirect Jump Pad. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1326 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL) |
Jonathan Roelofs | 300d8ff | 2014-12-04 19:34:50 +0000 | [diff] [blame] | 1327 | // Predicate comes first here. |
| 1328 | .addImm(ARMCC::AL).addReg(0) |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1329 | .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext))); |
Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1330 | return; |
| 1331 | } |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1332 | case ARM::BMOVPCRX_CALL: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1333 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1334 | .addReg(ARM::LR) |
| 1335 | .addReg(ARM::PC) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1336 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1337 | .addImm(ARMCC::AL) |
| 1338 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1339 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1340 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1341 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1342 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1343 | .addReg(ARM::PC) |
Benjamin Kramer | 2f54571 | 2013-03-15 17:27:39 +0000 | [diff] [blame] | 1344 | .addReg(MI->getOperand(0).getReg()) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1345 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1346 | .addImm(ARMCC::AL) |
| 1347 | .addReg(0) |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1348 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1349 | .addReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1350 | return; |
| 1351 | } |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1352 | case ARM::BMOVPCB_CALL: { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1353 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1354 | .addReg(ARM::LR) |
| 1355 | .addReg(ARM::PC) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1356 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1357 | .addImm(ARMCC::AL) |
| 1358 | .addReg(0) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1359 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1360 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1361 | |
Saleem Abdulrasool | 1eb4a28 | 2014-07-07 05:18:22 +0000 | [diff] [blame] | 1362 | const MachineOperand &Op = MI->getOperand(0); |
| 1363 | const GlobalValue *GV = Op.getGlobal(); |
| 1364 | const unsigned TF = Op.getTargetFlags(); |
| 1365 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1366 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1367 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1368 | .addExpr(GVSymExpr) |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1369 | // Add predicate operands. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1370 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1371 | .addReg(0)); |
Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1372 | return; |
| 1373 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1374 | case ARM::MOVi16_ga_pcrel: |
| 1375 | case ARM::t2MOVi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1376 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1377 | TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1378 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1379 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1380 | unsigned TF = MI->getOperand(1).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1381 | const GlobalValue *GV = MI->getOperand(1).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1382 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1383 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1384 | |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1385 | MCSymbol *LabelSym = |
| 1386 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 1387 | MI->getOperand(2).getImm(), OutContext); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1388 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1389 | unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; |
| 1390 | const MCExpr *PCRelExpr = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1391 | ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr, |
| 1392 | MCBinaryExpr::createAdd(LabelSymExpr, |
| 1393 | MCConstantExpr::create(PCAdj, OutContext), |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1394 | OutContext), OutContext), OutContext); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1395 | TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1396 | |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1397 | // Add predicate operands. |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1398 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1399 | TmpInst.addOperand(MCOperand::createReg(0)); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1400 | // Add 's' bit operand (always reg0 for this) |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1401 | TmpInst.addOperand(MCOperand::createReg(0)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1402 | EmitToStreamer(*OutStreamer, TmpInst); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1403 | return; |
| 1404 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1405 | case ARM::MOVTi16_ga_pcrel: |
| 1406 | case ARM::t2MOVTi16_ga_pcrel: { |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1407 | MCInst TmpInst; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1408 | TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel |
| 1409 | ? ARM::MOVTi16 : ARM::t2MOVTi16); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1410 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1411 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1412 | |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1413 | unsigned TF = MI->getOperand(2).getTargetFlags(); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1414 | const GlobalValue *GV = MI->getOperand(2).getGlobal(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1415 | MCSymbol *GVSym = GetARMGVSymbol(GV, TF); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1416 | const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1417 | |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1418 | MCSymbol *LabelSym = |
| 1419 | getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), |
| 1420 | MI->getOperand(3).getImm(), OutContext); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1421 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1422 | unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; |
| 1423 | const MCExpr *PCRelExpr = |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1424 | ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr, |
| 1425 | MCBinaryExpr::createAdd(LabelSymExpr, |
| 1426 | MCConstantExpr::create(PCAdj, OutContext), |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1427 | OutContext), OutContext), OutContext); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1428 | TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1429 | // Add predicate operands. |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1430 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1431 | TmpInst.addOperand(MCOperand::createReg(0)); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1432 | // Add 's' bit operand (always reg0 for this) |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1433 | TmpInst.addOperand(MCOperand::createReg(0)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1434 | EmitToStreamer(*OutStreamer, TmpInst); |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1435 | return; |
| 1436 | } |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1437 | case ARM::tPICADD: { |
| 1438 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1439 | // LPC0: |
| 1440 | // add r0, pc |
| 1441 | // This adds the address of LPC0 to r0. |
| 1442 | |
| 1443 | // Emit the label. |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1444 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1445 | getFunctionNumber(), |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1446 | MI->getOperand(2).getImm(), OutContext)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1447 | |
| 1448 | // Form and emit the add. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1449 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1450 | .addReg(MI->getOperand(0).getReg()) |
| 1451 | .addReg(MI->getOperand(0).getReg()) |
| 1452 | .addReg(ARM::PC) |
| 1453 | // Add predicate operands. |
| 1454 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1455 | .addReg(0)); |
Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1456 | return; |
| 1457 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1458 | case ARM::PICADD: { |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1459 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1460 | // LPC0: |
| 1461 | // add r0, pc, r0 |
| 1462 | // This adds the address of LPC0 to r0. |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1463 | |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1464 | // Emit the label. |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1465 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1466 | getFunctionNumber(), |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1467 | MI->getOperand(2).getImm(), OutContext)); |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1468 | |
Jim Grosbach | 7ae9422 | 2010-09-14 21:05:34 +0000 | [diff] [blame] | 1469 | // Form and emit the add. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1470 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1471 | .addReg(MI->getOperand(0).getReg()) |
| 1472 | .addReg(ARM::PC) |
| 1473 | .addReg(MI->getOperand(1).getReg()) |
| 1474 | // Add predicate operands. |
| 1475 | .addImm(MI->getOperand(3).getImm()) |
| 1476 | .addReg(MI->getOperand(4).getReg()) |
| 1477 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1478 | .addReg(0)); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1479 | return; |
| 1480 | } |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1481 | case ARM::PICSTR: |
| 1482 | case ARM::PICSTRB: |
| 1483 | case ARM::PICSTRH: |
| 1484 | case ARM::PICLDR: |
| 1485 | case ARM::PICLDRB: |
| 1486 | case ARM::PICLDRH: |
| 1487 | case ARM::PICLDRSB: |
| 1488 | case ARM::PICLDRSH: { |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1489 | // This is a pseudo op for a label + instruction sequence, which looks like: |
| 1490 | // LPC0: |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1491 | // OP r0, [pc, r0] |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1492 | // The LCP0 label is referenced by a constant pool entry in order to get |
| 1493 | // a PC-relative address at the ldr instruction. |
| 1494 | |
| 1495 | // Emit the label. |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1496 | OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1497 | getFunctionNumber(), |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1498 | MI->getOperand(2).getImm(), OutContext)); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1499 | |
| 1500 | // Form and emit the load |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1501 | unsigned Opcode; |
| 1502 | switch (MI->getOpcode()) { |
| 1503 | default: |
| 1504 | llvm_unreachable("Unexpected opcode!"); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1505 | case ARM::PICSTR: Opcode = ARM::STRrs; break; |
| 1506 | case ARM::PICSTRB: Opcode = ARM::STRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1507 | case ARM::PICSTRH: Opcode = ARM::STRH; break; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1508 | case ARM::PICLDR: Opcode = ARM::LDRrs; break; |
Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1509 | case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; |
Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1510 | case ARM::PICLDRH: Opcode = ARM::LDRH; break; |
| 1511 | case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; |
| 1512 | case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; |
| 1513 | } |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1514 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1515 | .addReg(MI->getOperand(0).getReg()) |
| 1516 | .addReg(ARM::PC) |
| 1517 | .addReg(MI->getOperand(1).getReg()) |
| 1518 | .addImm(0) |
| 1519 | // Add predicate operands. |
| 1520 | .addImm(MI->getOperand(3).getImm()) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1521 | .addReg(MI->getOperand(4).getReg())); |
Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1522 | |
| 1523 | return; |
| 1524 | } |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1525 | case ARM::CONSTPOOL_ENTRY: { |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1526 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool |
| 1527 | /// in the function. The first operand is the ID# for this instruction, the |
| 1528 | /// second is the index into the MachineConstantPool that this is, the third |
| 1529 | /// is the size in bytes of this constant pool entry. |
Jakob Stoklund Olesen | 2e05db2 | 2011-12-06 01:43:02 +0000 | [diff] [blame] | 1530 | /// The required alignment is specified on the basic block holding this MI. |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1531 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); |
| 1532 | unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); |
| 1533 | |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1534 | // If this is the first entry of the pool, mark it. |
| 1535 | if (!InConstantPool) { |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1536 | OutStreamer->EmitDataRegion(MCDR_DataRegion); |
Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1537 | InConstantPool = true; |
| 1538 | } |
| 1539 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1540 | OutStreamer->EmitLabel(GetCPISymbol(LabelId)); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1541 | |
| 1542 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; |
| 1543 | if (MCPE.isMachineConstantPoolEntry()) |
| 1544 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); |
| 1545 | else |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 1546 | EmitGlobalConstant(DL, MCPE.Val.ConstVal); |
Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1547 | return; |
| 1548 | } |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1549 | case ARM::JUMPTABLE_ADDRS: |
| 1550 | EmitJumpTableAddrs(MI); |
| 1551 | return; |
| 1552 | case ARM::JUMPTABLE_INSTS: |
| 1553 | EmitJumpTableInsts(MI); |
| 1554 | return; |
| 1555 | case ARM::JUMPTABLE_TBB: |
| 1556 | case ARM::JUMPTABLE_TBH: |
| 1557 | EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2); |
| 1558 | return; |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1559 | case ARM::t2BR_JT: { |
| 1560 | // Lower and emit the instruction itself, then the jump table following it. |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1561 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1562 | .addReg(ARM::PC) |
| 1563 | .addReg(MI->getOperand(0).getReg()) |
| 1564 | // Add predicate operands. |
| 1565 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1566 | .addReg(0)); |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1567 | return; |
| 1568 | } |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1569 | case ARM::t2TBB_JT: |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1570 | case ARM::t2TBH_JT: { |
Tim Northover | a603c40 | 2015-05-31 19:22:07 +0000 | [diff] [blame] | 1571 | unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH; |
| 1572 | // Lower and emit the PC label, then the instruction itself. |
| 1573 | OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm())); |
| 1574 | EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) |
| 1575 | .addReg(MI->getOperand(0).getReg()) |
| 1576 | .addReg(MI->getOperand(1).getReg()) |
| 1577 | // Add predicate operands. |
| 1578 | .addImm(ARMCC::AL) |
| 1579 | .addReg(0)); |
Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1580 | return; |
| 1581 | } |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1582 | case ARM::tBR_JTr: |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1583 | case ARM::BR_JTr: { |
| 1584 | // Lower and emit the instruction itself, then the jump table following it. |
| 1585 | // mov pc, target |
| 1586 | MCInst TmpInst; |
Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1587 | unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1588 | ARM::MOVr : ARM::tMOVr; |
Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1589 | TmpInst.setOpcode(Opc); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1590 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1591 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1592 | // Add predicate operands. |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1593 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1594 | TmpInst.addOperand(MCOperand::createReg(0)); |
Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1595 | // Add 's' bit operand (always reg0 for this) |
| 1596 | if (Opc == ARM::MOVr) |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1597 | TmpInst.addOperand(MCOperand::createReg(0)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1598 | EmitToStreamer(*OutStreamer, TmpInst); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1599 | return; |
| 1600 | } |
| 1601 | case ARM::BR_JTm: { |
| 1602 | // Lower and emit the instruction itself, then the jump table following it. |
| 1603 | // ldr pc, target |
| 1604 | MCInst TmpInst; |
| 1605 | if (MI->getOperand(1).getReg() == 0) { |
| 1606 | // literal offset |
| 1607 | TmpInst.setOpcode(ARM::LDRi12); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1608 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1609 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1610 | TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm())); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1611 | } else { |
| 1612 | TmpInst.setOpcode(ARM::LDRrs); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1613 | TmpInst.addOperand(MCOperand::createReg(ARM::PC)); |
| 1614 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); |
| 1615 | TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); |
| 1616 | TmpInst.addOperand(MCOperand::createImm(0)); |
Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1617 | } |
| 1618 | // Add predicate operands. |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1619 | TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); |
| 1620 | TmpInst.addOperand(MCOperand::createReg(0)); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1621 | EmitToStreamer(*OutStreamer, TmpInst); |
Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1622 | return; |
| 1623 | } |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1624 | case ARM::BR_JTadd: { |
| 1625 | // Lower and emit the instruction itself, then the jump table following it. |
| 1626 | // add pc, target, idx |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1627 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1628 | .addReg(ARM::PC) |
| 1629 | .addReg(MI->getOperand(0).getReg()) |
| 1630 | .addReg(MI->getOperand(1).getReg()) |
| 1631 | // Add predicate operands. |
| 1632 | .addImm(ARMCC::AL) |
| 1633 | .addReg(0) |
| 1634 | // Add 's' bit operand (always reg0 for this) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1635 | .addReg(0)); |
Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1636 | return; |
| 1637 | } |
Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 1638 | case ARM::SPACE: |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1639 | OutStreamer->EmitZeros(MI->getOperand(1).getImm()); |
Tim Northover | 650b0ee5 | 2014-11-13 17:58:48 +0000 | [diff] [blame] | 1640 | return; |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1641 | case ARM::TRAP: { |
| 1642 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1643 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1644 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1645 | //.long 0xe7ffdefe @ trap |
Jim Grosbach | 7d34837 | 2010-09-23 19:42:17 +0000 | [diff] [blame] | 1646 | uint32_t Val = 0xe7ffdefeUL; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1647 | OutStreamer->AddComment("trap"); |
| 1648 | OutStreamer->EmitIntValue(Val, 4); |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1649 | return; |
| 1650 | } |
| 1651 | break; |
| 1652 | } |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1653 | case ARM::TRAPNaCl: { |
| 1654 | //.long 0xe7fedef0 @ trap |
| 1655 | uint32_t Val = 0xe7fedef0UL; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1656 | OutStreamer->AddComment("trap"); |
| 1657 | OutStreamer->EmitIntValue(Val, 4); |
Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1658 | return; |
| 1659 | } |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1660 | case ARM::tTRAP: { |
| 1661 | // Non-Darwin binutils don't yet support the "trap" mnemonic. |
| 1662 | // FIXME: Remove this special case when they do. |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 1663 | if (!Subtarget->isTargetMachO()) { |
Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1664 | //.short 57086 @ trap |
Benjamin Kramer | e38495d | 2010-09-23 18:57:26 +0000 | [diff] [blame] | 1665 | uint16_t Val = 0xdefe; |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1666 | OutStreamer->AddComment("trap"); |
| 1667 | OutStreamer->EmitIntValue(Val, 2); |
Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1668 | return; |
| 1669 | } |
| 1670 | break; |
| 1671 | } |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1672 | case ARM::t2Int_eh_sjlj_setjmp: |
| 1673 | case ARM::t2Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1674 | case ARM::tInt_eh_sjlj_setjmp: { |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1675 | // Two incoming args: GPR:$src, GPR:$val |
| 1676 | // mov $val, pc |
| 1677 | // adds $val, #7 |
| 1678 | // str $val, [$src, #4] |
| 1679 | // movs r0, #0 |
Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1680 | // b LSJLJEH |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1681 | // movs r0, #1 |
Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1682 | // LSJLJEH: |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1683 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1684 | unsigned ValReg = MI->getOperand(1).getReg(); |
Matthias Braun | da3d0d7 | 2015-07-16 22:34:20 +0000 | [diff] [blame] | 1685 | MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1686 | OutStreamer->AddComment("eh_setjmp begin"); |
| 1687 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1688 | .addReg(ValReg) |
| 1689 | .addReg(ARM::PC) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1690 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1691 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1692 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1693 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1694 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1695 | .addReg(ValReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1696 | // 's' bit operand |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1697 | .addReg(ARM::CPSR) |
| 1698 | .addReg(ValReg) |
| 1699 | .addImm(7) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1700 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1701 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1702 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1703 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1704 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1705 | .addReg(ValReg) |
| 1706 | .addReg(SrcReg) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1707 | // The offset immediate is #4. The operand value is scaled by 4 for the |
| 1708 | // tSTR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1709 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1710 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1711 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1712 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1713 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1714 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1715 | .addReg(ARM::R0) |
| 1716 | .addReg(ARM::CPSR) |
| 1717 | .addImm(0) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1718 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1719 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1720 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1721 | |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1722 | const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1723 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1724 | .addExpr(SymbolExpr) |
| 1725 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1726 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1727 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1728 | OutStreamer->AddComment("eh_setjmp end"); |
| 1729 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1730 | .addReg(ARM::R0) |
| 1731 | .addReg(ARM::CPSR) |
| 1732 | .addImm(1) |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1733 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1734 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1735 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1736 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1737 | OutStreamer->EmitLabel(Label); |
Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1738 | return; |
| 1739 | } |
| 1740 | |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1741 | case ARM::Int_eh_sjlj_setjmp_nofp: |
Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1742 | case ARM::Int_eh_sjlj_setjmp: { |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1743 | // Two incoming args: GPR:$src, GPR:$val |
| 1744 | // add $val, pc, #8 |
| 1745 | // str $val, [$src, #+4] |
| 1746 | // mov r0, #0 |
| 1747 | // add pc, pc, #0 |
| 1748 | // mov r0, #1 |
| 1749 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1750 | unsigned ValReg = MI->getOperand(1).getReg(); |
| 1751 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1752 | OutStreamer->AddComment("eh_setjmp begin"); |
| 1753 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1754 | .addReg(ValReg) |
| 1755 | .addReg(ARM::PC) |
| 1756 | .addImm(8) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1757 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1758 | .addImm(ARMCC::AL) |
| 1759 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1760 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1761 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1762 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1763 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1764 | .addReg(ValReg) |
| 1765 | .addReg(SrcReg) |
| 1766 | .addImm(4) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1767 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1768 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1769 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1770 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1771 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1772 | .addReg(ARM::R0) |
| 1773 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1774 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1775 | .addImm(ARMCC::AL) |
| 1776 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1777 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1778 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1779 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1780 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1781 | .addReg(ARM::PC) |
| 1782 | .addReg(ARM::PC) |
| 1783 | .addImm(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1784 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1785 | .addImm(ARMCC::AL) |
| 1786 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1787 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1788 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1789 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1790 | OutStreamer->AddComment("eh_setjmp end"); |
| 1791 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1792 | .addReg(ARM::R0) |
| 1793 | .addImm(1) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1794 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1795 | .addImm(ARMCC::AL) |
| 1796 | .addReg(0) |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1797 | // 's' bit operand (always reg0 for this). |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1798 | .addReg(0)); |
Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1799 | return; |
| 1800 | } |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1801 | case ARM::Int_eh_sjlj_longjmp: { |
| 1802 | // ldr sp, [$src, #8] |
| 1803 | // ldr $scratch, [$src, #4] |
| 1804 | // ldr r7, [$src] |
| 1805 | // bx $scratch |
| 1806 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1807 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1808 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1809 | .addReg(ARM::SP) |
| 1810 | .addReg(SrcReg) |
| 1811 | .addImm(8) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1812 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1813 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1814 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1815 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1816 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1817 | .addReg(ScratchReg) |
| 1818 | .addReg(SrcReg) |
| 1819 | .addImm(4) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1820 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1821 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1822 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1823 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1824 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1825 | .addReg(ARM::R7) |
| 1826 | .addReg(SrcReg) |
| 1827 | .addImm(0) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1828 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1829 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1830 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1831 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1832 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1833 | .addReg(ScratchReg) |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1834 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1835 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1836 | .addReg(0)); |
Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1837 | return; |
| 1838 | } |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1839 | case ARM::tInt_eh_sjlj_longjmp: { |
| 1840 | // ldr $scratch, [$src, #8] |
| 1841 | // mov sp, $scratch |
| 1842 | // ldr $scratch, [$src, #4] |
| 1843 | // ldr r7, [$src] |
| 1844 | // bx $scratch |
| 1845 | unsigned SrcReg = MI->getOperand(0).getReg(); |
| 1846 | unsigned ScratchReg = MI->getOperand(1).getReg(); |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1847 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1848 | .addReg(ScratchReg) |
| 1849 | .addReg(SrcReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1850 | // The offset immediate is #8. The operand value is scaled by 4 for the |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1851 | // tLDR instruction. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1852 | .addImm(2) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1853 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1854 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1855 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1856 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1857 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1858 | .addReg(ARM::SP) |
| 1859 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1860 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1861 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1862 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1863 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1864 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1865 | .addReg(ScratchReg) |
| 1866 | .addReg(SrcReg) |
| 1867 | .addImm(1) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1868 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1869 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1870 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1871 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1872 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1873 | .addReg(ARM::R7) |
| 1874 | .addReg(SrcReg) |
| 1875 | .addImm(0) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1876 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1877 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1878 | .addReg(0)); |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1879 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1880 | EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1881 | .addReg(ScratchReg) |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1882 | // Predicate. |
Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1883 | .addImm(ARMCC::AL) |
Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1884 | .addReg(0)); |
Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1885 | return; |
| 1886 | } |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1887 | } |
Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1888 | |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1889 | MCInst TmpInst; |
Chris Lattner | de16ca8 | 2010-11-14 21:00:02 +0000 | [diff] [blame] | 1890 | LowerARMMachineInstrToMCInst(MI, TmpInst, *this); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1891 | |
Lang Hames | 9ff69c8 | 2015-04-24 19:11:51 +0000 | [diff] [blame] | 1892 | EmitToStreamer(*OutStreamer, TmpInst); |
Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1893 | } |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1894 | |
| 1895 | //===----------------------------------------------------------------------===// |
| 1896 | // Target Registry Stuff |
| 1897 | //===----------------------------------------------------------------------===// |
| 1898 | |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1899 | // Force static initialization. |
| 1900 | extern "C" void LLVMInitializeARMAsmPrinter() { |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 1901 | RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget); |
| 1902 | RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget); |
| 1903 | RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget); |
| 1904 | RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget); |
Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1905 | } |