blob: 3d3f86e5d0e05a86b74b7330f80b5f31320a9d96 [file] [log] [blame]
Chandler Carruth93dcdc42015-01-31 11:17:59 +00001//===-- AMDGPUTargetTransformInfo.h - AMDGPU specific TTI -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file a TargetTransformInfo::Concept conforming object specific to the
11/// AMDGPU target machine. It uses the target's detailed information to
12/// provide more precise answers to certain TTI queries, while letting the
13/// target independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
16
17#ifndef LLVM_LIB_TARGET_R600_AMDGPUTARGETTRANSFORMINFO_H
18#define LLVM_LIB_TARGET_R600_AMDGPUTARGETTRANSFORMINFO_H
19
20#include "AMDGPU.h"
21#include "AMDGPUTargetMachine.h"
22#include "llvm/Analysis/TargetTransformInfo.h"
23#include "llvm/CodeGen/BasicTTIImpl.h"
24#include "llvm/Target/TargetLowering.h"
25
26namespace llvm {
27
28class AMDGPUTTIImpl : public BasicTTIImplBase<AMDGPUTTIImpl> {
29 typedef BasicTTIImplBase<AMDGPUTTIImpl> BaseT;
30 typedef TargetTransformInfo TTI;
Chandler Carruthc340ca82015-02-01 14:01:15 +000031 friend BaseT;
Chandler Carruth93dcdc42015-01-31 11:17:59 +000032
Chandler Carruthc340ca82015-02-01 14:01:15 +000033 const AMDGPUTargetMachine *TM;
Chandler Carruth93dcdc42015-01-31 11:17:59 +000034 const AMDGPUSubtarget *ST;
Chandler Carruthc340ca82015-02-01 14:01:15 +000035 const AMDGPUTargetLowering *TLI;
36
37 const AMDGPUTargetMachine *getTM() const { return TM; }
38 const AMDGPUTargetLowering *getTLI() const { return TLI; }
Chandler Carruth93dcdc42015-01-31 11:17:59 +000039
40public:
Chandler Carruthee642692015-02-01 12:38:24 +000041 explicit AMDGPUTTIImpl(const AMDGPUTargetMachine *TM)
Chandler Carruthc340ca82015-02-01 14:01:15 +000042 : BaseT(TM), TM(TM), ST(TM->getSubtargetImpl()),
43 TLI(ST->getTargetLowering()) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000044
45 // Provide value semantics. MSVC requires that we spell all of these out.
46 AMDGPUTTIImpl(const AMDGPUTTIImpl &Arg)
Chandler Carruthc340ca82015-02-01 14:01:15 +000047 : BaseT(static_cast<const BaseT &>(Arg)), TM(Arg.TM), ST(Arg.ST),
48 TLI(Arg.TLI) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000049 AMDGPUTTIImpl(AMDGPUTTIImpl &&Arg)
Chandler Carruthc340ca82015-02-01 14:01:15 +000050 : BaseT(std::move(static_cast<BaseT &>(Arg))), TM(std::move(Arg.TM)),
51 ST(std::move(Arg.ST)), TLI(std::move(Arg.TLI)) {}
Chandler Carruth93dcdc42015-01-31 11:17:59 +000052 AMDGPUTTIImpl &operator=(const AMDGPUTTIImpl &RHS) {
53 BaseT::operator=(static_cast<const BaseT &>(RHS));
Chandler Carruthc340ca82015-02-01 14:01:15 +000054 TM = RHS.TM;
Chandler Carruth93dcdc42015-01-31 11:17:59 +000055 ST = RHS.ST;
Chandler Carruthc340ca82015-02-01 14:01:15 +000056 TLI = RHS.TLI;
Chandler Carruth93dcdc42015-01-31 11:17:59 +000057 return *this;
58 }
59 AMDGPUTTIImpl &operator=(AMDGPUTTIImpl &&RHS) {
60 BaseT::operator=(std::move(static_cast<BaseT &>(RHS)));
Chandler Carruthc340ca82015-02-01 14:01:15 +000061 TM = std::move(RHS.TM);
Chandler Carruth93dcdc42015-01-31 11:17:59 +000062 ST = std::move(RHS.ST);
Chandler Carruthc340ca82015-02-01 14:01:15 +000063 TLI = std::move(RHS.TLI);
Chandler Carruth93dcdc42015-01-31 11:17:59 +000064 return *this;
65 }
66
67 bool hasBranchDivergence() { return true; }
68
69 void getUnrollingPreferences(const Function *F, Loop *L,
70 TTI::UnrollingPreferences &UP);
71
72 TTI::PopcntSupportKind getPopcntSupport(unsigned TyWidth) {
73 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
74 return ST->hasBCNT(TyWidth) ? TTI::PSK_FastHardware : TTI::PSK_Software;
75 }
76
77 unsigned getNumberOfRegisters(bool Vector);
78 unsigned getRegisterBitWidth(bool Vector);
79 unsigned getMaxInterleaveFactor();
80};
81
82} // end namespace llvm
83
84#endif