blob: 58f3beb751af305c2d39fe0a3e311cc291cd7820 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
13// Refer the ELF spec for the single letter varaibles, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000032
33#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000034#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000035#include "llvm/Support/Endian.h"
36#include "llvm/Support/ELF.h"
37
38using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000039using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000040using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000041using namespace llvm::ELF;
42
43namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000044namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000045
Rui Ueyamac1c282a2016-02-11 21:18:01 +000046TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000047
Rafael Espindolae7e57b22015-11-09 21:43:00 +000048static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000049
George Rimare6389d12016-06-08 12:22:26 +000050StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000051 return getELFRelocationTypeName(Config->EMachine, Type);
52}
53
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000054template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000055 if (!isInt<N>(V))
56 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000057}
58
59template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000060 if (!isUInt<N>(V))
61 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000062}
63
Igor Kudrinfea8ed52015-11-26 10:05:24 +000064template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000065 if (!isInt<N>(V) && !isUInt<N>(V))
66 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000067}
68
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000069template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000070 if ((V & (N - 1)) != 0)
71 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000072}
73
Rafael Espindola24de7672016-06-09 20:39:01 +000074static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000075 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000076 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000077}
78
Rui Ueyamaefc23de2015-10-14 21:30:32 +000079namespace {
80class X86TargetInfo final : public TargetInfo {
81public:
82 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000083 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000084 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000085 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000086 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000087 bool isTlsLocalDynamicRel(uint32_t Type) const override;
88 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
89 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000090 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000091 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000092 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
93 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000094 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000095
Rafael Espindola69f54022016-06-04 23:22:34 +000096 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
97 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000098 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
99 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
100 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000102};
103
104class X86_64TargetInfo final : public TargetInfo {
105public:
106 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000107 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000108 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000109 bool isTlsLocalDynamicRel(uint32_t Type) const override;
110 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
111 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000112 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000113 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000114 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000115 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
116 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000117 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000118
Rafael Espindola5c66b822016-06-04 22:58:54 +0000119 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
120 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000121 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000122 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
123 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
124 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000126
127private:
128 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
129 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000130};
131
Davide Italiano8c3444362016-01-11 19:45:33 +0000132class PPCTargetInfo final : public TargetInfo {
133public:
134 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000136 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000137};
138
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139class PPC64TargetInfo final : public TargetInfo {
140public:
141 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000142 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000143 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
144 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000145 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000146};
147
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000148class AArch64TargetInfo final : public TargetInfo {
149public:
150 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000151 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000152 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000153 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000154 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000155 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000156 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
157 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000158 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000160 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
161 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000163 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000164 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000165};
166
Tom Stellard80efb162016-01-07 03:59:08 +0000167class AMDGPUTargetInfo final : public TargetInfo {
168public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000169 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000170 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
171 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000172};
173
Peter Smith8646ced2016-06-07 09:31:52 +0000174class ARMTargetInfo final : public TargetInfo {
175public:
176 ARMTargetInfo();
177 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
178 uint32_t getDynRel(uint32_t Type) const override;
179 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000180 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000181 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000182 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
183 int32_t Index, unsigned RelOff) const override;
184 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
185};
186
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000187template <class ELFT> class MipsTargetInfo final : public TargetInfo {
188public:
189 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000190 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000191 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000192 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000193 bool isTlsLocalDynamicRel(uint32_t Type) const override;
194 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000195 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000196 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000197 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
198 int32_t Index, unsigned RelOff) const override;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000199 void writeThunk(uint8_t *Buf, uint64_t S) const override;
Peter Smitheeb82742016-07-08 12:25:50 +0000200 bool needsThunk(uint32_t Type, const InputFile &File,
201 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000202 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000203 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000204};
205} // anonymous namespace
206
Rui Ueyama91004392015-10-13 16:08:15 +0000207TargetInfo *createTarget() {
208 switch (Config->EMachine) {
209 case EM_386:
210 return new X86TargetInfo();
211 case EM_AARCH64:
212 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000213 case EM_AMDGPU:
214 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000215 case EM_ARM:
216 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000217 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000218 switch (Config->EKind) {
219 case ELF32LEKind:
220 return new MipsTargetInfo<ELF32LE>();
221 case ELF32BEKind:
222 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000223 case ELF64LEKind:
224 return new MipsTargetInfo<ELF64LE>();
225 case ELF64BEKind:
226 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000227 default:
George Rimar777f9632016-03-12 08:31:34 +0000228 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000229 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000230 case EM_PPC:
231 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000232 case EM_PPC64:
233 return new PPC64TargetInfo();
234 case EM_X86_64:
235 return new X86_64TargetInfo();
236 }
George Rimar777f9632016-03-12 08:31:34 +0000237 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000238}
239
Rafael Espindola01205f72015-09-22 18:19:46 +0000240TargetInfo::~TargetInfo() {}
241
Rafael Espindola666625b2016-04-01 14:36:09 +0000242uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
243 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000244 return 0;
245}
246
George Rimar786e8662016-03-17 05:57:33 +0000247uint64_t TargetInfo::getVAStart() const { return Config->Pic ? 0 : VAStart; }
Igor Kudrinf6f45472015-11-10 08:39:27 +0000248
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000249bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000250
Peter Smitheeb82742016-07-08 12:25:50 +0000251bool TargetInfo::needsThunk(uint32_t Type, const InputFile &File,
252 const SymbolBody &S) const {
253 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000254}
255
George Rimar98b060d2016-03-06 06:01:07 +0000256bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000257
George Rimar98b060d2016-03-06 06:01:07 +0000258bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000259
George Rimar98b060d2016-03-06 06:01:07 +0000260bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000261 return false;
262}
263
Rafael Espindola5c66b822016-06-04 22:58:54 +0000264RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
265 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000266 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000267}
268
269void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
270 llvm_unreachable("Should not have claimed to be relaxable");
271}
272
Rafael Espindola22ef9562016-04-13 01:40:19 +0000273void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
274 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000275 llvm_unreachable("Should not have claimed to be relaxable");
276}
277
Rafael Espindola22ef9562016-04-13 01:40:19 +0000278void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
279 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000280 llvm_unreachable("Should not have claimed to be relaxable");
281}
282
Rafael Espindola22ef9562016-04-13 01:40:19 +0000283void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
284 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000285 llvm_unreachable("Should not have claimed to be relaxable");
286}
287
Rafael Espindola22ef9562016-04-13 01:40:19 +0000288void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
289 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000290 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000291}
George Rimar77d1cb12015-11-24 09:00:06 +0000292
Rafael Espindola7f074422015-09-22 21:35:51 +0000293X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000294 CopyRel = R_386_COPY;
295 GotRel = R_386_GLOB_DAT;
296 PltRel = R_386_JUMP_SLOT;
297 IRelativeRel = R_386_IRELATIVE;
298 RelativeRel = R_386_RELATIVE;
299 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000300 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
301 TlsOffsetRel = R_386_TLS_DTPOFF32;
George Rimar77b77792015-11-25 22:15:01 +0000302 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000303 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000304 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000305}
306
307RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
308 switch (Type) {
309 default:
310 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000311 case R_386_TLS_GD:
312 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000313 case R_386_TLS_LDM:
314 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000315 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000316 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000317 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000318 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000319 case R_386_GOTPC:
320 return R_GOTONLY_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000321 case R_386_TLS_IE:
322 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000323 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000324 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000325 case R_386_TLS_GOTIE:
326 return R_GOT_FROM_END;
327 case R_386_GOTOFF:
328 return R_GOTREL;
329 case R_386_TLS_LE:
330 return R_TLS;
331 case R_386_TLS_LE_32:
332 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000333 }
George Rimar77b77792015-11-25 22:15:01 +0000334}
335
Rafael Espindola69f54022016-06-04 23:22:34 +0000336RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
337 RelExpr Expr) const {
338 switch (Expr) {
339 default:
340 return Expr;
341 case R_RELAX_TLS_GD_TO_IE:
342 return R_RELAX_TLS_GD_TO_IE_END;
343 case R_RELAX_TLS_GD_TO_LE:
344 return R_RELAX_TLS_GD_TO_LE_NEG;
345 }
346}
347
Rui Ueyamac516ae12016-01-29 02:33:45 +0000348void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000349 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
350}
351
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000352void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000353 // Entries in .got.plt initially points back to the corresponding
354 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000355 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000356}
Rafael Espindola01205f72015-09-22 18:19:46 +0000357
George Rimar98b060d2016-03-06 06:01:07 +0000358uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000359 if (Type == R_386_TLS_LE)
360 return R_386_TLS_TPOFF;
361 if (Type == R_386_TLS_LE_32)
362 return R_386_TLS_TPOFF32;
363 return Type;
364}
365
George Rimar98b060d2016-03-06 06:01:07 +0000366bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000367 return Type == R_386_TLS_GD;
368}
369
George Rimar98b060d2016-03-06 06:01:07 +0000370bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000371 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
372}
373
George Rimar98b060d2016-03-06 06:01:07 +0000374bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000375 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
376}
377
Rui Ueyama4a90f572016-06-16 16:28:50 +0000378void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000379 // Executable files and shared object files have
380 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000381 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000382 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000383 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000384 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
385 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000386 };
387 memcpy(Buf, V, sizeof(V));
388 return;
389 }
George Rimar648a2c32015-10-20 08:54:27 +0000390
George Rimar77b77792015-11-25 22:15:01 +0000391 const uint8_t PltData[] = {
392 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000393 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
394 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000395 };
396 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000397 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000398 write32le(Buf + 2, Got + 4);
399 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000400}
401
Rui Ueyama9398f862016-01-29 04:15:02 +0000402void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
403 uint64_t PltEntryAddr, int32_t Index,
404 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000405 const uint8_t Inst[] = {
406 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
407 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
408 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
409 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000410 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000411
George Rimar77b77792015-11-25 22:15:01 +0000412 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000413 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000414 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000415 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000416 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000417 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000418}
419
Rafael Espindola666625b2016-04-01 14:36:09 +0000420uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
421 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000422 switch (Type) {
423 default:
424 return 0;
425 case R_386_32:
426 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000427 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000428 case R_386_GOTOFF:
429 case R_386_GOTPC:
430 case R_386_PC32:
431 case R_386_PLT32:
432 return read32le(Buf);
433 }
434}
435
Rafael Espindola22ef9562016-04-13 01:40:19 +0000436void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
437 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000438 checkInt<32>(Val, Type);
439 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000440}
441
Rafael Espindola22ef9562016-04-13 01:40:19 +0000442void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
443 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000444 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000445 // leal x@tlsgd(, %ebx, 1),
446 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000447 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000448 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000449 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000450 const uint8_t Inst[] = {
451 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
452 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
453 };
454 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000455 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000456}
457
Rafael Espindola22ef9562016-04-13 01:40:19 +0000458void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
459 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000460 // Convert
461 // leal x@tlsgd(, %ebx, 1),
462 // call __tls_get_addr@plt
463 // to
464 // movl %gs:0, %eax
465 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000466 const uint8_t Inst[] = {
467 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
468 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
469 };
470 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000471 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000472}
473
George Rimar6f17e092015-12-17 09:32:21 +0000474// In some conditions, relocations can be optimized to avoid using GOT.
475// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000476void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
477 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000478 // Ulrich's document section 6.2 says that @gotntpoff can
479 // be used with MOVL or ADDL instructions.
480 // @indntpoff is similar to @gotntpoff, but for use in
481 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000482 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000483
George Rimar6f17e092015-12-17 09:32:21 +0000484 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000485 if (Loc[-1] == 0xa1) {
486 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
487 // This case is different from the generic case below because
488 // this is a 5 byte instruction while below is 6 bytes.
489 Loc[-1] = 0xb8;
490 } else if (Loc[-2] == 0x8b) {
491 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
492 Loc[-2] = 0xc7;
493 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000494 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000495 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
496 Loc[-2] = 0x81;
497 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000498 }
499 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000500 assert(Type == R_386_TLS_GOTIE);
501 if (Loc[-2] == 0x8b) {
502 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
503 Loc[-2] = 0xc7;
504 Loc[-1] = 0xc0 | Reg;
505 } else {
506 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
507 Loc[-2] = 0x8d;
508 Loc[-1] = 0x80 | (Reg << 3) | Reg;
509 }
George Rimar6f17e092015-12-17 09:32:21 +0000510 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000511 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000512}
513
Rafael Espindola22ef9562016-04-13 01:40:19 +0000514void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
515 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000516 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000517 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000518 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000519 }
520
Rui Ueyama55274e32016-04-23 01:10:15 +0000521 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000522 // leal foo(%reg),%eax
523 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000524 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000525 // movl %gs:0,%eax
526 // nop
527 // leal 0(%esi,1),%esi
528 const uint8_t Inst[] = {
529 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
530 0x90, // nop
531 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
532 };
533 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000534}
535
Rafael Espindola7f074422015-09-22 21:35:51 +0000536X86_64TargetInfo::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000537 CopyRel = R_X86_64_COPY;
538 GotRel = R_X86_64_GLOB_DAT;
539 PltRel = R_X86_64_JUMP_SLOT;
540 RelativeRel = R_X86_64_RELATIVE;
541 IRelativeRel = R_X86_64_IRELATIVE;
542 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000543 TlsModuleIndexRel = R_X86_64_DTPMOD64;
544 TlsOffsetRel = R_X86_64_DTPOFF64;
George Rimar648a2c32015-10-20 08:54:27 +0000545 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000546 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000547 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000548}
549
550RelExpr X86_64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
551 switch (Type) {
552 default:
553 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000554 case R_X86_64_TPOFF32:
555 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000556 case R_X86_64_TLSLD:
557 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000558 case R_X86_64_TLSGD:
559 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000560 case R_X86_64_SIZE32:
561 case R_X86_64_SIZE64:
562 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000563 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000564 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000565 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000566 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000567 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000568 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000569 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000570 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000571 case R_X86_64_GOTPCRELX:
572 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000573 case R_X86_64_GOTTPOFF:
574 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000575 }
George Rimar648a2c32015-10-20 08:54:27 +0000576}
577
Rui Ueyamac516ae12016-01-29 02:33:45 +0000578void X86_64TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000579 // The first entry holds the value of _DYNAMIC. It is not clear why that is
580 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000581 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000582 // other program).
Igor Kudrin351b41d2015-11-16 17:44:08 +0000583 write64le(Buf, Out<ELF64LE>::Dynamic->getVA());
584}
585
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000586void X86_64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000587 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000588 write32le(Buf, S.getPltVA<ELF64LE>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000589}
590
Rui Ueyama4a90f572016-06-16 16:28:50 +0000591void X86_64TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000592 const uint8_t PltData[] = {
593 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
594 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
595 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
596 };
597 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000598 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
599 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
600 write32le(Buf + 2, Got - Plt + 2); // GOT+8
601 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000602}
Rafael Espindola01205f72015-09-22 18:19:46 +0000603
Rui Ueyama9398f862016-01-29 04:15:02 +0000604void X86_64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
605 uint64_t PltEntryAddr, int32_t Index,
606 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000607 const uint8_t Inst[] = {
608 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
609 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
610 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
611 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000612 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000613
George Rimar648a2c32015-10-20 08:54:27 +0000614 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
615 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000616 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000617}
618
George Rimar86971052016-03-29 08:35:42 +0000619uint32_t X86_64TargetInfo::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000620 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000621 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000622 return Type;
623}
624
George Rimar98b060d2016-03-06 06:01:07 +0000625bool X86_64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000626 return Type == R_X86_64_GOTTPOFF;
627}
628
George Rimar98b060d2016-03-06 06:01:07 +0000629bool X86_64TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000630 return Type == R_X86_64_TLSGD;
631}
632
George Rimar98b060d2016-03-06 06:01:07 +0000633bool X86_64TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000634 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
635 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000636}
637
Rafael Espindola22ef9562016-04-13 01:40:19 +0000638void X86_64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
639 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000640 // Convert
641 // .byte 0x66
642 // leaq x@tlsgd(%rip), %rdi
643 // .word 0x6666
644 // rex64
645 // call __tls_get_addr@plt
646 // to
647 // mov %fs:0x0,%rax
648 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000649 const uint8_t Inst[] = {
650 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
651 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
652 };
653 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000654 // The original code used a pc relative relocation and so we have to
655 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000656 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000657}
658
Rafael Espindola22ef9562016-04-13 01:40:19 +0000659void X86_64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
660 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000661 // Convert
662 // .byte 0x66
663 // leaq x@tlsgd(%rip), %rdi
664 // .word 0x6666
665 // rex64
666 // call __tls_get_addr@plt
667 // to
668 // mov %fs:0x0,%rax
669 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000670 const uint8_t Inst[] = {
671 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
672 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
673 };
674 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000675 // Both code sequences are PC relatives, but since we are moving the constant
676 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000677 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000678}
679
George Rimar77d1cb12015-11-24 09:00:06 +0000680// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000681// R_X86_64_TPOFF32 so that it does not use GOT.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000682void X86_64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
683 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000684 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000685 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000686 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000687
Rui Ueyama73575c42016-06-21 05:09:39 +0000688 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000689 // because LEA with these registers needs 4 bytes to encode and thus
690 // wouldn't fit the space.
691
692 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
693 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
694 memcpy(Inst, "\x48\x81\xc4", 3);
695 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
696 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
697 memcpy(Inst, "\x49\x81\xc4", 3);
698 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
699 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
700 memcpy(Inst, "\x4d\x8d", 2);
701 *RegSlot = 0x80 | (Reg << 3) | Reg;
702 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
703 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
704 memcpy(Inst, "\x48\x8d", 2);
705 *RegSlot = 0x80 | (Reg << 3) | Reg;
706 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
707 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
708 memcpy(Inst, "\x49\xc7", 2);
709 *RegSlot = 0xc0 | Reg;
710 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
711 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
712 memcpy(Inst, "\x48\xc7", 2);
713 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000714 } else {
715 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000716 }
717
718 // The original code used a PC relative relocation.
719 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000720 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000721}
722
Rafael Espindola22ef9562016-04-13 01:40:19 +0000723void X86_64TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
724 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000725 // Convert
726 // leaq bar@tlsld(%rip), %rdi
727 // callq __tls_get_addr@PLT
728 // leaq bar@dtpoff(%rax), %rcx
729 // to
730 // .word 0x6666
731 // .byte 0x66
732 // mov %fs:0,%rax
733 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000734 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000735 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000736 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000737 }
738 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000739 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000740 return;
George Rimar25411f252015-12-04 11:20:13 +0000741 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000742
743 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000744 0x66, 0x66, // .word 0x6666
745 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000746 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
747 };
748 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000749}
750
Rafael Espindola22ef9562016-04-13 01:40:19 +0000751void X86_64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
752 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000753 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000754 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000755 checkUInt<32>(Val, Type);
756 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000757 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000758 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000759 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000760 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000761 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000762 case R_X86_64_GOTPCRELX:
763 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000764 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000765 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000766 case R_X86_64_PLT32:
767 case R_X86_64_TLSGD:
768 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000769 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000770 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000771 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000772 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000773 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000774 case R_X86_64_64:
775 case R_X86_64_DTPOFF64:
776 case R_X86_64_SIZE64:
777 case R_X86_64_PC64:
778 write64le(Loc, Val);
779 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000780 default:
George Rimar57610422016-03-11 14:43:02 +0000781 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000782 }
783}
784
Rafael Espindola5c66b822016-06-04 22:58:54 +0000785RelExpr X86_64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
786 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000787 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000788 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000789 const uint8_t Op = Data[-2];
790 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000791 // FIXME: When PIC is disabled and foo is defined locally in the
792 // lower 32 bit address space, memory operand in mov can be converted into
793 // immediate operand. Otherwise, mov must be changed to lea. We support only
794 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000795 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000796 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000797 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000798 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
799 return R_RELAX_GOT_PC;
800
801 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
802 // If PIC then no relaxation is available.
803 // We also don't relax test/binop instructions without REX byte,
804 // they are 32bit operations and not common to have.
805 assert(Type == R_X86_64_REX_GOTPCRELX);
806 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000807}
808
George Rimarb7204302016-06-02 09:22:00 +0000809// A subset of relaxations can only be applied for no-PIC. This method
810// handles such relaxations. Instructions encoding information was taken from:
811// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
812// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
813// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
814void X86_64TargetInfo::relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
815 uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000816 const uint8_t Rex = Loc[-3];
817 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
818 if (Op == 0x85) {
819 // See "TEST-Logical Compare" (4-428 Vol. 2B),
820 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
821
822 // ModR/M byte has form XX YYY ZZZ, where
823 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
824 // XX has different meanings:
825 // 00: The operand's memory address is in reg1.
826 // 01: The operand's memory address is reg1 + a byte-sized displacement.
827 // 10: The operand's memory address is reg1 + a word-sized displacement.
828 // 11: The operand is reg1 itself.
829 // If an instruction requires only one operand, the unused reg2 field
830 // holds extra opcode bits rather than a register code
831 // 0xC0 == 11 000 000 binary.
832 // 0x38 == 00 111 000 binary.
833 // We transfer reg2 to reg1 here as operand.
834 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000835 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000836
837 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
838 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000839 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000840
841 // Move R bit to the B bit in REX byte.
842 // REX byte is encoded as 0100WRXB, where
843 // 0100 is 4bit fixed pattern.
844 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
845 // default operand size is used (which is 32-bit for most but not all
846 // instructions).
847 // REX.R This 1-bit value is an extension to the MODRM.reg field.
848 // REX.X This 1-bit value is an extension to the SIB.index field.
849 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
850 // SIB.base field.
851 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000852 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000853 relocateOne(Loc, R_X86_64_PC32, Val);
854 return;
855 }
856
857 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
858 // or xor operations.
859
860 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
861 // Logic is close to one for test instruction above, but we also
862 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000863 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000864
865 // Primary opcode is 0x81, opcode extension is one of:
866 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
867 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
868 // This value was wrote to MODRM.reg in a line above.
869 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
870 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
871 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000872 Loc[-2] = 0x81;
873 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000874 relocateOne(Loc, R_X86_64_PC32, Val);
875}
876
George Rimarb7204302016-06-02 09:22:00 +0000877void X86_64TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
878 const uint8_t Op = Loc[-2];
879 const uint8_t ModRm = Loc[-1];
880
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000881 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000882 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000883 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000884 relocateOne(Loc, R_X86_64_PC32, Val);
885 return;
886 }
887
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000888 if (Op != 0xff) {
889 // We are relaxing a rip relative to an absolute, so compensate
890 // for the old -4 addend.
891 assert(!Config->Pic);
892 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
893 return;
894 }
895
George Rimarb7204302016-06-02 09:22:00 +0000896 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000897 if (ModRm == 0x15) {
898 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
899 // Instead we convert to "addr32 call foo" where addr32 is an instruction
900 // prefix. That makes result expression to be a single instruction.
901 Loc[-2] = 0x67; // addr32 prefix
902 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000903 relocateOne(Loc, R_X86_64_PC32, Val);
904 return;
905 }
906
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000907 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
908 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
909 assert(ModRm == 0x25);
910 Loc[-2] = 0xe9; // jmp
911 Loc[3] = 0x90; // nop
912 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000913}
914
Hal Finkel3c8cc672015-10-12 20:56:18 +0000915// Relocation masks following the #lo(value), #hi(value), #ha(value),
916// #higher(value), #highera(value), #highest(value), and #highesta(value)
917// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
918// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000919static uint16_t applyPPCLo(uint64_t V) { return V; }
920static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
921static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
922static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
923static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000924static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000925static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
926
Davide Italiano8c3444362016-01-11 19:45:33 +0000927PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000928
Rafael Espindola22ef9562016-04-13 01:40:19 +0000929void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
930 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000931 switch (Type) {
932 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000933 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000934 break;
935 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000936 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000937 break;
938 default:
George Rimar57610422016-03-11 14:43:02 +0000939 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000940 }
941}
942
Rafael Espindola22ef9562016-04-13 01:40:19 +0000943RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
944 return R_ABS;
945}
946
Rafael Espindolac4010882015-09-22 20:54:08 +0000947PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000948 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000949 RelativeRel = R_PPC64_RELATIVE;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000950 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000951 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000952
953 // We need 64K pages (at least under glibc/Linux, the loader won't
954 // set different permissions on a finer granularity than that).
Hal Finkele3c26262015-10-08 22:23:54 +0000955 PageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +0000956
957 // The PPC64 ELF ABI v1 spec, says:
958 //
959 // It is normally desirable to put segments with different characteristics
960 // in separate 256 Mbyte portions of the address space, to give the
961 // operating system full paging flexibility in the 64-bit address space.
962 //
963 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
964 // use 0x10000000 as the starting address.
965 VAStart = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +0000966}
Hal Finkel3c8cc672015-10-12 20:56:18 +0000967
Rafael Espindola15cec292016-04-27 12:25:22 +0000968static uint64_t PPC64TocOffset = 0x8000;
969
Hal Finkel6f97c2b2015-10-16 21:55:40 +0000970uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +0000971 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
972 // TOC starts where the first of these sections starts. We always create a
973 // .got when we see a relocation that uses it, so for us the start is always
974 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +0000975 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +0000976
977 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
978 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
979 // code (crt1.o) assumes that you can get from the TOC base to the
980 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +0000981 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +0000982}
983
Rafael Espindola22ef9562016-04-13 01:40:19 +0000984RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
985 switch (Type) {
986 default:
987 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +0000988 case R_PPC64_TOC16:
989 case R_PPC64_TOC16_DS:
990 case R_PPC64_TOC16_HA:
991 case R_PPC64_TOC16_HI:
992 case R_PPC64_TOC16_LO:
993 case R_PPC64_TOC16_LO_DS:
994 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +0000995 case R_PPC64_TOC:
996 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000997 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +0000998 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000999 }
1000}
1001
Rui Ueyama9398f862016-01-29 04:15:02 +00001002void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1003 uint64_t PltEntryAddr, int32_t Index,
1004 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001005 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1006
1007 // FIXME: What we should do, in theory, is get the offset of the function
1008 // descriptor in the .opd section, and use that as the offset from %r2 (the
1009 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1010 // be a pointer to the function descriptor in the .opd section. Using
1011 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1012
Hal Finkelfa92f682015-10-13 21:47:34 +00001013 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
Hal Finkel3c8cc672015-10-12 20:56:18 +00001014 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1015 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1016 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1017 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1018 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1019 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1020 write32be(Buf + 28, 0x4e800420); // bctr
1021}
1022
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001023static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1024 uint64_t V = Val - PPC64TocOffset;
1025 switch (Type) {
1026 case R_PPC64_TOC16: return {R_PPC64_ADDR16, V};
1027 case R_PPC64_TOC16_DS: return {R_PPC64_ADDR16_DS, V};
1028 case R_PPC64_TOC16_HA: return {R_PPC64_ADDR16_HA, V};
1029 case R_PPC64_TOC16_HI: return {R_PPC64_ADDR16_HI, V};
1030 case R_PPC64_TOC16_LO: return {R_PPC64_ADDR16_LO, V};
1031 case R_PPC64_TOC16_LO_DS: return {R_PPC64_ADDR16_LO_DS, V};
1032 default: return {Type, Val};
1033 }
1034}
1035
Rafael Espindola22ef9562016-04-13 01:40:19 +00001036void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1037 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001038 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001039 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001040 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001041
Hal Finkel3c8cc672015-10-12 20:56:18 +00001042 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001043 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001044 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001045 // Preserve the AA/LK bits in the branch instruction
1046 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001047 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001048 break;
1049 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001050 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001051 checkInt<16>(Val, Type);
1052 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001053 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001054 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001055 checkInt<16>(Val, Type);
1056 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001057 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001058 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001059 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001060 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001061 break;
1062 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001063 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001064 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001065 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001066 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001067 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001068 break;
1069 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001070 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001071 break;
1072 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001073 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001074 break;
1075 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001076 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001077 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001078 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001079 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001080 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001081 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001082 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001083 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001084 break;
1085 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001086 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001087 checkInt<32>(Val, Type);
1088 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001089 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001090 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001091 case R_PPC64_REL64:
1092 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001093 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001094 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001095 case R_PPC64_REL24: {
1096 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001097 checkInt<24>(Val, Type);
1098 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001099 break;
1100 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001101 default:
George Rimar57610422016-03-11 14:43:02 +00001102 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001103 }
1104}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001105
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001106AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001107 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001108 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001109 IRelativeRel = R_AARCH64_IRELATIVE;
1110 GotRel = R_AARCH64_GLOB_DAT;
1111 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001112 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001113 TlsGotRel = R_AARCH64_TLS_TPREL64;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001114 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001115 PltHeaderSize = 32;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001116
1117 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1118 // 1 of the tls structures and the tcb size is 16.
1119 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001120}
George Rimar648a2c32015-10-20 08:54:27 +00001121
Rafael Espindola22ef9562016-04-13 01:40:19 +00001122RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1123 const SymbolBody &S) const {
1124 switch (Type) {
1125 default:
1126 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001127 case R_AARCH64_TLSDESC_ADR_PAGE21:
1128 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001129 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1130 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1131 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001132 case R_AARCH64_TLSDESC_CALL:
1133 return R_HINT;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001134 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1135 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1136 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001137 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001138 case R_AARCH64_CONDBR19:
1139 case R_AARCH64_JUMP26:
1140 case R_AARCH64_TSTBR14:
1141 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001142 case R_AARCH64_PREL16:
1143 case R_AARCH64_PREL32:
1144 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001145 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001146 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001147 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001148 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001149 case R_AARCH64_LD64_GOT_LO12_NC:
1150 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1151 return R_GOT;
1152 case R_AARCH64_ADR_GOT_PAGE:
1153 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1154 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001155 }
1156}
1157
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001158RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1159 RelExpr Expr) const {
1160 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1161 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1162 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1163 return R_RELAX_TLS_GD_TO_IE_ABS;
1164 }
1165 return Expr;
1166}
1167
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001168bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001169 switch (Type) {
1170 default:
1171 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001172 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001173 case R_AARCH64_LD64_GOT_LO12_NC:
1174 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001175 case R_AARCH64_LDST16_ABS_LO12_NC:
1176 case R_AARCH64_LDST32_ABS_LO12_NC:
1177 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001178 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001179 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1180 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001181 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001182 return true;
1183 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001184}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001185
George Rimar98b060d2016-03-06 06:01:07 +00001186bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001187 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1188 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1189}
1190
George Rimar98b060d2016-03-06 06:01:07 +00001191uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001192 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1193 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001194 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001195 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001196 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001197}
1198
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001199void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001200 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1201}
1202
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203static uint64_t getAArch64Page(uint64_t Expr) {
1204 return Expr & (~static_cast<uint64_t>(0xFFF));
1205}
1206
Rui Ueyama4a90f572016-06-16 16:28:50 +00001207void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001208 const uint8_t PltData[] = {
1209 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1210 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1211 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1212 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1213 0x20, 0x02, 0x1f, 0xd6, // br x17
1214 0x1f, 0x20, 0x03, 0xd5, // nop
1215 0x1f, 0x20, 0x03, 0xd5, // nop
1216 0x1f, 0x20, 0x03, 0xd5 // nop
1217 };
1218 memcpy(Buf, PltData, sizeof(PltData));
1219
Rui Ueyama900e2d22016-01-29 03:51:49 +00001220 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1221 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001222 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1223 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1224 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1225 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001226}
1227
Rui Ueyama9398f862016-01-29 04:15:02 +00001228void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1229 uint64_t PltEntryAddr, int32_t Index,
1230 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001231 const uint8_t Inst[] = {
1232 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1233 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1234 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1235 0x20, 0x02, 0x1f, 0xd6 // br x17
1236 };
1237 memcpy(Buf, Inst, sizeof(Inst));
1238
Rafael Espindola22ef9562016-04-13 01:40:19 +00001239 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1240 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1241 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1242 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001243}
1244
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001245static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001246 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001247 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1248 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001249 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001250}
1251
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001252static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1253 or32le(L, (Imm & 0xFFF) << 10);
1254}
1255
Rafael Espindola22ef9562016-04-13 01:40:19 +00001256void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1257 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001258 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001259 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001260 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001261 checkIntUInt<16>(Val, Type);
1262 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001263 break;
1264 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001265 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001266 checkIntUInt<32>(Val, Type);
1267 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001268 break;
1269 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001270 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001271 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001272 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001273 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001274 // This relocation stores 12 bits and there's no instruction
1275 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001276 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1277 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001278 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001279 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001280 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001281 case R_AARCH64_ADR_PREL_PG_HI21:
1282 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001283 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001284 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001285 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001286 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001287 case R_AARCH64_ADR_PREL_LO21:
1288 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001289 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001290 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001291 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001292 case R_AARCH64_JUMP26:
1293 checkInt<28>(Val, Type);
1294 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001295 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001296 case R_AARCH64_CONDBR19:
1297 checkInt<21>(Val, Type);
1298 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001299 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001300 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001301 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001302 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001303 checkAlignment<8>(Val, Type);
1304 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001305 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001306 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001307 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001308 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001309 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001310 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001311 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001312 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001313 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001314 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001315 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001316 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001317 break;
1318 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001319 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001320 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001321 case R_AARCH64_TSTBR14:
1322 checkInt<16>(Val, Type);
1323 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001324 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001325 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1326 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001327 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001328 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001329 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001330 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001331 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001332 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001333 default:
George Rimar57610422016-03-11 14:43:02 +00001334 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001335 }
1336}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001337
Rafael Espindola22ef9562016-04-13 01:40:19 +00001338void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1339 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001340 // TLSDESC Global-Dynamic relocation are in the form:
1341 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1342 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1343 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1344 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001345 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001346 // And it can optimized to:
1347 // movz x0, #0x0, lsl #16
1348 // movk x0, #0x10
1349 // nop
1350 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001351 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001352
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001353 switch (Type) {
1354 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1355 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001356 write32le(Loc, 0xd503201f); // nop
1357 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001358 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001359 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1360 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001361 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001362 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1363 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001364 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001365 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001366 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001367}
1368
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001369void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1370 uint64_t Val) const {
1371 // TLSDESC Global-Dynamic relocation are in the form:
1372 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1373 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1374 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1375 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1376 // blr x1
1377 // And it can optimized to:
1378 // adrp x0, :gottprel:v
1379 // ldr x0, [x0, :gottprel_lo12:v]
1380 // nop
1381 // nop
1382
1383 switch (Type) {
1384 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1385 case R_AARCH64_TLSDESC_CALL:
1386 write32le(Loc, 0xd503201f); // nop
1387 break;
1388 case R_AARCH64_TLSDESC_ADR_PAGE21:
1389 write32le(Loc, 0x90000000); // adrp
1390 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1391 break;
1392 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1393 write32le(Loc, 0xf9400000); // ldr
1394 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1395 break;
1396 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001397 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001398 }
1399}
1400
Rafael Espindola22ef9562016-04-13 01:40:19 +00001401void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1402 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001403 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001404
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001405 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001406 // Generate MOVZ.
1407 uint32_t RegNo = read32le(Loc) & 0x1f;
1408 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1409 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001410 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001411 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1412 // Generate MOVK.
1413 uint32_t RegNo = read32le(Loc) & 0x1f;
1414 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1415 return;
1416 }
1417 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001418}
1419
Tom Stellard391e3a82016-07-04 19:19:07 +00001420AMDGPUTargetInfo::AMDGPUTargetInfo() { GotRel = R_AMDGPU_ABS64; }
1421
Rafael Espindola22ef9562016-04-13 01:40:19 +00001422void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1423 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001424 switch (Type) {
1425 case R_AMDGPU_GOTPCREL:
1426 case R_AMDGPU_REL32:
1427 write32le(Loc, Val);
1428 break;
1429 default:
1430 fatal("unrecognized reloc " + Twine(Type));
1431 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001432}
1433
1434RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001435 switch (Type) {
1436 case R_AMDGPU_REL32:
1437 return R_PC;
1438 case R_AMDGPU_GOTPCREL:
1439 return R_GOT_PC;
1440 default:
1441 fatal("do not know how to handle relocation " + Twine(Type));
1442 }
Tom Stellard80efb162016-01-07 03:59:08 +00001443}
1444
Peter Smith8646ced2016-06-07 09:31:52 +00001445ARMTargetInfo::ARMTargetInfo() {
1446 CopyRel = R_ARM_COPY;
1447 RelativeRel = R_ARM_RELATIVE;
1448 IRelativeRel = R_ARM_IRELATIVE;
1449 GotRel = R_ARM_GLOB_DAT;
1450 PltRel = R_ARM_JUMP_SLOT;
1451 TlsGotRel = R_ARM_TLS_TPOFF32;
1452 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1453 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
1454 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001455 PltHeaderSize = 20;
Peter Smith8646ced2016-06-07 09:31:52 +00001456}
1457
1458RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1459 switch (Type) {
1460 default:
1461 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001462 case R_ARM_THM_JUMP11:
1463 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001464 case R_ARM_CALL:
1465 case R_ARM_JUMP24:
1466 case R_ARM_PC24:
1467 case R_ARM_PLT32:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001468 case R_ARM_THM_JUMP19:
1469 case R_ARM_THM_JUMP24:
1470 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001471 return R_PLT_PC;
1472 case R_ARM_GOTOFF32:
1473 // (S + A) - GOT_ORG
1474 return R_GOTREL;
1475 case R_ARM_GOT_BREL:
1476 // GOT(S) + A - GOT_ORG
1477 return R_GOT_OFF;
1478 case R_ARM_GOT_PREL:
1479 // GOT(S) + - GOT_ORG
1480 return R_GOT_PC;
1481 case R_ARM_BASE_PREL:
1482 // B(S) + A - P
1483 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1484 // platforms.
1485 return R_GOTONLY_PC;
1486 case R_ARM_PREL31:
1487 case R_ARM_REL32:
1488 return R_PC;
1489 }
1490}
1491
1492uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
1493 if (Type == R_ARM_ABS32)
1494 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001495 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001496 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001497 return R_ARM_ABS32;
1498}
1499
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001500void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001501 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1502}
1503
Rui Ueyama4a90f572016-06-16 16:28:50 +00001504void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001505 const uint8_t PltData[] = {
1506 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1507 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1508 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1509 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1510 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1511 };
1512 memcpy(Buf, PltData, sizeof(PltData));
1513 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1514 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1515 write32le(Buf + 16, GotPlt - L1 - 8);
1516}
1517
1518void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1519 uint64_t PltEntryAddr, int32_t Index,
1520 unsigned RelOff) const {
1521 // FIXME: Using simple code sequence with simple relocations.
1522 // There is a more optimal sequence but it requires support for the group
1523 // relocations. See ELF for the ARM Architecture Appendix A.3
1524 const uint8_t PltData[] = {
1525 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1526 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1527 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1528 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1529 };
1530 memcpy(Buf, PltData, sizeof(PltData));
1531 uint64_t L1 = PltEntryAddr + 4;
1532 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1533}
1534
1535void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1536 uint64_t Val) const {
1537 switch (Type) {
1538 case R_ARM_NONE:
1539 break;
1540 case R_ARM_ABS32:
1541 case R_ARM_BASE_PREL:
1542 case R_ARM_GOTOFF32:
1543 case R_ARM_GOT_BREL:
1544 case R_ARM_GOT_PREL:
1545 case R_ARM_REL32:
1546 write32le(Loc, Val);
1547 break;
1548 case R_ARM_PREL31:
1549 checkInt<31>(Val, Type);
1550 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1551 break;
1552 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001553 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1554 // value of bit 0 of Val, we must select a BL or BLX instruction
1555 if (Val & 1) {
1556 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1557 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1558 checkInt<26>(Val, Type);
1559 write32le(Loc, 0xfa000000 | // opcode
1560 ((Val & 2) << 23) | // H
1561 ((Val >> 2) & 0x00ffffff)); // imm24
1562 break;
1563 }
1564 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1565 // BLX (always unconditional) instruction to an ARM Target, select an
1566 // unconditional BL.
1567 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
1568 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001569 case R_ARM_JUMP24:
1570 case R_ARM_PC24:
1571 case R_ARM_PLT32:
1572 checkInt<26>(Val, Type);
1573 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1574 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001575 case R_ARM_THM_JUMP11:
1576 checkInt<12>(Val, Type);
1577 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1578 break;
1579 case R_ARM_THM_JUMP19:
1580 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1581 checkInt<21>(Val, Type);
1582 write16le(Loc,
1583 (read16le(Loc) & 0xfbc0) | // opcode cond
1584 ((Val >> 10) & 0x0400) | // S
1585 ((Val >> 12) & 0x003f)); // imm6
1586 write16le(Loc + 2,
1587 0x8000 | // opcode
1588 ((Val >> 8) & 0x0800) | // J2
1589 ((Val >> 5) & 0x2000) | // J1
1590 ((Val >> 1) & 0x07ff)); // imm11
1591 break;
1592 case R_ARM_THM_CALL:
1593 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1594 // value of bit 0 of Val, we must select a BL or BLX instruction
1595 if ((Val & 1) == 0) {
1596 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1597 // only be two byte aligned. This must be done before overflow check
1598 Val = alignTo(Val, 4);
1599 }
1600 // Bit 12 is 0 for BLX, 1 for BL
1601 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
1602 // Fall through as rest of encoding is the same as B.W
1603 case R_ARM_THM_JUMP24:
1604 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1605 // FIXME: Use of I1 and I2 require v6T2ops
1606 checkInt<25>(Val, Type);
1607 write16le(Loc,
1608 0xf000 | // opcode
1609 ((Val >> 14) & 0x0400) | // S
1610 ((Val >> 12) & 0x03ff)); // imm10
1611 write16le(Loc + 2,
1612 (read16le(Loc + 2) & 0xd000) | // opcode
1613 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1614 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1615 ((Val >> 1) & 0x07ff)); // imm11
1616 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001617 case R_ARM_MOVW_ABS_NC:
1618 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1619 (Val & 0x0fff));
1620 break;
1621 case R_ARM_MOVT_ABS:
Peter Smitheeb82742016-07-08 12:25:50 +00001622 checkUInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001623 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1624 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1625 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001626 case R_ARM_THM_MOVT_ABS:
1627 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smitheeb82742016-07-08 12:25:50 +00001628 checkUInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001629 write16le(Loc,
1630 0xf2c0 | // opcode
1631 ((Val >> 17) & 0x0400) | // i
1632 ((Val >> 28) & 0x000f)); // imm4
1633 write16le(Loc + 2,
1634 (read16le(Loc + 2) & 0x8f00) | // opcode
1635 ((Val >> 12) & 0x7000) | // imm3
1636 ((Val >> 16) & 0x00ff)); // imm8
1637 break;
1638 case R_ARM_THM_MOVW_ABS_NC:
1639 // Encoding T3: A = imm4:i:imm3:imm8
1640 write16le(Loc,
1641 0xf240 | // opcode
1642 ((Val >> 1) & 0x0400) | // i
1643 ((Val >> 12) & 0x000f)); // imm4
1644 write16le(Loc + 2,
1645 (read16le(Loc + 2) & 0x8f00) | // opcode
1646 ((Val << 4) & 0x7000) | // imm3
1647 (Val & 0x00ff)); // imm8
1648 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001649 default:
1650 fatal("unrecognized reloc " + Twine(Type));
1651 }
1652}
1653
1654uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1655 uint32_t Type) const {
1656 switch (Type) {
1657 default:
1658 return 0;
1659 case R_ARM_ABS32:
1660 case R_ARM_BASE_PREL:
1661 case R_ARM_GOTOFF32:
1662 case R_ARM_GOT_BREL:
1663 case R_ARM_GOT_PREL:
1664 case R_ARM_REL32:
1665 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001666 case R_ARM_PREL31:
1667 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001668 case R_ARM_CALL:
1669 case R_ARM_JUMP24:
1670 case R_ARM_PC24:
1671 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001672 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001673 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001674 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001675 case R_ARM_THM_JUMP19: {
1676 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1677 uint16_t Hi = read16le(Buf);
1678 uint16_t Lo = read16le(Buf + 2);
1679 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1680 ((Lo & 0x0800) << 8) | // J2
1681 ((Lo & 0x2000) << 5) | // J1
1682 ((Hi & 0x003f) << 12) | // imm6
1683 ((Lo & 0x07ff) << 1)); // imm11:0
1684 }
Peter Smitheeb82742016-07-08 12:25:50 +00001685 case R_ARM_THM_JUMP24:
1686 case R_ARM_THM_CALL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001687 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1688 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1689 // FIXME: I1 and I2 require v6T2ops
1690 uint16_t Hi = read16le(Buf);
1691 uint16_t Lo = read16le(Buf + 2);
1692 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1693 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1694 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1695 ((Hi & 0x003ff) << 12) | // imm0
1696 ((Lo & 0x007ff) << 1)); // imm11:0
1697 }
1698 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1699 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001700 case R_ARM_MOVW_ABS_NC:
Peter Smitheeb82742016-07-08 12:25:50 +00001701 case R_ARM_MOVT_ABS: {
Peter Smith8646ced2016-06-07 09:31:52 +00001702 uint64_t Val = read32le(Buf) & 0x000f0fff;
1703 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1704 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001705 case R_ARM_THM_MOVW_ABS_NC:
Peter Smitheeb82742016-07-08 12:25:50 +00001706 case R_ARM_THM_MOVT_ABS: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001707 // Encoding T3: A = imm4:i:imm3:imm8
1708 uint16_t Hi = read16le(Buf);
1709 uint16_t Lo = read16le(Buf + 2);
1710 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1711 ((Hi & 0x0400) << 1) | // i
1712 ((Lo & 0x7000) >> 4) | // imm3
1713 (Lo & 0x00ff)); // imm8
1714 }
Peter Smith8646ced2016-06-07 09:31:52 +00001715 }
1716}
1717
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001718template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001719 GotPltHeaderEntriesNum = 2;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001720 PageSize = 65536;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001721 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001722 PltHeaderSize = 32;
Peter Smitheeb82742016-07-08 12:25:50 +00001723 ThunkSize = 16;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001724 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001725 PltRel = R_MIPS_JUMP_SLOT;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001726 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001727 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001728 TlsGotRel = R_MIPS_TLS_TPREL64;
1729 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1730 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1731 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001732 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001733 TlsGotRel = R_MIPS_TLS_TPREL32;
1734 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1735 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1736 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001737}
1738
1739template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001740RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1741 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001742 if (ELFT::Is64Bits)
1743 // See comment in the calculateMips64RelChain.
1744 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001745 switch (Type) {
1746 default:
1747 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001748 case R_MIPS_JALR:
1749 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001750 case R_MIPS_GPREL16:
1751 case R_MIPS_GPREL32:
1752 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001753 case R_MIPS_26:
1754 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001755 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001756 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001757 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001758 // MIPS _gp_disp designates offset between start of function and 'gp'
1759 // pointer into GOT. __gnu_local_gp is equal to the current value of
1760 // the 'gp'. Therefore any relocations against them do not require
1761 // dynamic relocation.
1762 if (&S == ElfSym<ELFT>::MipsGpDisp)
1763 return R_PC;
1764 return R_ABS;
1765 case R_MIPS_PC32:
1766 case R_MIPS_PC16:
1767 case R_MIPS_PC19_S2:
1768 case R_MIPS_PC21_S2:
1769 case R_MIPS_PC26_S2:
1770 case R_MIPS_PCHI16:
1771 case R_MIPS_PCLO16:
1772 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001773 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001774 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001775 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001776 // fallthrough
1777 case R_MIPS_CALL16:
1778 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001779 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001780 return R_MIPS_GOT_OFF;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001781 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001782 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001783 case R_MIPS_TLS_GD:
1784 return R_MIPS_TLSGD;
1785 case R_MIPS_TLS_LDM:
1786 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001787 }
1788}
1789
1790template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001791uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001792 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001793 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001794 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001795 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001796 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001797}
1798
1799template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001800bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1801 return Type == R_MIPS_TLS_LDM;
1802}
1803
1804template <class ELFT>
1805bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1806 return Type == R_MIPS_TLS_GD;
1807}
1808
1809template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001810void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001811 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001812}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001813
Simon Atanasyan35031192015-12-15 06:06:34 +00001814static uint16_t mipsHigh(uint64_t V) { return (V + 0x8000) >> 16; }
Simon Atanasyan2cd670d2015-12-13 06:49:01 +00001815
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001816template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001817static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001818 uint32_t Instr = read32<E>(Loc);
1819 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
1820 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
1821}
1822
1823template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001824static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001825 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001826 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00001827 if (SHIFT > 0)
1828 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001829 checkInt<BSIZE + SHIFT>(V, Type);
1830 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001831}
1832
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001833template <endianness E>
Simon Atanasyana888e672016-03-04 10:55:12 +00001834static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001835 uint32_t Instr = read32<E>(Loc);
Simon Atanasyana888e672016-03-04 10:55:12 +00001836 write32<E>(Loc, (Instr & 0xffff0000) | mipsHigh(V));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001837}
1838
Simon Atanasyan3b377852016-03-04 10:55:20 +00001839template <endianness E>
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001840static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
1841 uint32_t Instr = read32<E>(Loc);
1842 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
1843}
1844
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001845template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00001846void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001847 const endianness E = ELFT::TargetEndianness;
1848 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
1849 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
1850 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
1851 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
1852 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
1853 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
1854 write32<E>(Buf + 24, 0x0320f809); // jalr $25
1855 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
1856 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00001857 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001858 writeMipsLo16<E>(Buf + 4, Got);
1859 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001860}
1861
1862template <class ELFT>
1863void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1864 uint64_t PltEntryAddr, int32_t Index,
1865 unsigned RelOff) const {
1866 const endianness E = ELFT::TargetEndianness;
1867 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
1868 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
1869 write32<E>(Buf + 8, 0x03200008); // jr $25
1870 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00001871 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001872 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
1873 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001874}
1875
1876template <class ELFT>
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001877void MipsTargetInfo<ELFT>::writeThunk(uint8_t *Buf, uint64_t S) const {
1878 // Write MIPS LA25 thunk code to call PIC function from the non-PIC one.
1879 // See MipsTargetInfo::writeThunk for details.
1880 const endianness E = ELFT::TargetEndianness;
Rui Ueyama39061a52016-06-21 23:53:08 +00001881 write32<E>(Buf, 0x3c190000); // lui $25, %hi(func)
1882 write32<E>(Buf + 4, 0x08000000 | (S >> 2)); // j func
1883 write32<E>(Buf + 8, 0x27390000); // addiu $25, $25, %lo(func)
1884 write32<E>(Buf + 12, 0x00000000); // nop
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001885 writeMipsHi16<E>(Buf, S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001886 writeMipsLo16<E>(Buf + 8, S);
1887}
1888
1889template <class ELFT>
Peter Smitheeb82742016-07-08 12:25:50 +00001890bool MipsTargetInfo<ELFT>::needsThunk(uint32_t Type, const InputFile &File,
1891 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001892 // Any MIPS PIC code function is invoked with its address in register $t9.
1893 // So if we have a branch instruction from non-PIC code to the PIC one
1894 // we cannot make the jump directly and need to create a small stubs
1895 // to save the target function address.
1896 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
1897 if (Type != R_MIPS_26)
Peter Smitheeb82742016-07-08 12:25:50 +00001898 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001899 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
1900 if (!F)
Peter Smitheeb82742016-07-08 12:25:50 +00001901 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001902 // If current file has PIC code, LA25 stub is not required.
1903 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smitheeb82742016-07-08 12:25:50 +00001904 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001905 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
1906 if (!D || !D->Section)
Peter Smitheeb82742016-07-08 12:25:50 +00001907 return false;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001908 // LA25 is required if target file has PIC code
1909 // or target symbol is a PIC symbol.
Peter Smitheeb82742016-07-08 12:25:50 +00001910 return (D->Section->getFile()->getObj().getHeader()->e_flags & EF_MIPS_PIC) ||
1911 (D->StOther & STO_MIPS_MIPS16) == STO_MIPS_PIC;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001912}
1913
1914template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001915uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001916 uint32_t Type) const {
1917 const endianness E = ELFT::TargetEndianness;
1918 switch (Type) {
1919 default:
1920 return 0;
1921 case R_MIPS_32:
1922 case R_MIPS_GPREL32:
1923 return read32<E>(Buf);
1924 case R_MIPS_26:
1925 // FIXME (simon): If the relocation target symbol is not a PLT entry
1926 // we should use another expression for calculation:
1927 // ((A << 2) | (P & 0xf0000000)) >> 2
Rui Ueyama727cd2f2016-06-16 17:18:25 +00001928 return SignExtend64<28>(read32<E>(Buf) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001929 case R_MIPS_GPREL16:
1930 case R_MIPS_LO16:
1931 case R_MIPS_PCLO16:
1932 case R_MIPS_TLS_DTPREL_HI16:
1933 case R_MIPS_TLS_DTPREL_LO16:
1934 case R_MIPS_TLS_TPREL_HI16:
1935 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00001936 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001937 case R_MIPS_PC16:
1938 return getPcRelocAddend<E, 16, 2>(Buf);
1939 case R_MIPS_PC19_S2:
1940 return getPcRelocAddend<E, 19, 2>(Buf);
1941 case R_MIPS_PC21_S2:
1942 return getPcRelocAddend<E, 21, 2>(Buf);
1943 case R_MIPS_PC26_S2:
1944 return getPcRelocAddend<E, 26, 2>(Buf);
1945 case R_MIPS_PC32:
1946 return getPcRelocAddend<E, 32, 0>(Buf);
1947 }
1948}
1949
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001950static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
1951 uint64_t Val) {
1952 // MIPS N64 ABI packs multiple relocations into the single relocation
1953 // record. In general, all up to three relocations can have arbitrary
1954 // types. In fact, Clang and GCC uses only a few combinations. For now,
1955 // we support two of them. That is allow to pass at least all LLVM
1956 // test suite cases.
1957 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
1958 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
1959 // The first relocation is a 'real' relocation which is calculated
1960 // using the corresponding symbol's value. The second and the third
1961 // relocations used to modify result of the first one: extend it to
1962 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
1963 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
1964 uint32_t Type2 = (Type >> 8) & 0xff;
1965 uint32_t Type3 = (Type >> 16) & 0xff;
1966 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
1967 return std::make_pair(Type, Val);
1968 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
1969 return std::make_pair(Type2, Val);
1970 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
1971 return std::make_pair(Type3, -Val);
1972 error("unsupported relocations combination " + Twine(Type));
1973 return std::make_pair(Type & 0xff, Val);
1974}
1975
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001976template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001977void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
1978 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00001979 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00001980 // Thread pointer and DRP offsets from the start of TLS data area.
1981 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001982 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16)
1983 Val -= 0x8000;
1984 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16)
1985 Val -= 0x7000;
1986 if (ELFT::Is64Bits)
1987 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00001988 switch (Type) {
1989 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00001990 case R_MIPS_GPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001991 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00001992 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001993 case R_MIPS_64:
1994 write64<E>(Loc, Val);
1995 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00001996 case R_MIPS_26:
1997 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | (Val >> 2));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001998 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001999 case R_MIPS_GOT_DISP:
2000 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002001 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002002 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002003 case R_MIPS_TLS_GD:
2004 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002005 checkInt<16>(Val, Type);
2006 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002007 case R_MIPS_CALL16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002008 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002009 case R_MIPS_LO16:
2010 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002011 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002012 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002013 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002014 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002015 break;
Simon Atanasyan3b377852016-03-04 10:55:20 +00002016 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002017 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002018 case R_MIPS_TLS_DTPREL_HI16:
2019 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002020 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002021 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002022 case R_MIPS_JALR:
2023 // Ignore this optimization relocation for now
2024 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002025 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002026 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002027 break;
2028 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002029 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002030 break;
2031 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002032 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002033 break;
2034 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002035 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002036 break;
2037 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002038 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002039 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002040 default:
George Rimar57610422016-03-11 14:43:02 +00002041 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002042 }
2043}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002044
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002045template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002046bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002047 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002048}
Rafael Espindola01205f72015-09-22 18:19:46 +00002049}
2050}