blob: d596bda49fd0ff695a74b8199ac8ba83f0afeb1e [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000629 if (!isPPC64) {
630 // These libcalls are not available in 32-bit.
631 setLibcallName(RTLIB::SHL_I128, nullptr);
632 setLibcallName(RTLIB::SRL_I128, nullptr);
633 setLibcallName(RTLIB::SRA_I128, nullptr);
634 }
635
Evan Cheng39e90022012-07-02 22:39:56 +0000636 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000637 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000638 setExceptionPointerRegister(PPC::X3);
639 setExceptionSelectorRegister(PPC::X4);
640 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000641 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000642 setExceptionPointerRegister(PPC::R3);
643 setExceptionSelectorRegister(PPC::R4);
644 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000645
Chris Lattnerf4184352006-03-01 04:57:39 +0000646 // We have target-specific dag combine patterns for the following nodes:
647 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000648 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000649 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000650 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000651 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000652 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000653 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000654 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000655
Hal Finkel46043ed2014-03-01 21:36:57 +0000656 setTargetDAGCombine(ISD::SIGN_EXTEND);
657 setTargetDAGCombine(ISD::ZERO_EXTEND);
658 setTargetDAGCombine(ISD::ANY_EXTEND);
659
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000661 setTargetDAGCombine(ISD::TRUNCATE);
662 setTargetDAGCombine(ISD::SETCC);
663 setTargetDAGCombine(ISD::SELECT_CC);
664 }
665
Hal Finkel2e103312013-04-03 04:01:11 +0000666 // Use reciprocal estimates.
667 if (TM.Options.UnsafeFPMath) {
668 setTargetDAGCombine(ISD::FDIV);
669 setTargetDAGCombine(ISD::FSQRT);
670 }
671
Dale Johannesen10432e52007-10-19 00:59:18 +0000672 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000673 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000674 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000675 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
676 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000677 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
678 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000679 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
680 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
681 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
682 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
683 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000684 }
685
Hal Finkel940ab932014-02-28 00:27:01 +0000686 // With 32 condition bits, we don't need to sink (and duplicate) compares
687 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000689 setHasMultipleConditionRegisters();
690
Hal Finkel65298572011-10-17 18:53:03 +0000691 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000692 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000693 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000696 // Temporary workaround for the inability of PPC64 JIT to handle jump
697 // tables.
698 setSupportJumpTables(false);
699
Eli Friedman30a49e92011-08-03 21:06:02 +0000700 setInsertFencesForAtomic(true);
701
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000703 setSchedulingPreference(Sched::Source);
704 else
705 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000706
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000708
709 // The Freescale cores does better with aggressive inlining of memcpy and
710 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000711 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
712 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000713 MaxStoresPerMemset = 32;
714 MaxStoresPerMemsetOptSize = 16;
715 MaxStoresPerMemcpy = 32;
716 MaxStoresPerMemcpyOptSize = 8;
717 MaxStoresPerMemmove = 32;
718 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000719
720 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000721 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000722}
723
Hal Finkel262a2242013-09-12 23:20:06 +0000724/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
725/// the desired ByVal argument alignment.
726static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
727 unsigned MaxMaxAlign) {
728 if (MaxAlign == MaxMaxAlign)
729 return;
730 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
731 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
732 MaxAlign = 32;
733 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
734 MaxAlign = 16;
735 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
736 unsigned EltAlign = 0;
737 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
738 if (EltAlign > MaxAlign)
739 MaxAlign = EltAlign;
740 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
741 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
742 unsigned EltAlign = 0;
743 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
744 if (EltAlign > MaxAlign)
745 MaxAlign = EltAlign;
746 if (MaxAlign == MaxMaxAlign)
747 break;
748 }
749 }
750}
751
Dale Johannesencbde4c22008-02-28 22:31:51 +0000752/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
753/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000754unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000755 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000756 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000757 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000758
759 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000760 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000761 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
762 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
763 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000764 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000765}
766
Chris Lattner347ed8a2006-01-09 23:52:17 +0000767const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
768 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000769 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000770 case PPCISD::FSEL: return "PPCISD::FSEL";
771 case PPCISD::FCFID: return "PPCISD::FCFID";
772 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
773 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000774 case PPCISD::FRE: return "PPCISD::FRE";
775 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::STFIWX: return "PPCISD::STFIWX";
777 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
778 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
779 case PPCISD::VPERM: return "PPCISD::VPERM";
780 case PPCISD::Hi: return "PPCISD::Hi";
781 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000782 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000783 case PPCISD::LOAD: return "PPCISD::LOAD";
784 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
786 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
787 case PPCISD::SRL: return "PPCISD::SRL";
788 case PPCISD::SRA: return "PPCISD::SRA";
789 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000790 case PPCISD::CALL: return "PPCISD::CALL";
791 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000792 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000793 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000795 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
796 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000797 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000798 case PPCISD::VCMP: return "PPCISD::VCMP";
799 case PPCISD::VCMPo: return "PPCISD::VCMPo";
800 case PPCISD::LBRX: return "PPCISD::LBRX";
801 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::LARX: return "PPCISD::LARX";
803 case PPCISD::STCX: return "PPCISD::STCX";
804 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000805 case PPCISD::BDNZ: return "PPCISD::BDNZ";
806 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000807 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000808 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000809 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000810 case PPCISD::CR6SET: return "PPCISD::CR6SET";
811 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000812 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
813 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
814 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000815 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000816 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
817 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000818 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000819 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
820 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
821 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000822 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
823 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
824 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
825 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
826 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000827 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000828 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000829 }
830}
831
Matt Arsenault758659232013-05-18 00:21:46 +0000832EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000833 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000834 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000835 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000836}
837
Chris Lattner4211ca92006-04-14 06:01:58 +0000838//===----------------------------------------------------------------------===//
839// Node matching predicates, for use by the tblgen matching code.
840//===----------------------------------------------------------------------===//
841
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000842/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000843static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000845 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000846 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000847 // Maybe this has already been legalized into the constant pool?
848 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000849 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000850 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000851 }
852 return false;
853}
854
Chris Lattnere8b83b42006-04-06 17:23:16 +0000855/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
856/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000857static bool isConstantOrUndef(int Op, int Val) {
858 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000859}
860
861/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
862/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000863bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
864 SelectionDAG &DAG) {
865 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000866 if (!isUnary) {
867 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000868 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000869 return false;
870 } else {
871 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000872 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
873 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000874 return false;
875 }
Chris Lattner1d338192006-04-06 18:26:28 +0000876 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000877}
878
879/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
880/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000881bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
882 SelectionDAG &DAG) {
883 unsigned j, k;
884 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
885 j = 0;
886 k = 1;
887 } else {
888 j = 2;
889 k = 3;
890 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000891 if (!isUnary) {
892 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000893 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 } else {
897 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000898 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
899 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
900 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
901 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000902 return false;
903 }
Chris Lattner1d338192006-04-06 18:26:28 +0000904 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000905}
906
Chris Lattnerf38e0332006-04-06 22:02:42 +0000907/// isVMerge - Common function, used to match vmrg* shuffles.
908///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000909static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000910 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000911 if (N->getValueType(0) != MVT::v16i8)
912 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000913 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
914 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000915
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000916 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
917 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000918 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000919 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000920 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000921 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000922 return false;
923 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000924 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000925}
926
927/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000928/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000929/// The ShuffleKind distinguishes between big-endian merges with two
930/// different inputs (0), either-endian merges with two identical inputs (1),
931/// and little-endian merges with two different inputs (2). For the latter,
932/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000933bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000934 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000935 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000936 if (ShuffleKind == 1) // unary
937 return isVMerge(N, UnitSize, 0, 0);
938 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000939 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000940 else
941 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000942 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000943 if (ShuffleKind == 1) // unary
944 return isVMerge(N, UnitSize, 8, 8);
945 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000946 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000947 else
948 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000949 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000950}
951
952/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000953/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000954/// The ShuffleKind distinguishes between big-endian merges with two
955/// different inputs (0), either-endian merges with two identical inputs (1),
956/// and little-endian merges with two different inputs (2). For the latter,
957/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000958bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000959 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000960 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000961 if (ShuffleKind == 1) // unary
962 return isVMerge(N, UnitSize, 8, 8);
963 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000964 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000965 else
966 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000967 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000968 if (ShuffleKind == 1) // unary
969 return isVMerge(N, UnitSize, 0, 0);
970 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000972 else
973 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000974 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000975}
976
977
Chris Lattner1d338192006-04-06 18:26:28 +0000978/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
979/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000980int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000981 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000982 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000983
984 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000985
Chris Lattner1d338192006-04-06 18:26:28 +0000986 // Find the first non-undef value in the shuffle mask.
987 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000988 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000989 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000990
Chris Lattner1d338192006-04-06 18:26:28 +0000991 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000992
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000993 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000994 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000995 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000996 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000997
Bill Schmidtf910a062014-06-10 14:35:01 +0000998 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
999
1000 ShiftAmt += i;
1001
1002 if (!isUnary) {
1003 // Check the rest of the elements to see if they are consecutive.
1004 for (++i; i != 16; ++i)
1005 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
1006 return -1;
1007 } else {
1008 // Check the rest of the elements to see if they are consecutive.
1009 for (++i; i != 16; ++i)
1010 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
1011 return -1;
1012 }
1013
1014 } else { // Big Endian
1015
1016 ShiftAmt -= i;
1017
1018 if (!isUnary) {
1019 // Check the rest of the elements to see if they are consecutive.
1020 for (++i; i != 16; ++i)
1021 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1022 return -1;
1023 } else {
1024 // Check the rest of the elements to see if they are consecutive.
1025 for (++i; i != 16; ++i)
1026 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1027 return -1;
1028 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001029 }
Chris Lattner1d338192006-04-06 18:26:28 +00001030 return ShiftAmt;
1031}
Chris Lattnerffc47562006-03-20 06:33:01 +00001032
1033/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1034/// specifies a splat of a single element that is suitable for input to
1035/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001036bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001037 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001038 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001039
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001040 // This is a splat operation if each element of the permute is the same, and
1041 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001042 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001043
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001044 // FIXME: Handle UNDEF elements too!
1045 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001046 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001047
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048 // Check that the indices are consecutive, in the case of a multi-byte element
1049 // splatted with a v16i8 mask.
1050 for (unsigned i = 1; i != EltSize; ++i)
1051 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001052 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001053
Chris Lattner95c7adc2006-04-04 17:25:31 +00001054 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001055 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001056 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001058 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001059 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001060 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001061}
1062
Evan Cheng581d2792007-07-30 07:51:22 +00001063/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1064/// are -0.0.
1065bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1067
1068 APInt APVal, APUndef;
1069 unsigned BitSize;
1070 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001071
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001072 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001073 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001074 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075
Evan Cheng581d2792007-07-30 07:51:22 +00001076 return false;
1077}
1078
Chris Lattnerffc47562006-03-20 06:33:01 +00001079/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1080/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001081unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1082 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1084 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001085 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1086 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1087 else
1088 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001089}
1090
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001091/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001092/// by using a vspltis[bhw] instruction of the specified element size, return
1093/// the constant being splatted. The ByteSize field indicates the number of
1094/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001095SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001096 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001097
1098 // If ByteSize of the splat is bigger than the element size of the
1099 // build_vector, then we have a case where we are checking for a splat where
1100 // multiple elements of the buildvector are folded together into a single
1101 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1102 unsigned EltSize = 16/N->getNumOperands();
1103 if (EltSize < ByteSize) {
1104 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001106 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001107
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001108 // See if all of the elements in the buildvector agree across.
1109 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1110 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1111 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001112 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113
Scott Michelcf0da6c2009-02-17 22:15:04 +00001114
Craig Topper062a2ba2014-04-25 05:30:21 +00001115 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001116 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1117 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001118 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001119 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001120
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1122 // either constant or undef values that are identical for each chunk. See
1123 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001124
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 // Check to see if all of the leading entries are either 0 or -1. If
1126 // neither, then this won't fit into the immediate field.
1127 bool LeadingZero = true;
1128 bool LeadingOnes = true;
1129 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001131
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001132 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1133 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1134 }
1135 // Finally, check the least significant entry.
1136 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001137 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001138 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001139 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001140 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001141 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 }
1143 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001144 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001145 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001146 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001147 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001148 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001150
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001151 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001152 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001153
Chris Lattner2771e2c2006-03-25 06:12:06 +00001154 // Check to see if this buildvec has a single non-undef value in its elements.
1155 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1156 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001157 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 OpVal = N->getOperand(i);
1159 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001160 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Craig Topper062a2ba2014-04-25 05:30:21 +00001163 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001164
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001165 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001166 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001167 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001168 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001170 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001171 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001172 }
1173
1174 // If the splat value is larger than the element value, then we can never do
1175 // this splat. The only case that we could fit the replicated bits into our
1176 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001177 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001178
Chris Lattner2771e2c2006-03-25 06:12:06 +00001179 // If the element value is larger than the splat value, cut it in half and
1180 // check to see if the two halves are equal. Continue doing this until we
1181 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1182 while (ValSizeInBytes > ByteSize) {
1183 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001184
Chris Lattner2771e2c2006-03-25 06:12:06 +00001185 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001186 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1187 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001188 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001189 }
1190
1191 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001192 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001193
Evan Chengb1ddc982006-03-26 09:52:32 +00001194 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001195 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001196
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001197 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001198 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001199 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001200 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001201}
1202
Chris Lattner4211ca92006-04-14 06:01:58 +00001203//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001204// Addressing Mode Selection
1205//===----------------------------------------------------------------------===//
1206
1207/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1208/// or 64-bit immediate, and if the value can be accurately represented as a
1209/// sign extension from a 16-bit value. If so, this returns true and the
1210/// immediate.
1211static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001212 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001213 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001214
Dan Gohmaneffb8942008-09-12 16:56:44 +00001215 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001216 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001217 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001218 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001219 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001220}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001221static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001222 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001223}
1224
1225
1226/// SelectAddressRegReg - Given the specified addressed, check to see if it
1227/// can be represented as an indexed [r+r] operation. Returns false if it
1228/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001229bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1230 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001231 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001232 short imm = 0;
1233 if (N.getOpcode() == ISD::ADD) {
1234 if (isIntS16Immediate(N.getOperand(1), imm))
1235 return false; // r+i
1236 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1237 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001238
Chris Lattnera801fced2006-11-08 02:15:41 +00001239 Base = N.getOperand(0);
1240 Index = N.getOperand(1);
1241 return true;
1242 } else if (N.getOpcode() == ISD::OR) {
1243 if (isIntS16Immediate(N.getOperand(1), imm))
1244 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001245
Chris Lattnera801fced2006-11-08 02:15:41 +00001246 // If this is an or of disjoint bitfields, we can codegen this as an add
1247 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1248 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001249 APInt LHSKnownZero, LHSKnownOne;
1250 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001251 DAG.computeKnownBits(N.getOperand(0),
1252 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001253
Dan Gohmanf19609a2008-02-27 01:23:58 +00001254 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001255 DAG.computeKnownBits(N.getOperand(1),
1256 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001257 // If all of the bits are known zero on the LHS or RHS, the add won't
1258 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001259 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001260 Base = N.getOperand(0);
1261 Index = N.getOperand(1);
1262 return true;
1263 }
1264 }
1265 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001266
Chris Lattnera801fced2006-11-08 02:15:41 +00001267 return false;
1268}
1269
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001270// If we happen to be doing an i64 load or store into a stack slot that has
1271// less than a 4-byte alignment, then the frame-index elimination may need to
1272// use an indexed load or store instruction (because the offset may not be a
1273// multiple of 4). The extra register needed to hold the offset comes from the
1274// register scavenger, and it is possible that the scavenger will need to use
1275// an emergency spill slot. As a result, we need to make sure that a spill slot
1276// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1277// stack slot.
1278static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1279 // FIXME: This does not handle the LWA case.
1280 if (VT != MVT::i64)
1281 return;
1282
Hal Finkel7ab3db52013-07-10 15:29:01 +00001283 // NOTE: We'll exclude negative FIs here, which come from argument
1284 // lowering, because there are no known test cases triggering this problem
1285 // using packed structures (or similar). We can remove this exclusion if
1286 // we find such a test case. The reason why this is so test-case driven is
1287 // because this entire 'fixup' is only to prevent crashes (from the
1288 // register scavenger) on not-really-valid inputs. For example, if we have:
1289 // %a = alloca i1
1290 // %b = bitcast i1* %a to i64*
1291 // store i64* a, i64 b
1292 // then the store should really be marked as 'align 1', but is not. If it
1293 // were marked as 'align 1' then the indexed form would have been
1294 // instruction-selected initially, and the problem this 'fixup' is preventing
1295 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001296 if (FrameIdx < 0)
1297 return;
1298
1299 MachineFunction &MF = DAG.getMachineFunction();
1300 MachineFrameInfo *MFI = MF.getFrameInfo();
1301
1302 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1303 if (Align >= 4)
1304 return;
1305
1306 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1307 FuncInfo->setHasNonRISpills();
1308}
1309
Chris Lattnera801fced2006-11-08 02:15:41 +00001310/// Returns true if the address N can be represented by a base register plus
1311/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001312/// represented as reg+reg. If Aligned is true, only accept displacements
1313/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001314bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001315 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001316 SelectionDAG &DAG,
1317 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001318 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001319 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001320 // If this can be more profitably realized as r+r, fail.
1321 if (SelectAddressRegReg(N, Disp, Base, DAG))
1322 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001323
Chris Lattnera801fced2006-11-08 02:15:41 +00001324 if (N.getOpcode() == ISD::ADD) {
1325 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001326 if (isIntS16Immediate(N.getOperand(1), imm) &&
1327 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001328 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001329 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1330 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001331 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 } else {
1333 Base = N.getOperand(0);
1334 }
1335 return true; // [r+i]
1336 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1337 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001338 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001339 && "Cannot handle constant offsets yet!");
1340 Disp = N.getOperand(1).getOperand(0); // The global address.
1341 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001342 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 Disp.getOpcode() == ISD::TargetConstantPool ||
1344 Disp.getOpcode() == ISD::TargetJumpTable);
1345 Base = N.getOperand(0);
1346 return true; // [&g+r]
1347 }
1348 } else if (N.getOpcode() == ISD::OR) {
1349 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001350 if (isIntS16Immediate(N.getOperand(1), imm) &&
1351 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 // If this is an or of disjoint bitfields, we can codegen this as an add
1353 // (for better address arithmetic) if the LHS and RHS of the OR are
1354 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001355 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001356 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001357
Dan Gohmanf19609a2008-02-27 01:23:58 +00001358 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001359 // If all of the bits are known zero on the LHS or RHS, the add won't
1360 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001361 if (FrameIndexSDNode *FI =
1362 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1363 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1364 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1365 } else {
1366 Base = N.getOperand(0);
1367 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001368 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001369 return true;
1370 }
1371 }
1372 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1373 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001374
Chris Lattnera801fced2006-11-08 02:15:41 +00001375 // If this address fits entirely in a 16-bit sext immediate field, codegen
1376 // this as "d, 0"
1377 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001378 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001379 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001380 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001381 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 return true;
1383 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001384
1385 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001386 if ((CN->getValueType(0) == MVT::i32 ||
1387 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1388 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001389 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001390
Chris Lattnera801fced2006-11-08 02:15:41 +00001391 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001392 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001393
Owen Anderson9f944592009-08-11 20:47:22 +00001394 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1395 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001396 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001397 return true;
1398 }
1399 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001400
Chris Lattnera801fced2006-11-08 02:15:41 +00001401 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001402 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001404 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1405 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 Base = N;
1407 return true; // [r+0]
1408}
1409
1410/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1411/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001412bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1413 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001414 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 // Check to see if we can easily represent this as an [r+r] address. This
1416 // will fail if it thinks that the address is more profitably represented as
1417 // reg+imm, e.g. where imm = 0.
1418 if (SelectAddressRegReg(N, Base, Index, DAG))
1419 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001420
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 // If the operand is an addition, always emit this as [r+r], since this is
1422 // better (for code size, and execution, as the memop does the add for free)
1423 // than emitting an explicit add.
1424 if (N.getOpcode() == ISD::ADD) {
1425 Base = N.getOperand(0);
1426 Index = N.getOperand(1);
1427 return true;
1428 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001429
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001431 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001432 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001433 Index = N;
1434 return true;
1435}
1436
Chris Lattnera801fced2006-11-08 02:15:41 +00001437/// getPreIndexedAddressParts - returns true by value, base pointer and
1438/// offset pointer and addressing mode by reference if the node's address
1439/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001440bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1441 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001442 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001443 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001444 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001445
Ulrich Weigande90b0222013-03-22 14:58:48 +00001446 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001447 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001448 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001449 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001450 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1451 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001452 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001453 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001454 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001455 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001456 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001457 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001458 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001459 } else
1460 return false;
1461
Chris Lattner68371252006-11-14 01:38:31 +00001462 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001463 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001464 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001465
Ulrich Weigande90b0222013-03-22 14:58:48 +00001466 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1467
1468 // Common code will reject creating a pre-inc form if the base pointer
1469 // is a frame index, or if N is a store and the base pointer is either
1470 // the same as or a predecessor of the value being stored. Check for
1471 // those situations here, and try with swapped Base/Offset instead.
1472 bool Swap = false;
1473
1474 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1475 Swap = true;
1476 else if (!isLoad) {
1477 SDValue Val = cast<StoreSDNode>(N)->getValue();
1478 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1479 Swap = true;
1480 }
1481
1482 if (Swap)
1483 std::swap(Base, Offset);
1484
Hal Finkelca542be2012-06-20 15:43:03 +00001485 AM = ISD::PRE_INC;
1486 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001487 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001488
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001489 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001490 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001491 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001492 return false;
1493 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001494 // LDU/STU need an address with at least 4-byte alignment.
1495 if (Alignment < 4)
1496 return false;
1497
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001498 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001499 return false;
1500 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001501
Chris Lattnerb314b152006-11-11 00:08:42 +00001502 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001503 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1504 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001505 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001506 LD->getExtensionType() == ISD::SEXTLOAD &&
1507 isa<ConstantSDNode>(Offset))
1508 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001509 }
1510
Chris Lattnerce645542006-11-10 02:08:47 +00001511 AM = ISD::PRE_INC;
1512 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001513}
1514
1515//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001516// LowerOperation implementation
1517//===----------------------------------------------------------------------===//
1518
Chris Lattneredb9d842010-11-15 02:46:57 +00001519/// GetLabelAccessInfo - Return true if we should reference labels using a
1520/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1521static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001522 unsigned &LoOpFlags,
1523 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001524 HiOpFlags = PPCII::MO_HA;
1525 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001526
Hal Finkel3ee2af72014-07-18 23:29:49 +00001527 // Don't use the pic base if not in PIC relocation model.
1528 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1529
Chris Lattnerdd6df842010-11-15 03:13:19 +00001530 if (isPIC) {
1531 HiOpFlags |= PPCII::MO_PIC_FLAG;
1532 LoOpFlags |= PPCII::MO_PIC_FLAG;
1533 }
1534
1535 // If this is a reference to a global value that requires a non-lazy-ptr, make
1536 // sure that instruction lowering adds it.
1537 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1538 HiOpFlags |= PPCII::MO_NLP_FLAG;
1539 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001540
Chris Lattnerdd6df842010-11-15 03:13:19 +00001541 if (GV->hasHiddenVisibility()) {
1542 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1543 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1544 }
1545 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001546
Chris Lattneredb9d842010-11-15 02:46:57 +00001547 return isPIC;
1548}
1549
1550static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1551 SelectionDAG &DAG) {
1552 EVT PtrVT = HiPart.getValueType();
1553 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001554 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001555
1556 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1557 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001558
Chris Lattneredb9d842010-11-15 02:46:57 +00001559 // With PIC, the first instruction is actually "GR+hi(&G)".
1560 if (isPIC)
1561 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1562 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Chris Lattneredb9d842010-11-15 02:46:57 +00001564 // Generate non-pic code that has direct accesses to the constant pool.
1565 // The address of the global is just (hi(&g)+lo(&g)).
1566 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1567}
1568
Scott Michelcf0da6c2009-02-17 22:15:04 +00001569SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001570 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001571 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001572 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001573 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001574
Roman Divackyace47072012-08-24 16:26:02 +00001575 // 64-bit SVR4 ABI code is always position-independent.
1576 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001577 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001578 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001579 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001580 DAG.getRegister(PPC::X2, MVT::i64));
1581 }
1582
Chris Lattneredb9d842010-11-15 02:46:57 +00001583 unsigned MOHiFlag, MOLoFlag;
1584 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001585
1586 if (isPIC && Subtarget.isSVR4ABI()) {
1587 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1588 PPCII::MO_PIC_FLAG);
1589 SDLoc DL(CP);
1590 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1591 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1592 }
1593
Chris Lattneredb9d842010-11-15 02:46:57 +00001594 SDValue CPIHi =
1595 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1596 SDValue CPILo =
1597 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1598 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001599}
1600
Dan Gohman21cea8a2010-04-17 15:26:15 +00001601SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001602 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001603 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001604
Roman Divackyace47072012-08-24 16:26:02 +00001605 // 64-bit SVR4 ABI code is always position-independent.
1606 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001607 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001608 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001609 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001610 DAG.getRegister(PPC::X2, MVT::i64));
1611 }
1612
Chris Lattneredb9d842010-11-15 02:46:57 +00001613 unsigned MOHiFlag, MOLoFlag;
1614 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001615
1616 if (isPIC && Subtarget.isSVR4ABI()) {
1617 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1618 PPCII::MO_PIC_FLAG);
1619 SDLoc DL(GA);
1620 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1621 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1622 }
1623
Chris Lattneredb9d842010-11-15 02:46:57 +00001624 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1625 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1626 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001627}
1628
Dan Gohman21cea8a2010-04-17 15:26:15 +00001629SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1630 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001631 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001632
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001633 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001634
Chris Lattneredb9d842010-11-15 02:46:57 +00001635 unsigned MOHiFlag, MOLoFlag;
1636 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001637 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1638 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001639 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1640}
1641
Roman Divackye3f15c982012-06-04 17:36:38 +00001642SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1643 SelectionDAG &DAG) const {
1644
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001645 // FIXME: TLS addresses currently use medium model code sequences,
1646 // which is the most useful form. Eventually support for small and
1647 // large models could be added if users need it, at the cost of
1648 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001649 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001650 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001651 const GlobalValue *GV = GA->getGlobal();
1652 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001653 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001654
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001655 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001656
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001657 if (Model == TLSModel::LocalExec) {
1658 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001659 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001660 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001661 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001662 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1663 is64bit ? MVT::i64 : MVT::i32);
1664 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1665 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1666 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001667
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001668 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001669 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001670 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1671 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001672 SDValue GOTPtr;
1673 if (is64bit) {
1674 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1675 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1676 PtrVT, GOTReg, TGA);
1677 } else
1678 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001679 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001680 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001681 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001682 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001683
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001684 if (Model == TLSModel::GeneralDynamic) {
1685 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1686 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1687 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1688 GOTReg, TGA);
1689 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1690 GOTEntryHi, TGA);
1691
1692 // We need a chain node, and don't have one handy. The underlying
1693 // call has no side effects, so using the function entry node
1694 // suffices.
1695 SDValue Chain = DAG.getEntryNode();
1696 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1697 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1698 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1699 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001700 // The return value from GET_TLS_ADDR really is in X3 already, but
1701 // some hacks are needed here to tie everything together. The extra
1702 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001703 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1704 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1705 }
1706
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001707 if (Model == TLSModel::LocalDynamic) {
1708 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1709 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1710 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1711 GOTReg, TGA);
1712 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1713 GOTEntryHi, TGA);
1714
1715 // We need a chain node, and don't have one handy. The underlying
1716 // call has no side effects, so using the function entry node
1717 // suffices.
1718 SDValue Chain = DAG.getEntryNode();
1719 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1720 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1721 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1722 PtrVT, ParmReg, TGA);
1723 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1724 // some hacks are needed here to tie everything together. The extra
1725 // copies dissolve during subsequent transforms.
1726 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1727 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001728 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001729 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1730 }
1731
1732 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001733}
1734
Chris Lattneredb9d842010-11-15 02:46:57 +00001735SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1736 SelectionDAG &DAG) const {
1737 EVT PtrVT = Op.getValueType();
1738 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001739 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001740 const GlobalValue *GV = GSDN->getGlobal();
1741
Chris Lattneredb9d842010-11-15 02:46:57 +00001742 // 64-bit SVR4 ABI code is always position-independent.
1743 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001744 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001745 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1746 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1747 DAG.getRegister(PPC::X2, MVT::i64));
1748 }
1749
Chris Lattnerdd6df842010-11-15 03:13:19 +00001750 unsigned MOHiFlag, MOLoFlag;
1751 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001752
Hal Finkel3ee2af72014-07-18 23:29:49 +00001753 if (isPIC && Subtarget.isSVR4ABI()) {
1754 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1755 GSDN->getOffset(),
1756 PPCII::MO_PIC_FLAG);
1757 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1758 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1759 }
1760
Chris Lattnerdd6df842010-11-15 03:13:19 +00001761 SDValue GAHi =
1762 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1763 SDValue GALo =
1764 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001765
Chris Lattnerdd6df842010-11-15 03:13:19 +00001766 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001767
Chris Lattnerdd6df842010-11-15 03:13:19 +00001768 // If the global reference is actually to a non-lazy-pointer, we have to do an
1769 // extra load to get the address of the global.
1770 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1771 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001772 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001773 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001774}
1775
Dan Gohman21cea8a2010-04-17 15:26:15 +00001776SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001777 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001778 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001779
Hal Finkel777c9dd2014-03-29 16:04:40 +00001780 if (Op.getValueType() == MVT::v2i64) {
1781 // When the operands themselves are v2i64 values, we need to do something
1782 // special because VSX has no underlying comparison operations for these.
1783 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1784 // Equality can be handled by casting to the legal type for Altivec
1785 // comparisons, everything else needs to be expanded.
1786 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1787 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1788 DAG.getSetCC(dl, MVT::v4i32,
1789 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1790 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1791 CC));
1792 }
1793
1794 return SDValue();
1795 }
1796
1797 // We handle most of these in the usual way.
1798 return Op;
1799 }
1800
Chris Lattner4211ca92006-04-14 06:01:58 +00001801 // If we're comparing for equality to zero, expose the fact that this is
1802 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1803 // fold the new nodes.
1804 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1805 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001806 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001807 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001808 if (VT.bitsLT(MVT::i32)) {
1809 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001810 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001811 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001812 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001813 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1814 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001815 DAG.getConstant(Log2b, MVT::i32));
1816 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001817 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001818 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001819 // optimized. FIXME: revisit this when we can custom lower all setcc
1820 // optimizations.
1821 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001822 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001823 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001824
Chris Lattner4211ca92006-04-14 06:01:58 +00001825 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001826 // by xor'ing the rhs with the lhs, which is faster than setting a
1827 // condition register, reading it back out, and masking the correct bit. The
1828 // normal approach here uses sub to do this instead of xor. Using xor exposes
1829 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001830 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001831 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001832 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001833 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001834 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001835 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001836 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001837 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001838}
1839
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001840SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001841 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001842 SDNode *Node = Op.getNode();
1843 EVT VT = Node->getValueType(0);
1844 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1845 SDValue InChain = Node->getOperand(0);
1846 SDValue VAListPtr = Node->getOperand(1);
1847 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001848 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001849
Roman Divacky4394e682011-06-28 15:30:42 +00001850 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1851
1852 // gpr_index
1853 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1854 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1855 false, false, 0);
1856 InChain = GprIndex.getValue(1);
1857
1858 if (VT == MVT::i64) {
1859 // Check if GprIndex is even
1860 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1861 DAG.getConstant(1, MVT::i32));
1862 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1863 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1864 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1865 DAG.getConstant(1, MVT::i32));
1866 // Align GprIndex to be even if it isn't
1867 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1868 GprIndex);
1869 }
1870
1871 // fpr index is 1 byte after gpr
1872 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1873 DAG.getConstant(1, MVT::i32));
1874
1875 // fpr
1876 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1877 FprPtr, MachinePointerInfo(SV), MVT::i8,
1878 false, false, 0);
1879 InChain = FprIndex.getValue(1);
1880
1881 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1882 DAG.getConstant(8, MVT::i32));
1883
1884 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1885 DAG.getConstant(4, MVT::i32));
1886
1887 // areas
1888 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001889 MachinePointerInfo(), false, false,
1890 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001891 InChain = OverflowArea.getValue(1);
1892
1893 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false,
1895 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001896 InChain = RegSaveArea.getValue(1);
1897
1898 // select overflow_area if index > 8
1899 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1900 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1901
Roman Divacky4394e682011-06-28 15:30:42 +00001902 // adjustment constant gpr_index * 4/8
1903 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1904 VT.isInteger() ? GprIndex : FprIndex,
1905 DAG.getConstant(VT.isInteger() ? 4 : 8,
1906 MVT::i32));
1907
1908 // OurReg = RegSaveArea + RegConstant
1909 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1910 RegConstant);
1911
1912 // Floating types are 32 bytes into RegSaveArea
1913 if (VT.isFloatingPoint())
1914 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1915 DAG.getConstant(32, MVT::i32));
1916
1917 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1918 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1919 VT.isInteger() ? GprIndex : FprIndex,
1920 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1921 MVT::i32));
1922
1923 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1924 VT.isInteger() ? VAListPtr : FprPtr,
1925 MachinePointerInfo(SV),
1926 MVT::i8, false, false, 0);
1927
1928 // determine if we should load from reg_save_area or overflow_area
1929 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1930
1931 // increase overflow_area by 4/8 if gpr/fpr > 8
1932 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1933 DAG.getConstant(VT.isInteger() ? 4 : 8,
1934 MVT::i32));
1935
1936 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1937 OverflowAreaPlusN);
1938
1939 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1940 OverflowAreaPtr,
1941 MachinePointerInfo(),
1942 MVT::i32, false, false, 0);
1943
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001944 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001945 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001946}
1947
Roman Divackyc3825df2013-07-25 21:36:47 +00001948SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1949 const PPCSubtarget &Subtarget) const {
1950 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1951
1952 // We have to copy the entire va_list struct:
1953 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1954 return DAG.getMemcpy(Op.getOperand(0), Op,
1955 Op.getOperand(1), Op.getOperand(2),
1956 DAG.getConstant(12, MVT::i32), 8, false, true,
1957 MachinePointerInfo(), MachinePointerInfo());
1958}
1959
Duncan Sandsa0984362011-09-06 13:37:06 +00001960SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1961 SelectionDAG &DAG) const {
1962 return Op.getOperand(0);
1963}
1964
1965SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1966 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001967 SDValue Chain = Op.getOperand(0);
1968 SDValue Trmp = Op.getOperand(1); // trampoline
1969 SDValue FPtr = Op.getOperand(2); // nested function
1970 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001972
Owen Anderson53aa7a92009-08-10 22:56:29 +00001973 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001974 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001975 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001976 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001977 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001978
Scott Michelcf0da6c2009-02-17 22:15:04 +00001979 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001980 TargetLowering::ArgListEntry Entry;
1981
1982 Entry.Ty = IntPtrTy;
1983 Entry.Node = Trmp; Args.push_back(Entry);
1984
1985 // TrampSize == (isPPC64 ? 48 : 40);
1986 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001987 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001988 Args.push_back(Entry);
1989
1990 Entry.Node = FPtr; Args.push_back(Entry);
1991 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001992
Bill Wendling95e1af22008-09-17 00:30:57 +00001993 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001994 TargetLowering::CallLoweringInfo CLI(DAG);
1995 CLI.setDebugLoc(dl).setChain(Chain)
1996 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001997 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1998 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001999
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002000 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002001 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002002}
2003
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002004SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002005 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002006 MachineFunction &MF = DAG.getMachineFunction();
2007 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2008
Andrew Trickef9de2a2013-05-25 02:42:55 +00002009 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002010
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002011 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002012 // vastart just stores the address of the VarArgsFrameIndex slot into the
2013 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002014 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002015 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002016 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002017 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2018 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002019 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002020 }
2021
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002022 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002023 // We suppose the given va_list is already allocated.
2024 //
2025 // typedef struct {
2026 // char gpr; /* index into the array of 8 GPRs
2027 // * stored in the register save area
2028 // * gpr=0 corresponds to r3,
2029 // * gpr=1 to r4, etc.
2030 // */
2031 // char fpr; /* index into the array of 8 FPRs
2032 // * stored in the register save area
2033 // * fpr=0 corresponds to f1,
2034 // * fpr=1 to f2, etc.
2035 // */
2036 // char *overflow_arg_area;
2037 // /* location on stack that holds
2038 // * the next overflow argument
2039 // */
2040 // char *reg_save_area;
2041 // /* where r3:r10 and f1:f8 (if saved)
2042 // * are stored
2043 // */
2044 // } va_list[1];
2045
2046
Dan Gohman31ae5862010-04-17 14:41:14 +00002047 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2048 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002049
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002050
Owen Anderson53aa7a92009-08-10 22:56:29 +00002051 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002052
Dan Gohman31ae5862010-04-17 14:41:14 +00002053 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2054 PtrVT);
2055 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2056 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002057
Duncan Sands13237ac2008-06-06 12:08:01 +00002058 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002059 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002060
Duncan Sands13237ac2008-06-06 12:08:01 +00002061 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002062 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002063
2064 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002065 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002066
Dan Gohman2d489b52008-02-06 22:27:42 +00002067 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002068
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002069 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002070 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002071 Op.getOperand(1),
2072 MachinePointerInfo(SV),
2073 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002074 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002075 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002076 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002077
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002078 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002079 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002080 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2081 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002082 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002083 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002084 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002085
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002086 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002087 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002088 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2089 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002090 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002091 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002092 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002093
2094 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002095 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2096 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002097 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002098
Chris Lattner4211ca92006-04-14 06:01:58 +00002099}
2100
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002101#include "PPCGenCallingConv.inc"
2102
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002103// Function whose sole purpose is to kill compiler warnings
2104// stemming from unused functions included from PPCGenCallingConv.inc.
2105CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002106 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002107}
2108
Bill Schmidt230b4512013-06-12 16:39:22 +00002109bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2110 CCValAssign::LocInfo &LocInfo,
2111 ISD::ArgFlagsTy &ArgFlags,
2112 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002113 return true;
2114}
2115
Bill Schmidt230b4512013-06-12 16:39:22 +00002116bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2117 MVT &LocVT,
2118 CCValAssign::LocInfo &LocInfo,
2119 ISD::ArgFlagsTy &ArgFlags,
2120 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002121 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002122 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2123 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2124 };
2125 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002126
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002127 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2128
2129 // Skip one register if the first unallocated register has an even register
2130 // number and there are still argument registers available which have not been
2131 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2132 // need to skip a register if RegNum is odd.
2133 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2134 State.AllocateReg(ArgRegs[RegNum]);
2135 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002136
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002137 // Always return false here, as this function only makes sure that the first
2138 // unallocated register has an odd register number and does not actually
2139 // allocate a register for the current argument.
2140 return false;
2141}
2142
Bill Schmidt230b4512013-06-12 16:39:22 +00002143bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2144 MVT &LocVT,
2145 CCValAssign::LocInfo &LocInfo,
2146 ISD::ArgFlagsTy &ArgFlags,
2147 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002148 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002149 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2150 PPC::F8
2151 };
2152
2153 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002154
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002155 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2156
2157 // If there is only one Floating-point register left we need to put both f64
2158 // values of a split ppc_fp128 value on the stack.
2159 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2160 State.AllocateReg(ArgRegs[RegNum]);
2161 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002162
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002163 // Always return false here, as this function only makes sure that the two f64
2164 // values a ppc_fp128 value is split into are both passed in registers or both
2165 // passed on the stack and does not actually allocate a register for the
2166 // current argument.
2167 return false;
2168}
2169
Chris Lattner43df5b32007-02-25 05:34:32 +00002170/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002171/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002172static const MCPhysReg *GetFPR() {
2173 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002174 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002175 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002176 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002177
Chris Lattner43df5b32007-02-25 05:34:32 +00002178 return FPR;
2179}
2180
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002181/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2182/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002183static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002184 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002185 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002186 if (Flags.isByVal())
2187 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002188
2189 // Round up to multiples of the pointer size, except for array members,
2190 // which are always packed.
2191 if (!Flags.isInConsecutiveRegs())
2192 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002193
2194 return ArgSize;
2195}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002196
2197/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2198/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002199static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2200 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002201 unsigned PtrByteSize) {
2202 unsigned Align = PtrByteSize;
2203
2204 // Altivec parameters are padded to a 16 byte boundary.
2205 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2206 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2207 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2208 Align = 16;
2209
2210 // ByVal parameters are aligned as requested.
2211 if (Flags.isByVal()) {
2212 unsigned BVAlign = Flags.getByValAlign();
2213 if (BVAlign > PtrByteSize) {
2214 if (BVAlign % PtrByteSize != 0)
2215 llvm_unreachable(
2216 "ByVal alignment is not a multiple of the pointer size");
2217
2218 Align = BVAlign;
2219 }
2220 }
2221
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002222 // Array members are always packed to their original alignment.
2223 if (Flags.isInConsecutiveRegs()) {
2224 // If the array member was split into multiple registers, the first
2225 // needs to be aligned to the size of the full type. (Except for
2226 // ppcf128, which is only aligned as its f64 components.)
2227 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2228 Align = OrigVT.getStoreSize();
2229 else
2230 Align = ArgVT.getStoreSize();
2231 }
2232
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002233 return Align;
2234}
2235
Ulrich Weigand8658f172014-07-20 23:43:15 +00002236/// CalculateStackSlotUsed - Return whether this argument will use its
2237/// stack slot (instead of being passed in registers). ArgOffset,
2238/// AvailableFPRs, and AvailableVRs must hold the current argument
2239/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002240static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2241 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002242 unsigned PtrByteSize,
2243 unsigned LinkageSize,
2244 unsigned ParamAreaSize,
2245 unsigned &ArgOffset,
2246 unsigned &AvailableFPRs,
2247 unsigned &AvailableVRs) {
2248 bool UseMemory = false;
2249
2250 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002251 unsigned Align =
2252 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002253 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2254 // If there's no space left in the argument save area, we must
2255 // use memory (this check also catches zero-sized arguments).
2256 if (ArgOffset >= LinkageSize + ParamAreaSize)
2257 UseMemory = true;
2258
2259 // Allocate argument on the stack.
2260 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002261 if (Flags.isInConsecutiveRegsLast())
2262 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002263 // If we overran the argument save area, we must use memory
2264 // (this check catches arguments passed partially in memory)
2265 if (ArgOffset > LinkageSize + ParamAreaSize)
2266 UseMemory = true;
2267
2268 // However, if the argument is actually passed in an FPR or a VR,
2269 // we don't use memory after all.
2270 if (!Flags.isByVal()) {
2271 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2272 if (AvailableFPRs > 0) {
2273 --AvailableFPRs;
2274 return false;
2275 }
2276 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2277 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2278 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2279 if (AvailableVRs > 0) {
2280 --AvailableVRs;
2281 return false;
2282 }
2283 }
2284
2285 return UseMemory;
2286}
2287
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002288/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2289/// ensure minimum alignment required for target.
2290static unsigned EnsureStackAlignment(const TargetMachine &Target,
2291 unsigned NumBytes) {
2292 unsigned TargetAlign = Target.getFrameLowering()->getStackAlignment();
2293 unsigned AlignMask = TargetAlign - 1;
2294 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2295 return NumBytes;
2296}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002297
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002298SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002299PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002300 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002301 const SmallVectorImpl<ISD::InputArg>
2302 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002303 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002304 SmallVectorImpl<SDValue> &InVals)
2305 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002306 if (Subtarget.isSVR4ABI()) {
2307 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002308 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2309 dl, DAG, InVals);
2310 else
2311 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2312 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002313 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002314 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2315 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002316 }
2317}
2318
2319SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002320PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002321 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002322 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002323 const SmallVectorImpl<ISD::InputArg>
2324 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002325 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002326 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002327
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002328 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002329 // +-----------------------------------+
2330 // +--> | Back chain |
2331 // | +-----------------------------------+
2332 // | | Floating-point register save area |
2333 // | +-----------------------------------+
2334 // | | General register save area |
2335 // | +-----------------------------------+
2336 // | | CR save word |
2337 // | +-----------------------------------+
2338 // | | VRSAVE save word |
2339 // | +-----------------------------------+
2340 // | | Alignment padding |
2341 // | +-----------------------------------+
2342 // | | Vector register save area |
2343 // | +-----------------------------------+
2344 // | | Local variable space |
2345 // | +-----------------------------------+
2346 // | | Parameter list area |
2347 // | +-----------------------------------+
2348 // | | LR save word |
2349 // | +-----------------------------------+
2350 // SP--> +--- | Back chain |
2351 // +-----------------------------------+
2352 //
2353 // Specifications:
2354 // System V Application Binary Interface PowerPC Processor Supplement
2355 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002356
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002357 MachineFunction &MF = DAG.getMachineFunction();
2358 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002359 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002360
Owen Anderson53aa7a92009-08-10 22:56:29 +00002361 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002362 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002363 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2364 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002365 unsigned PtrByteSize = 4;
2366
2367 // Assign locations to all of the incoming arguments.
2368 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002369 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002370 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002371
2372 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002373 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002374 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002375
Bill Schmidtef17c142013-02-06 17:33:58 +00002376 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002377
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002378 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2379 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002380
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 // Arguments stored in registers.
2382 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002383 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002384 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002385
Owen Anderson9f944592009-08-11 20:47:22 +00002386 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002387 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002388 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002389 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002390 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002391 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002392 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002393 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002394 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002396 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002397 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002398 RC = &PPC::VSFRCRegClass;
2399 else
2400 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002401 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002402 case MVT::v16i8:
2403 case MVT::v8i16:
2404 case MVT::v4i32:
2405 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002406 RC = &PPC::VRRCRegClass;
2407 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002408 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002409 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002410 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411 break;
2412 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002413
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002414 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002415 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002416 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2417 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2418
2419 if (ValVT == MVT::i1)
2420 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002421
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002422 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002423 } else {
2424 // Argument stored in memory.
2425 assert(VA.isMemLoc());
2426
Hal Finkel940ab932014-02-28 00:27:01 +00002427 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002428 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002429 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002430
2431 // Create load nodes to retrieve arguments from the stack.
2432 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002433 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2434 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002435 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002436 }
2437 }
2438
2439 // Assign locations to all of the incoming aggregate by value arguments.
2440 // Aggregates passed by value are stored in the local variable space of the
2441 // caller's stack frame, right above the parameter list area.
2442 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002443 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002444 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002445
2446 // Reserve stack space for the allocations in CCInfo.
2447 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2448
Bill Schmidtef17c142013-02-06 17:33:58 +00002449 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002450
2451 // Area that is at least reserved in the caller of this function.
2452 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002453 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002454
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002455 // Set the size that is at least reserved in caller of this function. Tail
2456 // call optimized function's reserved stack space needs to be aligned so that
2457 // taking the difference between two stack areas will result in an aligned
2458 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002459 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2460 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002461
2462 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002463
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002464 // If the function takes variable number of arguments, make a frame index for
2465 // the start of the first vararg value... for expansion of llvm.va_start.
2466 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002467 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002468 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2469 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2470 };
2471 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2472
Craig Topper840beec2014-04-04 05:16:06 +00002473 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2475 PPC::F8
2476 };
2477 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2478
Dan Gohman31ae5862010-04-17 14:41:14 +00002479 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2480 NumGPArgRegs));
2481 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2482 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002483
2484 // Make room for NumGPArgRegs and NumFPArgRegs.
2485 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002486 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002487
Dan Gohman31ae5862010-04-17 14:41:14 +00002488 FuncInfo->setVarArgsStackOffset(
2489 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002490 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002491
Dan Gohman31ae5862010-04-17 14:41:14 +00002492 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2493 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002494
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002495 // The fixed integer arguments of a variadic function are stored to the
2496 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2497 // the result of va_next.
2498 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2499 // Get an existing live-in vreg, or add a new one.
2500 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2501 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002502 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002503
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002504 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002505 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2506 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002507 MemOps.push_back(Store);
2508 // Increment the address by four for the next argument to store
2509 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2510 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2511 }
2512
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002513 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2514 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002515 // The double arguments are stored to the VarArgsFrameIndex
2516 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002517 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2518 // Get an existing live-in vreg, or add a new one.
2519 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2520 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002521 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002522
Owen Anderson9f944592009-08-11 20:47:22 +00002523 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002524 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2525 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002526 MemOps.push_back(Store);
2527 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002528 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002529 PtrVT);
2530 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2531 }
2532 }
2533
2534 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002535 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002536
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002537 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002538}
2539
Bill Schmidt57d6de52012-10-23 15:51:16 +00002540// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2541// value to MVT::i64 and then truncate to the correct register size.
2542SDValue
2543PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2544 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002545 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002546 if (Flags.isSExt())
2547 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2548 DAG.getValueType(ObjectVT));
2549 else if (Flags.isZExt())
2550 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2551 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002552
Hal Finkel940ab932014-02-28 00:27:01 +00002553 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002554}
2555
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002556SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002557PPCTargetLowering::LowerFormalArguments_64SVR4(
2558 SDValue Chain,
2559 CallingConv::ID CallConv, bool isVarArg,
2560 const SmallVectorImpl<ISD::InputArg>
2561 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002562 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002563 SmallVectorImpl<SDValue> &InVals) const {
2564 // TODO: add description of PPC stack frame format, or at least some docs.
2565 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002566 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002567 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002568 MachineFunction &MF = DAG.getMachineFunction();
2569 MachineFrameInfo *MFI = MF.getFrameInfo();
2570 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2571
2572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2573 // Potential tail calls could cause overwriting of argument stack slots.
2574 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2575 (CallConv == CallingConv::Fast));
2576 unsigned PtrByteSize = 8;
2577
Ulrich Weigand8658f172014-07-20 23:43:15 +00002578 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2579 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002580
Craig Topper840beec2014-04-04 05:16:06 +00002581 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002582 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2583 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2584 };
2585
Craig Topper840beec2014-04-04 05:16:06 +00002586 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002587
Craig Topper840beec2014-04-04 05:16:06 +00002588 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002589 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2590 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2591 };
Craig Topper840beec2014-04-04 05:16:06 +00002592 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002593 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2594 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2595 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002596
2597 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2598 const unsigned Num_FPR_Regs = 13;
2599 const unsigned Num_VR_Regs = array_lengthof(VR);
2600
Ulrich Weigand8658f172014-07-20 23:43:15 +00002601 // Do a first pass over the arguments to determine whether the ABI
2602 // guarantees that our caller has allocated the parameter save area
2603 // on its stack frame. In the ELFv1 ABI, this is always the case;
2604 // in the ELFv2 ABI, it is true if this is a vararg function or if
2605 // any parameter is located in a stack slot.
2606
2607 bool HasParameterArea = !isELFv2ABI || isVarArg;
2608 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2609 unsigned NumBytes = LinkageSize;
2610 unsigned AvailableFPRs = Num_FPR_Regs;
2611 unsigned AvailableVRs = Num_VR_Regs;
2612 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002613 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002614 PtrByteSize, LinkageSize, ParamAreaSize,
2615 NumBytes, AvailableFPRs, AvailableVRs))
2616 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002617
2618 // Add DAG nodes to load the arguments or copy them out of registers. On
2619 // entry to a function on PPC, the arguments start after the linkage area,
2620 // although the first ones are often in registers.
2621
Ulrich Weigand8658f172014-07-20 23:43:15 +00002622 unsigned ArgOffset = LinkageSize;
2623 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002624 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002625 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002626 unsigned CurArgIdx = 0;
2627 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002628 SDValue ArgVal;
2629 bool needsLoad = false;
2630 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002631 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002632 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002633 unsigned ArgSize = ObjSize;
2634 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002635 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2636 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002637
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002638 /* Respect alignment of argument on the stack. */
2639 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002640 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002641 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002642 unsigned CurArgOffset = ArgOffset;
2643
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002644 /* Compute GPR index associated with argument offset. */
2645 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2646 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002647
2648 // FIXME the codegen can be much improved in some cases.
2649 // We do not have to keep everything in memory.
2650 if (Flags.isByVal()) {
2651 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2652 ObjSize = Flags.getByValSize();
2653 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002654 // Empty aggregate parameters do not take up registers. Examples:
2655 // struct { } a;
2656 // union { } b;
2657 // int c[0];
2658 // etc. However, we have to provide a place-holder in InVals, so
2659 // pretend we have an 8-byte item at the current address for that
2660 // purpose.
2661 if (!ObjSize) {
2662 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2663 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2664 InVals.push_back(FIN);
2665 continue;
2666 }
Hal Finkel262a2242013-09-12 23:20:06 +00002667
Ulrich Weigand24195972014-07-20 22:36:52 +00002668 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002669 // by the argument. If the argument is (fully or partially) on
2670 // the stack, or if the argument is fully in registers but the
2671 // caller has allocated the parameter save anyway, we can refer
2672 // directly to the caller's stack frame. Otherwise, create a
2673 // local copy in our own frame.
2674 int FI;
2675 if (HasParameterArea ||
2676 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
2677 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, true);
2678 else
2679 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002680 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002681
Ulrich Weigand24195972014-07-20 22:36:52 +00002682 // Handle aggregates smaller than 8 bytes.
2683 if (ObjSize < PtrByteSize) {
2684 // The value of the object is its address, which differs from the
2685 // address of the enclosing doubleword on big-endian systems.
2686 SDValue Arg = FIN;
2687 if (!isLittleEndian) {
2688 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2689 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2690 }
2691 InVals.push_back(Arg);
2692
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002693 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002694 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002696 SDValue Store;
2697
2698 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2699 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2700 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002701 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002702 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002703 ObjType, false, false, 0);
2704 } else {
2705 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2706 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002707 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002708 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002709 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002710 false, false, 0);
2711 }
2712
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002713 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002714 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002715 // Whether we copied from a register or not, advance the offset
2716 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002717 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002718 continue;
2719 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002720
Ulrich Weigand24195972014-07-20 22:36:52 +00002721 // The value of the object is its address, which is the address of
2722 // its first stack doubleword.
2723 InVals.push_back(FIN);
2724
2725 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002726 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002727 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002728 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002729
2730 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2731 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2732 SDValue Addr = FIN;
2733 if (j) {
2734 SDValue Off = DAG.getConstant(j, PtrVT);
2735 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002736 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002737 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2738 MachinePointerInfo(FuncArg, j),
2739 false, false, 0);
2740 MemOps.push_back(Store);
2741 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002742 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002743 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002744 continue;
2745 }
2746
2747 switch (ObjectVT.getSimpleVT().SimpleTy) {
2748 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002749 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002750 case MVT::i32:
2751 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002752 // These can be scalar arguments or elements of an integer array type
2753 // passed directly. Clang may use those instead of "byval" aggregate
2754 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002755 if (GPR_idx != Num_GPR_Regs) {
2756 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2757 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2758
Hal Finkel940ab932014-02-28 00:27:01 +00002759 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002760 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2761 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002762 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002763 } else {
2764 needsLoad = true;
2765 ArgSize = PtrByteSize;
2766 }
2767 ArgOffset += 8;
2768 break;
2769
2770 case MVT::f32:
2771 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002772 // These can be scalar arguments or elements of a float array type
2773 // passed directly. The latter are used to implement ELFv2 homogenous
2774 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002775 if (FPR_idx != Num_FPR_Regs) {
2776 unsigned VReg;
2777
2778 if (ObjectVT == MVT::f32)
2779 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2780 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002781 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002782 &PPC::VSFRCRegClass :
2783 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002784
2785 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2786 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002787 } else if (GPR_idx != Num_GPR_Regs) {
2788 // This can only ever happen in the presence of f32 array types,
2789 // since otherwise we never run out of FPRs before running out
2790 // of GPRs.
2791 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2792 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2793
2794 if (ObjectVT == MVT::f32) {
2795 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2796 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2797 DAG.getConstant(32, MVT::i32));
2798 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2799 }
2800
2801 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002802 } else {
2803 needsLoad = true;
2804 }
2805
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002806 // When passing an array of floats, the array occupies consecutive
2807 // space in the argument area; only round up to the next doubleword
2808 // at the end of the array. Otherwise, each float takes 8 bytes.
2809 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2810 ArgOffset += ArgSize;
2811 if (Flags.isInConsecutiveRegsLast())
2812 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002813 break;
2814 case MVT::v4f32:
2815 case MVT::v4i32:
2816 case MVT::v8i16:
2817 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002818 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002819 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002820 // These can be scalar arguments or elements of a vector array type
2821 // passed directly. The latter are used to implement ELFv2 homogenous
2822 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002823 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002824 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2825 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2826 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002827 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002828 ++VR_idx;
2829 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002830 needsLoad = true;
2831 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002832 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002833 break;
2834 }
2835
2836 // We need to load the argument to a virtual register if we determined
2837 // above that we ran out of physical registers of the appropriate type.
2838 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002839 if (ObjSize < ArgSize && !isLittleEndian)
2840 CurArgOffset += ArgSize - ObjSize;
2841 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002842 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2843 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2844 false, false, false, 0);
2845 }
2846
2847 InVals.push_back(ArgVal);
2848 }
2849
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002850 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002851 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002852 if (HasParameterArea)
2853 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2854 else
2855 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002856
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002857 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002858 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 // taking the difference between two stack areas will result in an aligned
2860 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002861 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2862 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002863
2864 // If the function takes variable number of arguments, make a frame index for
2865 // the start of the first vararg value... for expansion of llvm.va_start.
2866 if (isVarArg) {
2867 int Depth = ArgOffset;
2868
2869 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002870 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002871 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2872
2873 // If this function is vararg, store any remaining integer argument regs
2874 // to their spots on the stack so that they may be loaded by deferencing the
2875 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002876 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2877 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002878 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2879 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2880 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2881 MachinePointerInfo(), false, false, 0);
2882 MemOps.push_back(Store);
2883 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002884 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002885 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2886 }
2887 }
2888
2889 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002890 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002891
2892 return Chain;
2893}
2894
2895SDValue
2896PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002897 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002898 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002899 const SmallVectorImpl<ISD::InputArg>
2900 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002901 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002902 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002903 // TODO: add description of PPC stack frame format, or at least some docs.
2904 //
2905 MachineFunction &MF = DAG.getMachineFunction();
2906 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002907 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002908
Owen Anderson53aa7a92009-08-10 22:56:29 +00002909 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002910 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002911 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002912 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2913 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002914 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002915
Ulrich Weigand8658f172014-07-20 23:43:15 +00002916 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2917 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002918 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002919 // Area that is at least reserved in caller of this function.
2920 unsigned MinReservedArea = ArgOffset;
2921
Craig Topper840beec2014-04-04 05:16:06 +00002922 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002923 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2924 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2925 };
Craig Topper840beec2014-04-04 05:16:06 +00002926 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002927 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2928 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2929 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002930
Craig Topper840beec2014-04-04 05:16:06 +00002931 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002932
Craig Topper840beec2014-04-04 05:16:06 +00002933 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002934 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2935 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2936 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002937
Owen Andersone2f23a32007-09-07 04:06:50 +00002938 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002939 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002940 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002941
2942 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002943
Craig Topper840beec2014-04-04 05:16:06 +00002944 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002945
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002946 // In 32-bit non-varargs functions, the stack space for vectors is after the
2947 // stack space for non-vectors. We do not use this space unless we have
2948 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002949 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002950 // that out...for the pathological case, compute VecArgOffset as the
2951 // start of the vector parameter area. Computing VecArgOffset is the
2952 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002953 unsigned VecArgOffset = ArgOffset;
2954 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002955 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002956 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002957 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002958 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002959
Duncan Sandsd97eea32008-03-21 09:14:45 +00002960 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002961 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002962 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002963 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002964 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2965 VecArgOffset += ArgSize;
2966 continue;
2967 }
2968
Owen Anderson9f944592009-08-11 20:47:22 +00002969 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002970 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002971 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002972 case MVT::i32:
2973 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002974 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002975 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002976 case MVT::i64: // PPC64
2977 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002978 // FIXME: We are guaranteed to be !isPPC64 at this point.
2979 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002980 VecArgOffset += 8;
2981 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002982 case MVT::v4f32:
2983 case MVT::v4i32:
2984 case MVT::v8i16:
2985 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002986 // Nothing to do, we're only looking at Nonvector args here.
2987 break;
2988 }
2989 }
2990 }
2991 // We've found where the vector parameter area in memory is. Skip the
2992 // first 12 parameters; these don't use that memory.
2993 VecArgOffset = ((VecArgOffset+15)/16)*16;
2994 VecArgOffset += 12*16;
2995
Chris Lattner4302e8f2006-05-16 18:18:50 +00002996 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002997 // entry to a function on PPC, the arguments start after the linkage area,
2998 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002999
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003000 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003001 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003002 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003003 unsigned CurArgIdx = 0;
3004 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003005 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003006 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003007 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003008 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003009 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003010 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003011 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3012 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003013
Chris Lattner318f0d22006-05-16 18:51:52 +00003014 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003015
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003016 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003017 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3018 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003019 if (isVarArg || isPPC64) {
3020 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003021 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003022 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003023 PtrByteSize);
3024 } else nAltivecParamsAtEnd++;
3025 } else
3026 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003027 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003028 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003029 PtrByteSize);
3030
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003031 // FIXME the codegen can be much improved in some cases.
3032 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003033 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003034 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003035 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003036 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003037 // Objects of size 1 and 2 are right justified, everything else is
3038 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003039 if (ObjSize==1 || ObjSize==2) {
3040 CurArgOffset = CurArgOffset + (4 - ObjSize);
3041 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003042 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00003043 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003044 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003045 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003046 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003047 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003048 unsigned VReg;
3049 if (isPPC64)
3050 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3051 else
3052 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003053 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003054 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003055 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003056 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003057 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003058 MemOps.push_back(Store);
3059 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003060 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003061
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003062 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003063
Dale Johannesen21a8f142008-03-08 01:41:42 +00003064 continue;
3065 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003066 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3067 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003068 // to memory. ArgOffset will be the address of the beginning
3069 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003070 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003071 unsigned VReg;
3072 if (isPPC64)
3073 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3074 else
3075 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003076 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003077 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003078 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003079 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003080 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003081 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003082 MemOps.push_back(Store);
3083 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003084 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003085 } else {
3086 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3087 break;
3088 }
3089 }
3090 continue;
3091 }
3092
Owen Anderson9f944592009-08-11 20:47:22 +00003093 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003094 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003095 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003096 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003097 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003098 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003099 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003100 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003101
3102 if (ObjectVT == MVT::i1)
3103 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3104
Bill Wendling968f32c2008-03-07 20:49:02 +00003105 ++GPR_idx;
3106 } else {
3107 needsLoad = true;
3108 ArgSize = PtrByteSize;
3109 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003110 // All int arguments reserve stack space in the Darwin ABI.
3111 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003112 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003113 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003114 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003115 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003116 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003117 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003118 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003119
Hal Finkel940ab932014-02-28 00:27:01 +00003120 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003121 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003122 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003123 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003124
Chris Lattnerec78cad2006-06-26 22:48:35 +00003125 ++GPR_idx;
3126 } else {
3127 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003128 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003129 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003130 // All int arguments reserve stack space in the Darwin ABI.
3131 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003132 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003133
Owen Anderson9f944592009-08-11 20:47:22 +00003134 case MVT::f32:
3135 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003136 // Every 4 bytes of argument space consumes one of the GPRs available for
3137 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003138 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003139 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003140 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003141 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003142 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003143 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003144 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003145
Owen Anderson9f944592009-08-11 20:47:22 +00003146 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003147 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003148 else
Devang Patelf3292b22011-02-21 23:21:26 +00003149 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003150
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003151 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003152 ++FPR_idx;
3153 } else {
3154 needsLoad = true;
3155 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003156
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003157 // All FP arguments reserve stack space in the Darwin ABI.
3158 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003159 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003160 case MVT::v4f32:
3161 case MVT::v4i32:
3162 case MVT::v8i16:
3163 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003164 // Note that vector arguments in registers don't reserve stack space,
3165 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003166 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003167 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003168 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003169 if (isVarArg) {
3170 while ((ArgOffset % 16) != 0) {
3171 ArgOffset += PtrByteSize;
3172 if (GPR_idx != Num_GPR_Regs)
3173 GPR_idx++;
3174 }
3175 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003176 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003177 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003178 ++VR_idx;
3179 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003180 if (!isVarArg && !isPPC64) {
3181 // Vectors go after all the nonvectors.
3182 CurArgOffset = VecArgOffset;
3183 VecArgOffset += 16;
3184 } else {
3185 // Vectors are aligned.
3186 ArgOffset = ((ArgOffset+15)/16)*16;
3187 CurArgOffset = ArgOffset;
3188 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003189 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003190 needsLoad = true;
3191 }
3192 break;
3193 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003194
Chris Lattner4302e8f2006-05-16 18:18:50 +00003195 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003196 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003197 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003198 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003199 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003200 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003201 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003202 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003203 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003204 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003205
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003206 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003207 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003208
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003209 // Allow for Altivec parameters at the end, if needed.
3210 if (nAltivecParamsAtEnd) {
3211 MinReservedArea = ((MinReservedArea+15)/16)*16;
3212 MinReservedArea += 16*nAltivecParamsAtEnd;
3213 }
3214
3215 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003216 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003217
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003218 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003219 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003220 // taking the difference between two stack areas will result in an aligned
3221 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003222 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3223 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003224
Chris Lattner4302e8f2006-05-16 18:18:50 +00003225 // If the function takes variable number of arguments, make a frame index for
3226 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003227 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003228 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003229
Dan Gohman31ae5862010-04-17 14:41:14 +00003230 FuncInfo->setVarArgsFrameIndex(
3231 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003232 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003233 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003234
Chris Lattner4302e8f2006-05-16 18:18:50 +00003235 // If this function is vararg, store any remaining integer argument regs
3236 // to their spots on the stack so that they may be loaded by deferencing the
3237 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003238 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003239 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003240
Chris Lattner2cca3852006-11-18 01:57:19 +00003241 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003242 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003243 else
Devang Patelf3292b22011-02-21 23:21:26 +00003244 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003245
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003246 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003247 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3248 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003249 MemOps.push_back(Store);
3250 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003251 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003252 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003253 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003254 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003255
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003256 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003257 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003258
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003259 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003260}
3261
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003262/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003263/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003264static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003265 unsigned ParamSize) {
3266
Dale Johannesen86dcae12009-11-24 01:09:07 +00003267 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003268
3269 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3270 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3271 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3272 // Remember only if the new adjustement is bigger.
3273 if (SPDiff < FI->getTailCallSPDelta())
3274 FI->setTailCallSPDelta(SPDiff);
3275
3276 return SPDiff;
3277}
3278
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003279/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3280/// for tail call optimization. Targets which want to do tail call
3281/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003282bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003283PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003284 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003285 bool isVarArg,
3286 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003287 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003288 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003289 return false;
3290
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003291 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003292 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003293 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003294
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003295 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003296 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003297 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3298 // Functions containing by val parameters are not supported.
3299 for (unsigned i = 0; i != Ins.size(); i++) {
3300 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3301 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003302 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003303
Alp Tokerf907b892013-12-05 05:44:44 +00003304 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003305 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3306 return true;
3307
3308 // At the moment we can only do local tail calls (in same module, hidden
3309 // or protected) if we are generating PIC.
3310 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3311 return G->getGlobal()->hasHiddenVisibility()
3312 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003313 }
3314
3315 return false;
3316}
3317
Chris Lattnereb755fc2006-05-17 19:00:46 +00003318/// isCallCompatibleAddress - Return the immediate to use if the specified
3319/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003320static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003321 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003322 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003323
Dan Gohmaneffb8942008-09-12 16:56:44 +00003324 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003325 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003326 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003327 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003328
Dan Gohmaneffb8942008-09-12 16:56:44 +00003329 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003330 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003331}
3332
Dan Gohmand78c4002008-05-13 00:00:25 +00003333namespace {
3334
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003335struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003336 SDValue Arg;
3337 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003338 int FrameIdx;
3339
3340 TailCallArgumentInfo() : FrameIdx(0) {}
3341};
3342
Dan Gohmand78c4002008-05-13 00:00:25 +00003343}
3344
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003345/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3346static void
3347StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003348 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003349 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3350 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003351 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003352 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003353 SDValue Arg = TailCallArgs[i].Arg;
3354 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003355 int FI = TailCallArgs[i].FrameIdx;
3356 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003357 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003358 MachinePointerInfo::getFixedStack(FI),
3359 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003360 }
3361}
3362
3363/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3364/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003365static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003367 SDValue Chain,
3368 SDValue OldRetAddr,
3369 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003370 int SPDiff,
3371 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003372 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003373 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003374 if (SPDiff) {
3375 // Calculate the new stack slot for the return address.
3376 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003377 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003378 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003379 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003380 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003381 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003382 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003383 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003384 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003385 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003386
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003387 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3388 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003389 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003390 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003391 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003392 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003393 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003394 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3395 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003396 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003397 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003398 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003399 }
3400 return Chain;
3401}
3402
3403/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3404/// the position of the argument.
3405static void
3406CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003407 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003408 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003409 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003410 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003411 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003412 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003413 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003414 TailCallArgumentInfo Info;
3415 Info.Arg = Arg;
3416 Info.FrameIdxOp = FIN;
3417 Info.FrameIdx = FI;
3418 TailCallArguments.push_back(Info);
3419}
3420
3421/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3422/// stack slot. Returns the chain as result and the loaded frame pointers in
3423/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003424SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003425 int SPDiff,
3426 SDValue Chain,
3427 SDValue &LROpOut,
3428 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003429 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003430 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003431 if (SPDiff) {
3432 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003433 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003434 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003435 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003436 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003437 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003438
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003439 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3440 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003441 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003442 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003443 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003444 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003445 Chain = SDValue(FPOpOut.getNode(), 1);
3446 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003447 }
3448 return Chain;
3449}
3450
Dale Johannesen85d41a12008-03-04 23:17:14 +00003451/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003452/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003453/// specified by the specific parameter attribute. The copy will be passed as
3454/// a byval function parameter.
3455/// Sometimes what we are copying is the end of a larger object, the part that
3456/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003457static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003458CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003459 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003460 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003461 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003462 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003463 false, false, MachinePointerInfo(),
3464 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003465}
Chris Lattner43df5b32007-02-25 05:34:32 +00003466
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003467/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3468/// tail calls.
3469static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003470LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3471 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003472 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003473 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3474 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003475 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003477 if (!isTailCall) {
3478 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003479 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003480 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003481 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003482 else
Owen Anderson9f944592009-08-11 20:47:22 +00003483 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003484 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003485 DAG.getConstant(ArgOffset, PtrVT));
3486 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003487 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3488 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003489 // Calculate and remember argument location.
3490 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3491 TailCallArguments);
3492}
3493
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003494static
3495void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003496 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003497 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003498 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003499 MachineFunction &MF = DAG.getMachineFunction();
3500
3501 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3502 // might overwrite each other in case of tail call optimization.
3503 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003504 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003505 InFlag = SDValue();
3506 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3507 MemOpChains2, dl);
3508 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003509 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003510
3511 // Store the return address to the appropriate stack slot.
3512 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3513 isPPC64, isDarwinABI, dl);
3514
3515 // Emit callseq_end just before tailcall node.
3516 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003517 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003518 InFlag = Chain.getValue(1);
3519}
3520
3521static
3522unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003523 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003524 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3525 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003526 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003527
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003528 bool isPPC64 = Subtarget.isPPC64();
3529 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003530 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003531
Owen Anderson53aa7a92009-08-10 22:56:29 +00003532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003533 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003534 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003535
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003536 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003537
Torok Edwin31e90d22010-08-04 20:47:44 +00003538 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003539 if (!isSVR4ABI || !isPPC64)
3540 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3541 // If this is an absolute destination address, use the munged value.
3542 Callee = SDValue(Dest, 0);
3543 needIndirectCall = false;
3544 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003545
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003546 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3547 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3548 // Use indirect calls for ALL functions calls in JIT mode, since the
3549 // far-call stubs may be outside relocation limits for a BL instruction.
3550 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3551 unsigned OpFlags = 0;
Hal Finkel3ee2af72014-07-18 23:29:49 +00003552 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003553 (Subtarget.getTargetTriple().isMacOSX() &&
3554 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003555 (G->getGlobal()->isDeclaration() ||
Hal Finkel3ee2af72014-07-18 23:29:49 +00003556 G->getGlobal()->isWeakForLinker())) ||
3557 (Subtarget.isTargetELF() && !isPPC64 &&
3558 !G->getGlobal()->hasLocalLinkage() &&
3559 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003560 // PC-relative references to external symbols should go through $stub,
3561 // unless we're building with the leopard linker or later, which
3562 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003563 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003564 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003565
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003566 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3567 // every direct call is) turn it into a TargetGlobalAddress /
3568 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003569 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003570 Callee.getValueType(),
3571 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003572 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003573 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003574 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003575
Torok Edwin31e90d22010-08-04 20:47:44 +00003576 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003577 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003578
Hal Finkel3ee2af72014-07-18 23:29:49 +00003579 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3580 (Subtarget.getTargetTriple().isMacOSX() &&
3581 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3582 (Subtarget.isTargetELF() && !isPPC64 &&
3583 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003584 // PC-relative references to external symbols should go through $stub,
3585 // unless we're building with the leopard linker or later, which
3586 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003587 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003588 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003589
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003590 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3591 OpFlags);
3592 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003593 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003594
Torok Edwin31e90d22010-08-04 20:47:44 +00003595 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003596 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3597 // to do the call, we can't use PPCISD::CALL.
3598 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003599
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003600 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003601 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3602 // entry point, but to the function descriptor (the function entry point
3603 // address is part of the function descriptor though).
3604 // The function descriptor is a three doubleword structure with the
3605 // following fields: function entry point, TOC base address and
3606 // environment pointer.
3607 // Thus for a call through a function pointer, the following actions need
3608 // to be performed:
3609 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003610 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003611 // 2. Load the address of the function entry point from the function
3612 // descriptor.
3613 // 3. Load the TOC of the callee from the function descriptor into r2.
3614 // 4. Load the environment pointer from the function descriptor into
3615 // r11.
3616 // 5. Branch to the function entry point address.
3617 // 6. On return of the callee, the TOC of the caller needs to be
3618 // restored (this is done in FinishCall()).
3619 //
3620 // All those operations are flagged together to ensure that no other
3621 // operations can be scheduled in between. E.g. without flagging the
3622 // operations together, a TOC access in the caller could be scheduled
3623 // between the load of the callee TOC and the branch to the callee, which
3624 // results in the TOC access going through the TOC of the callee instead
3625 // of going through the TOC of the caller, which leads to incorrect code.
3626
3627 // Load the address of the function entry point from the function
3628 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003629 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003630 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003631 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003632 Chain = LoadFuncPtr.getValue(1);
3633 InFlag = LoadFuncPtr.getValue(2);
3634
3635 // Load environment pointer into r11.
3636 // Offset of the environment pointer within the function descriptor.
3637 SDValue PtrOff = DAG.getIntPtrConstant(16);
3638
3639 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3640 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3641 InFlag);
3642 Chain = LoadEnvPtr.getValue(1);
3643 InFlag = LoadEnvPtr.getValue(2);
3644
3645 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3646 InFlag);
3647 Chain = EnvVal.getValue(0);
3648 InFlag = EnvVal.getValue(1);
3649
3650 // Load TOC of the callee into r2. We are using a target-specific load
3651 // with r2 hard coded, because the result of a target-independent load
3652 // would never go directly into r2, since r2 is a reserved register (which
3653 // prevents the register allocator from allocating it), resulting in an
3654 // additional register being allocated and an unnecessary move instruction
3655 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003656 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003657 SDValue TOCOff = DAG.getIntPtrConstant(8);
3658 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003659 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003660 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003661 Chain = LoadTOCPtr.getValue(0);
3662 InFlag = LoadTOCPtr.getValue(1);
3663
3664 MTCTROps[0] = Chain;
3665 MTCTROps[1] = LoadFuncPtr;
3666 MTCTROps[2] = InFlag;
3667 }
3668
Craig Topper48d114b2014-04-26 18:35:24 +00003669 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003670 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003671 InFlag = Chain.getValue(1);
3672
3673 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003674 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003675 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003676 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003677 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003678 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003679 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003680 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003681 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003682 // Add CTR register as callee so a bctr can be emitted later.
3683 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003684 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003685 }
3686
3687 // If this is a direct call, pass the chain and the callee.
3688 if (Callee.getNode()) {
3689 Ops.push_back(Chain);
3690 Ops.push_back(Callee);
3691 }
3692 // If this is a tail call add stack pointer delta.
3693 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003694 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003695
3696 // Add argument registers to the end of the list so that they are known live
3697 // into the call.
3698 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3699 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3700 RegsToPass[i].second.getValueType()));
3701
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003702 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3703 if (Callee.getNode() && isELFv2ABI)
3704 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3705
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003706 return CallOpc;
3707}
3708
Roman Divacky76293062012-09-18 16:47:58 +00003709static
3710bool isLocalCall(const SDValue &Callee)
3711{
3712 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003713 return !G->getGlobal()->isDeclaration() &&
3714 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003715 return false;
3716}
3717
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003718SDValue
3719PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003720 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003721 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003722 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003723 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003724
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003725 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003726 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003727 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003728 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003729
3730 // Copy all of the result registers out of their specified physreg.
3731 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3732 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003733 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003734
3735 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3736 VA.getLocReg(), VA.getLocVT(), InFlag);
3737 Chain = Val.getValue(1);
3738 InFlag = Val.getValue(2);
3739
3740 switch (VA.getLocInfo()) {
3741 default: llvm_unreachable("Unknown loc info!");
3742 case CCValAssign::Full: break;
3743 case CCValAssign::AExt:
3744 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3745 break;
3746 case CCValAssign::ZExt:
3747 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3748 DAG.getValueType(VA.getValVT()));
3749 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3750 break;
3751 case CCValAssign::SExt:
3752 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3753 DAG.getValueType(VA.getValVT()));
3754 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3755 break;
3756 }
3757
3758 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003759 }
3760
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003761 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003762}
3763
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003764SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003765PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003766 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003767 SelectionDAG &DAG,
3768 SmallVector<std::pair<unsigned, SDValue>, 8>
3769 &RegsToPass,
3770 SDValue InFlag, SDValue Chain,
3771 SDValue &Callee,
3772 int SPDiff, unsigned NumBytes,
3773 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003774 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003775
3776 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003777 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003778 SmallVector<SDValue, 8> Ops;
3779 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3780 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003781 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003782
Hal Finkel5ab37802012-08-28 02:10:27 +00003783 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003784 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003785 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3786
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003787 // When performing tail call optimization the callee pops its arguments off
3788 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003789 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003790 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003791 (CallConv == CallingConv::Fast &&
3792 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003793
Roman Divackyef21be22012-03-06 16:41:49 +00003794 // Add a register mask operand representing the call-preserved registers.
3795 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3796 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3797 assert(Mask && "Missing call preserved mask for calling convention");
3798 Ops.push_back(DAG.getRegisterMask(Mask));
3799
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003800 if (InFlag.getNode())
3801 Ops.push_back(InFlag);
3802
3803 // Emit tail call.
3804 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003805 assert(((Callee.getOpcode() == ISD::Register &&
3806 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3807 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3808 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3809 isa<ConstantSDNode>(Callee)) &&
3810 "Expecting an global address, external symbol, absolute value or register");
3811
Craig Topper48d114b2014-04-26 18:35:24 +00003812 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003813 }
3814
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003815 // Add a NOP immediately after the branch instruction when using the 64-bit
3816 // SVR4 ABI. At link time, if caller and callee are in a different module and
3817 // thus have a different TOC, the call will be replaced with a call to a stub
3818 // function which saves the current TOC, loads the TOC of the callee and
3819 // branches to the callee. The NOP will be replaced with a load instruction
3820 // which restores the TOC of the caller from the TOC save slot of the current
3821 // stack frame. If caller and callee belong to the same module (and have the
3822 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003823
3824 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003825 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003826 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003827 // This is a call through a function pointer.
3828 // Restore the caller TOC from the save area into R2.
3829 // See PrepareCall() for more information about calls through function
3830 // pointers in the 64-bit SVR4 ABI.
3831 // We are using a target-specific load with r2 hard coded, because the
3832 // result of a target-independent load would never go directly into r2,
3833 // since r2 is a reserved register (which prevents the register allocator
3834 // from allocating it), resulting in an additional register being
3835 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003836 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003837 } else if ((CallOpc == PPCISD::CALL) &&
3838 (!isLocalCall(Callee) ||
3839 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003840 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003841 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003842 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003843 }
3844
Craig Topper48d114b2014-04-26 18:35:24 +00003845 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003846 InFlag = Chain.getValue(1);
3847
3848 if (needsTOCRestore) {
3849 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003850 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3851 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003852 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003853 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3854 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3855 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003856 InFlag = Chain.getValue(1);
3857 }
3858
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003859 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3860 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003861 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003862 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003863 InFlag = Chain.getValue(1);
3864
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003865 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3866 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003867}
3868
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003869SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003870PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003871 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003872 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003873 SDLoc &dl = CLI.DL;
3874 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3875 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3876 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003877 SDValue Chain = CLI.Chain;
3878 SDValue Callee = CLI.Callee;
3879 bool &isTailCall = CLI.IsTailCall;
3880 CallingConv::ID CallConv = CLI.CallConv;
3881 bool isVarArg = CLI.IsVarArg;
3882
Evan Cheng67a69dd2010-01-27 00:07:07 +00003883 if (isTailCall)
3884 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3885 Ins, DAG);
3886
Reid Kleckner5772b772014-04-24 20:14:34 +00003887 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3888 report_fatal_error("failed to perform tail call elimination on a call "
3889 "site marked musttail");
3890
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003891 if (Subtarget.isSVR4ABI()) {
3892 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003893 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3894 isTailCall, Outs, OutVals, Ins,
3895 dl, DAG, InVals);
3896 else
3897 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3898 isTailCall, Outs, OutVals, Ins,
3899 dl, DAG, InVals);
3900 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003901
Bill Schmidt57d6de52012-10-23 15:51:16 +00003902 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3903 isTailCall, Outs, OutVals, Ins,
3904 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003905}
3906
3907SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003908PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3909 CallingConv::ID CallConv, bool isVarArg,
3910 bool isTailCall,
3911 const SmallVectorImpl<ISD::OutputArg> &Outs,
3912 const SmallVectorImpl<SDValue> &OutVals,
3913 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003914 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003915 SmallVectorImpl<SDValue> &InVals) const {
3916 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003917 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003918
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003919 assert((CallConv == CallingConv::C ||
3920 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003921
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003922 unsigned PtrByteSize = 4;
3923
3924 MachineFunction &MF = DAG.getMachineFunction();
3925
3926 // Mark this function as potentially containing a function that contains a
3927 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3928 // and restoring the callers stack pointer in this functions epilog. This is
3929 // done because by tail calling the called function might overwrite the value
3930 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003931 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3932 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003933 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003934
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003935 // Count how many bytes are to be pushed on the stack, including the linkage
3936 // area, parameter list area and the part of the local variable space which
3937 // contains copies of aggregates which are passed by value.
3938
3939 // Assign locations to all of the outgoing arguments.
3940 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003941 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003942 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003943
3944 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003945 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3946 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003947
3948 if (isVarArg) {
3949 // Handle fixed and variable vector arguments differently.
3950 // Fixed vector arguments go into registers as long as registers are
3951 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003952 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003953
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003954 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003955 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003956 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003957 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003958
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003959 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003960 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3961 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003962 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003963 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3964 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003965 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003966
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003967 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003968#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003969 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003970 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003971#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003972 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003973 }
3974 }
3975 } else {
3976 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003977 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003978 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003979
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003980 // Assign locations to all of the outgoing aggregate by value arguments.
3981 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003982 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003983 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003984
3985 // Reserve stack space for the allocations in CCInfo.
3986 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3987
Bill Schmidtef17c142013-02-06 17:33:58 +00003988 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003989
3990 // Size of the linkage area, parameter list area and the part of the local
3991 // space variable where copies of aggregates which are passed by value are
3992 // stored.
3993 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003994
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003995 // Calculate by how many bytes the stack has to be adjusted in case of tail
3996 // call optimization.
3997 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3998
3999 // Adjust the stack pointer for the new arguments...
4000 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004001 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4002 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004003 SDValue CallSeqStart = Chain;
4004
4005 // Load the return address and frame pointer so it can be moved somewhere else
4006 // later.
4007 SDValue LROp, FPOp;
4008 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4009 dl);
4010
4011 // Set up a copy of the stack pointer for use loading and storing any
4012 // arguments that may not fit in the registers available for argument
4013 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004015
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004016 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4017 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4018 SmallVector<SDValue, 8> MemOpChains;
4019
Roman Divacky71038e72011-08-30 17:04:16 +00004020 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004021 // Walk the register/memloc assignments, inserting copies/loads.
4022 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4023 i != e;
4024 ++i) {
4025 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004026 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004027 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004028
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004029 if (Flags.isByVal()) {
4030 // Argument is an aggregate which is passed by value, thus we need to
4031 // create a copy of it in the local variable space of the current stack
4032 // frame (which is the stack frame of the caller) and pass the address of
4033 // this copy to the callee.
4034 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4035 CCValAssign &ByValVA = ByValArgLocs[j++];
4036 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004037
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004038 // Memory reserved in the local variable space of the callers stack frame.
4039 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004040
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004041 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4042 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004043
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004044 // Create a copy of the argument in the local area of the current
4045 // stack frame.
4046 SDValue MemcpyCall =
4047 CreateCopyOfByValArgument(Arg, PtrOff,
4048 CallSeqStart.getNode()->getOperand(0),
4049 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004050
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004051 // This must go outside the CALLSEQ_START..END.
4052 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004053 CallSeqStart.getNode()->getOperand(1),
4054 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004055 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4056 NewCallSeqStart.getNode());
4057 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004058
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004059 // Pass the address of the aggregate copy on the stack either in a
4060 // physical register or in the parameter list area of the current stack
4061 // frame to the callee.
4062 Arg = PtrOff;
4063 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004066 if (Arg.getValueType() == MVT::i1)
4067 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4068
Roman Divacky71038e72011-08-30 17:04:16 +00004069 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004070 // Put argument in a physical register.
4071 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4072 } else {
4073 // Put argument in the parameter list area of the current stack frame.
4074 assert(VA.isMemLoc());
4075 unsigned LocMemOffset = VA.getLocMemOffset();
4076
4077 if (!isTailCall) {
4078 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4079 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4080
4081 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004082 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004083 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004084 } else {
4085 // Calculate and remember argument location.
4086 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4087 TailCallArguments);
4088 }
4089 }
4090 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004091
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004092 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004093 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004094
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004095 // Build a sequence of copy-to-reg nodes chained together with token chain
4096 // and flag operands which copy the outgoing args into the appropriate regs.
4097 SDValue InFlag;
4098 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4099 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4100 RegsToPass[i].second, InFlag);
4101 InFlag = Chain.getValue(1);
4102 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004103
Hal Finkel5ab37802012-08-28 02:10:27 +00004104 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4105 // registers.
4106 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004107 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4108 SDValue Ops[] = { Chain, InFlag };
4109
Hal Finkel5ab37802012-08-28 02:10:27 +00004110 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004111 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004112
Hal Finkel5ab37802012-08-28 02:10:27 +00004113 InFlag = Chain.getValue(1);
4114 }
4115
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004116 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004117 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4118 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004119
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004120 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4121 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4122 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004123}
4124
Bill Schmidt57d6de52012-10-23 15:51:16 +00004125// Copy an argument into memory, being careful to do this outside the
4126// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004127SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004128PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4129 SDValue CallSeqStart,
4130 ISD::ArgFlagsTy Flags,
4131 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004132 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004133 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4134 CallSeqStart.getNode()->getOperand(0),
4135 Flags, DAG, dl);
4136 // The MEMCPY must go outside the CALLSEQ_START..END.
4137 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004138 CallSeqStart.getNode()->getOperand(1),
4139 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004140 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4141 NewCallSeqStart.getNode());
4142 return NewCallSeqStart;
4143}
4144
4145SDValue
4146PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004147 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004148 bool isTailCall,
4149 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004150 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004151 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004152 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004153 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004154
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004155 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004156 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004157 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004158
Bill Schmidt57d6de52012-10-23 15:51:16 +00004159 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4160 unsigned PtrByteSize = 8;
4161
4162 MachineFunction &MF = DAG.getMachineFunction();
4163
4164 // Mark this function as potentially containing a function that contains a
4165 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4166 // and restoring the callers stack pointer in this functions epilog. This is
4167 // done because by tail calling the called function might overwrite the value
4168 // in this function's (MF) stack pointer stack slot 0(SP).
4169 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4170 CallConv == CallingConv::Fast)
4171 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4172
Bill Schmidt57d6de52012-10-23 15:51:16 +00004173 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004174 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4175 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4176 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4177 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4178 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004179 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004180
4181 // Add up all the space actually used.
4182 for (unsigned i = 0; i != NumOps; ++i) {
4183 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4184 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004185 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004186
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004187 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004188 unsigned Align =
4189 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004190 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004191
4192 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004193 if (Flags.isInConsecutiveRegsLast())
4194 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004195 }
4196
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004197 unsigned NumBytesActuallyUsed = NumBytes;
4198
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004199 // The prolog code of the callee may store up to 8 GPR argument registers to
4200 // the stack, allowing va_start to index over them in memory if its varargs.
4201 // Because we cannot tell if this is needed on the caller side, we have to
4202 // conservatively assume that it is needed. As such, make sure we have at
4203 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004204 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004205 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004206
4207 // Tail call needs the stack to be aligned.
4208 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4209 CallConv == CallingConv::Fast)
4210 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004211
4212 // Calculate by how many bytes the stack has to be adjusted in case of tail
4213 // call optimization.
4214 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4215
4216 // To protect arguments on the stack from being clobbered in a tail call,
4217 // force all the loads to happen before doing any other lowering.
4218 if (isTailCall)
4219 Chain = DAG.getStackArgumentTokenFactor(Chain);
4220
4221 // Adjust the stack pointer for the new arguments...
4222 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004223 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4224 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004225 SDValue CallSeqStart = Chain;
4226
4227 // Load the return address and frame pointer so it can be move somewhere else
4228 // later.
4229 SDValue LROp, FPOp;
4230 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4231 dl);
4232
4233 // Set up a copy of the stack pointer for use loading and storing any
4234 // arguments that may not fit in the registers available for argument
4235 // passing.
4236 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4237
4238 // Figure out which arguments are going to go in registers, and which in
4239 // memory. Also, if this is a vararg function, floating point operations
4240 // must be stored to our stack, and loaded into integer regs as well, if
4241 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004242 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004243 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004244
Craig Topper840beec2014-04-04 05:16:06 +00004245 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004246 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4247 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4248 };
Craig Topper840beec2014-04-04 05:16:06 +00004249 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004250
Craig Topper840beec2014-04-04 05:16:06 +00004251 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004252 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4253 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4254 };
Craig Topper840beec2014-04-04 05:16:06 +00004255 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004256 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4257 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4258 };
4259
Bill Schmidt57d6de52012-10-23 15:51:16 +00004260 const unsigned NumGPRs = array_lengthof(GPR);
4261 const unsigned NumFPRs = 13;
4262 const unsigned NumVRs = array_lengthof(VR);
4263
4264 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4265 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4266
4267 SmallVector<SDValue, 8> MemOpChains;
4268 for (unsigned i = 0; i != NumOps; ++i) {
4269 SDValue Arg = OutVals[i];
4270 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004271 EVT ArgVT = Outs[i].VT;
4272 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004273
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004274 /* Respect alignment of argument on the stack. */
4275 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004276 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004277 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4278
4279 /* Compute GPR index associated with argument offset. */
4280 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4281 GPR_idx = std::min(GPR_idx, NumGPRs);
4282
Bill Schmidt57d6de52012-10-23 15:51:16 +00004283 // PtrOff will be used to store the current argument to the stack if a
4284 // register cannot be found for it.
4285 SDValue PtrOff;
4286
4287 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4288
4289 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4290
4291 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004292 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004293 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4294 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4295 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4296 }
4297
4298 // FIXME memcpy is used way more than necessary. Correctness first.
4299 // Note: "by value" is code for passing a structure by value, not
4300 // basic types.
4301 if (Flags.isByVal()) {
4302 // Note: Size includes alignment padding, so
4303 // struct x { short a; char b; }
4304 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4305 // These are the proper values we need for right-justifying the
4306 // aggregate in a parameter register.
4307 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004308
4309 // An empty aggregate parameter takes up no storage and no
4310 // registers.
4311 if (Size == 0)
4312 continue;
4313
Bill Schmidt57d6de52012-10-23 15:51:16 +00004314 // All aggregates smaller than 8 bytes must be passed right-justified.
4315 if (Size==1 || Size==2 || Size==4) {
4316 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4317 if (GPR_idx != NumGPRs) {
4318 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4319 MachinePointerInfo(), VT,
4320 false, false, 0);
4321 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004322 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004323
4324 ArgOffset += PtrByteSize;
4325 continue;
4326 }
4327 }
4328
4329 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004330 SDValue AddPtr = PtrOff;
4331 if (!isLittleEndian) {
4332 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4333 PtrOff.getValueType());
4334 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4335 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004336 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4337 CallSeqStart,
4338 Flags, DAG, dl);
4339 ArgOffset += PtrByteSize;
4340 continue;
4341 }
4342 // Copy entire object into memory. There are cases where gcc-generated
4343 // code assumes it is there, even if it could be put entirely into
4344 // registers. (This is not what the doc says.)
4345
4346 // FIXME: The above statement is likely due to a misunderstanding of the
4347 // documents. All arguments must be copied into the parameter area BY
4348 // THE CALLEE in the event that the callee takes the address of any
4349 // formal argument. That has not yet been implemented. However, it is
4350 // reasonable to use the stack area as a staging area for the register
4351 // load.
4352
4353 // Skip this for small aggregates, as we will use the same slot for a
4354 // right-justified copy, below.
4355 if (Size >= 8)
4356 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4357 CallSeqStart,
4358 Flags, DAG, dl);
4359
4360 // When a register is available, pass a small aggregate right-justified.
4361 if (Size < 8 && GPR_idx != NumGPRs) {
4362 // The easiest way to get this right-justified in a register
4363 // is to copy the structure into the rightmost portion of a
4364 // local variable slot, then load the whole slot into the
4365 // register.
4366 // FIXME: The memcpy seems to produce pretty awful code for
4367 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004368 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004369 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004370 SDValue AddPtr = PtrOff;
4371 if (!isLittleEndian) {
4372 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4373 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4374 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004375 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4376 CallSeqStart,
4377 Flags, DAG, dl);
4378
4379 // Load the slot into the register.
4380 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4381 MachinePointerInfo(),
4382 false, false, false, 0);
4383 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004384 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004385
4386 // Done with this argument.
4387 ArgOffset += PtrByteSize;
4388 continue;
4389 }
4390
4391 // For aggregates larger than PtrByteSize, copy the pieces of the
4392 // object that fit into registers from the parameter save area.
4393 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4394 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4395 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4396 if (GPR_idx != NumGPRs) {
4397 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4398 MachinePointerInfo(),
4399 false, false, false, 0);
4400 MemOpChains.push_back(Load.getValue(1));
4401 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4402 ArgOffset += PtrByteSize;
4403 } else {
4404 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4405 break;
4406 }
4407 }
4408 continue;
4409 }
4410
Craig Topper56710102013-08-15 02:33:50 +00004411 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004412 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004413 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004414 case MVT::i32:
4415 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004416 // These can be scalar arguments or elements of an integer array type
4417 // passed directly. Clang may use those instead of "byval" aggregate
4418 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004419 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004420 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004421 } else {
4422 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4423 true, isTailCall, false, MemOpChains,
4424 TailCallArguments, dl);
4425 }
4426 ArgOffset += PtrByteSize;
4427 break;
4428 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004429 case MVT::f64: {
4430 // These can be scalar arguments or elements of a float array type
4431 // passed directly. The latter are used to implement ELFv2 homogenous
4432 // float aggregates.
4433
4434 // Named arguments go into FPRs first, and once they overflow, the
4435 // remaining arguments go into GPRs and then the parameter save area.
4436 // Unnamed arguments for vararg functions always go to GPRs and
4437 // then the parameter save area. For now, put all arguments to vararg
4438 // routines always in both locations (FPR *and* GPR or stack slot).
4439 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4440
4441 // First load the argument into the next available FPR.
4442 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004443 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4444
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004445 // Next, load the argument into GPR or stack slot if needed.
4446 if (!NeedGPROrStack)
4447 ;
4448 else if (GPR_idx != NumGPRs) {
4449 // In the non-vararg case, this can only ever happen in the
4450 // presence of f32 array types, since otherwise we never run
4451 // out of FPRs before running out of GPRs.
4452 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004453
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004454 // Double values are always passed in a single GPR.
4455 if (Arg.getValueType() != MVT::f32) {
4456 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004457
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004458 // Non-array float values are extended and passed in a GPR.
4459 } else if (!Flags.isInConsecutiveRegs()) {
4460 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4461 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4462
4463 // If we have an array of floats, we collect every odd element
4464 // together with its predecessor into one GPR.
4465 } else if (ArgOffset % PtrByteSize != 0) {
4466 SDValue Lo, Hi;
4467 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4468 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4469 if (!isLittleEndian)
4470 std::swap(Lo, Hi);
4471 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4472
4473 // The final element, if even, goes into the first half of a GPR.
4474 } else if (Flags.isInConsecutiveRegsLast()) {
4475 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4476 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4477 if (!isLittleEndian)
4478 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4479 DAG.getConstant(32, MVT::i32));
4480
4481 // Non-final even elements are skipped; they will be handled
4482 // together the with subsequent argument on the next go-around.
4483 } else
4484 ArgVal = SDValue();
4485
4486 if (ArgVal.getNode())
4487 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004488 } else {
4489 // Single-precision floating-point values are mapped to the
4490 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004491 if (Arg.getValueType() == MVT::f32 &&
4492 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004493 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4494 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4495 }
4496
4497 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4498 true, isTailCall, false, MemOpChains,
4499 TailCallArguments, dl);
4500 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004501 // When passing an array of floats, the array occupies consecutive
4502 // space in the argument area; only round up to the next doubleword
4503 // at the end of the array. Otherwise, each float takes 8 bytes.
4504 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4505 Flags.isInConsecutiveRegs()) ? 4 : 8;
4506 if (Flags.isInConsecutiveRegsLast())
4507 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004508 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004509 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004510 case MVT::v4f32:
4511 case MVT::v4i32:
4512 case MVT::v8i16:
4513 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004514 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004515 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004516 // These can be scalar arguments or elements of a vector array type
4517 // passed directly. The latter are used to implement ELFv2 homogenous
4518 // vector aggregates.
4519
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004520 // For a varargs call, named arguments go into VRs or on the stack as
4521 // usual; unnamed arguments always go to the stack or the corresponding
4522 // GPRs when within range. For now, we always put the value in both
4523 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004524 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004525 // We could elide this store in the case where the object fits
4526 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004527 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4528 MachinePointerInfo(), false, false, 0);
4529 MemOpChains.push_back(Store);
4530 if (VR_idx != NumVRs) {
4531 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4532 MachinePointerInfo(),
4533 false, false, false, 0);
4534 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004535
4536 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4537 Arg.getSimpleValueType() == MVT::v2i64) ?
4538 VSRH[VR_idx] : VR[VR_idx];
4539 ++VR_idx;
4540
4541 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004542 }
4543 ArgOffset += 16;
4544 for (unsigned i=0; i<16; i+=PtrByteSize) {
4545 if (GPR_idx == NumGPRs)
4546 break;
4547 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4548 DAG.getConstant(i, PtrVT));
4549 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4550 false, false, false, 0);
4551 MemOpChains.push_back(Load.getValue(1));
4552 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4553 }
4554 break;
4555 }
4556
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004557 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004558 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004559 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4560 Arg.getSimpleValueType() == MVT::v2i64) ?
4561 VSRH[VR_idx] : VR[VR_idx];
4562 ++VR_idx;
4563
4564 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004565 } else {
4566 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4567 true, isTailCall, true, MemOpChains,
4568 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004569 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004570 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004571 break;
4572 }
4573 }
4574
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004575 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004576 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004577
Bill Schmidt57d6de52012-10-23 15:51:16 +00004578 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004579 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004580
4581 // Check if this is an indirect call (MTCTR/BCTRL).
4582 // See PrepareCall() for more information about calls through function
4583 // pointers in the 64-bit SVR4 ABI.
4584 if (!isTailCall &&
4585 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004586 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004587 // Load r2 into a virtual register and store it to the TOC save area.
4588 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4589 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004590 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004591 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4593 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4594 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004595 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4596 // This does not mean the MTCTR instruction must use R12; it's easier
4597 // to model this as an extra parameter, so do that.
4598 if (isELFv2ABI)
4599 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004600 }
4601
4602 // Build a sequence of copy-to-reg nodes chained together with token chain
4603 // and flag operands which copy the outgoing args into the appropriate regs.
4604 SDValue InFlag;
4605 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4606 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4607 RegsToPass[i].second, InFlag);
4608 InFlag = Chain.getValue(1);
4609 }
4610
4611 if (isTailCall)
4612 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4613 FPOp, true, TailCallArguments);
4614
4615 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4616 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4617 Ins, InVals);
4618}
4619
4620SDValue
4621PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4622 CallingConv::ID CallConv, bool isVarArg,
4623 bool isTailCall,
4624 const SmallVectorImpl<ISD::OutputArg> &Outs,
4625 const SmallVectorImpl<SDValue> &OutVals,
4626 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004627 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004628 SmallVectorImpl<SDValue> &InVals) const {
4629
4630 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004631
Owen Anderson53aa7a92009-08-10 22:56:29 +00004632 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004633 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004634 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004635
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004636 MachineFunction &MF = DAG.getMachineFunction();
4637
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004638 // Mark this function as potentially containing a function that contains a
4639 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4640 // and restoring the callers stack pointer in this functions epilog. This is
4641 // done because by tail calling the called function might overwrite the value
4642 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004643 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4644 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004645 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4646
Chris Lattneraa40ec12006-05-16 22:56:08 +00004647 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004648 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004649 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004650 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4651 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004652 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004653
4654 // Add up all the space actually used.
4655 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4656 // they all go in registers, but we must reserve stack space for them for
4657 // possible use by the caller. In varargs or 64-bit calls, parameters are
4658 // assigned stack space in order, with padding so Altivec parameters are
4659 // 16-byte aligned.
4660 unsigned nAltivecParamsAtEnd = 0;
4661 for (unsigned i = 0; i != NumOps; ++i) {
4662 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4663 EVT ArgVT = Outs[i].VT;
4664 // Varargs Altivec parameters are padded to a 16 byte boundary.
4665 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4666 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4667 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4668 if (!isVarArg && !isPPC64) {
4669 // Non-varargs Altivec parameters go after all the non-Altivec
4670 // parameters; handle those later so we know how much padding we need.
4671 nAltivecParamsAtEnd++;
4672 continue;
4673 }
4674 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4675 NumBytes = ((NumBytes+15)/16)*16;
4676 }
4677 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4678 }
4679
4680 // Allow for Altivec parameters at the end, if needed.
4681 if (nAltivecParamsAtEnd) {
4682 NumBytes = ((NumBytes+15)/16)*16;
4683 NumBytes += 16*nAltivecParamsAtEnd;
4684 }
4685
4686 // The prolog code of the callee may store up to 8 GPR argument registers to
4687 // the stack, allowing va_start to index over them in memory if its varargs.
4688 // Because we cannot tell if this is needed on the caller side, we have to
4689 // conservatively assume that it is needed. As such, make sure we have at
4690 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004691 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004692
4693 // Tail call needs the stack to be aligned.
4694 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4695 CallConv == CallingConv::Fast)
4696 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004697
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004698 // Calculate by how many bytes the stack has to be adjusted in case of tail
4699 // call optimization.
4700 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004701
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004702 // To protect arguments on the stack from being clobbered in a tail call,
4703 // force all the loads to happen before doing any other lowering.
4704 if (isTailCall)
4705 Chain = DAG.getStackArgumentTokenFactor(Chain);
4706
Chris Lattnerb7552a82006-05-17 00:15:40 +00004707 // Adjust the stack pointer for the new arguments...
4708 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004709 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4710 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004711 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004712
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004713 // Load the return address and frame pointer so it can be move somewhere else
4714 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004715 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004716 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4717 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004718
Chris Lattnerb7552a82006-05-17 00:15:40 +00004719 // Set up a copy of the stack pointer for use loading and storing any
4720 // arguments that may not fit in the registers available for argument
4721 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004722 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004723 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004724 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004725 else
Owen Anderson9f944592009-08-11 20:47:22 +00004726 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004727
Chris Lattnerb7552a82006-05-17 00:15:40 +00004728 // Figure out which arguments are going to go in registers, and which in
4729 // memory. Also, if this is a vararg function, floating point operations
4730 // must be stored to our stack, and loaded into integer regs as well, if
4731 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004732 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004733 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004734
Craig Topper840beec2014-04-04 05:16:06 +00004735 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004736 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4737 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4738 };
Craig Topper840beec2014-04-04 05:16:06 +00004739 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004740 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4741 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4742 };
Craig Topper840beec2014-04-04 05:16:06 +00004743 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004744
Craig Topper840beec2014-04-04 05:16:06 +00004745 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004746 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4747 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4748 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004749 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004750 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004751 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004752
Craig Topper840beec2014-04-04 05:16:06 +00004753 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004754
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004755 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004756 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4757
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004758 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004759 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004760 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004761 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004762
Chris Lattnerb7552a82006-05-17 00:15:40 +00004763 // PtrOff will be used to store the current argument to the stack if a
4764 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004765 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004766
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004767 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004768
Dale Johannesen679073b2009-02-04 02:34:38 +00004769 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004770
4771 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004772 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004773 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4774 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004775 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004776 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004777
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004778 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004779 // Note: "by value" is code for passing a structure by value, not
4780 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004781 if (Flags.isByVal()) {
4782 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004783 // Very small objects are passed right-justified. Everything else is
4784 // passed left-justified.
4785 if (Size==1 || Size==2) {
4786 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004787 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004788 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004789 MachinePointerInfo(), VT,
4790 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004791 MemOpChains.push_back(Load.getValue(1));
4792 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004793
4794 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004795 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004796 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4797 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004798 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004799 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4800 CallSeqStart,
4801 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004802 ArgOffset += PtrByteSize;
4803 }
4804 continue;
4805 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004806 // Copy entire object into memory. There are cases where gcc-generated
4807 // code assumes it is there, even if it could be put entirely into
4808 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004809 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4810 CallSeqStart,
4811 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004812
4813 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4814 // copy the pieces of the object that fit into registers from the
4815 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004816 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004817 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004818 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004819 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004820 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4821 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004822 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004823 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004824 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004825 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004826 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004827 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004828 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004829 }
4830 }
4831 continue;
4832 }
4833
Craig Topper56710102013-08-15 02:33:50 +00004834 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004835 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004836 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004837 case MVT::i32:
4838 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004839 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004840 if (Arg.getValueType() == MVT::i1)
4841 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4842
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004843 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004844 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004845 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4846 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004847 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004848 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004849 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004850 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004851 case MVT::f32:
4852 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004853 if (FPR_idx != NumFPRs) {
4854 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4855
Chris Lattnerb7552a82006-05-17 00:15:40 +00004856 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004857 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4858 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004859 MemOpChains.push_back(Store);
4860
Chris Lattnerb7552a82006-05-17 00:15:40 +00004861 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004862 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004863 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004864 MachinePointerInfo(), false, false,
4865 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004866 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004867 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004868 }
Owen Anderson9f944592009-08-11 20:47:22 +00004869 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004870 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004871 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004872 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4873 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004874 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004875 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004876 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004877 }
4878 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004879 // If we have any FPRs remaining, we may also have GPRs remaining.
4880 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4881 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004882 if (GPR_idx != NumGPRs)
4883 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004884 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004885 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4886 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004887 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004888 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004889 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4890 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004891 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004892 if (isPPC64)
4893 ArgOffset += 8;
4894 else
Owen Anderson9f944592009-08-11 20:47:22 +00004895 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004896 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004897 case MVT::v4f32:
4898 case MVT::v4i32:
4899 case MVT::v8i16:
4900 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004901 if (isVarArg) {
4902 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004903 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004904 // V registers; in fact gcc does this only for arguments that are
4905 // prototyped, not for those that match the ... We do it for all
4906 // arguments, seems to work.
4907 while (ArgOffset % 16 !=0) {
4908 ArgOffset += PtrByteSize;
4909 if (GPR_idx != NumGPRs)
4910 GPR_idx++;
4911 }
4912 // We could elide this store in the case where the object fits
4913 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004914 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004915 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004916 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4917 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004918 MemOpChains.push_back(Store);
4919 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004920 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004921 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004922 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004923 MemOpChains.push_back(Load.getValue(1));
4924 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4925 }
4926 ArgOffset += 16;
4927 for (unsigned i=0; i<16; i+=PtrByteSize) {
4928 if (GPR_idx == NumGPRs)
4929 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004930 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004931 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004932 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004933 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004934 MemOpChains.push_back(Load.getValue(1));
4935 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4936 }
4937 break;
4938 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004939
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004940 // Non-varargs Altivec params generally go in registers, but have
4941 // stack space allocated at the end.
4942 if (VR_idx != NumVRs) {
4943 // Doesn't have GPR space allocated.
4944 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4945 } else if (nAltivecParamsAtEnd==0) {
4946 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004947 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4948 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004949 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004950 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004951 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004952 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004953 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004954 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004955 // If all Altivec parameters fit in registers, as they usually do,
4956 // they get stack space following the non-Altivec parameters. We
4957 // don't track this here because nobody below needs it.
4958 // If there are more Altivec parameters than fit in registers emit
4959 // the stores here.
4960 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4961 unsigned j = 0;
4962 // Offset is aligned; skip 1st 12 params which go in V registers.
4963 ArgOffset = ((ArgOffset+15)/16)*16;
4964 ArgOffset += 12*16;
4965 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004966 SDValue Arg = OutVals[i];
4967 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004968 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4969 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004970 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004971 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004972 // We are emitting Altivec params in order.
4973 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4974 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004975 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004976 ArgOffset += 16;
4977 }
4978 }
4979 }
4980 }
4981
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004982 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004983 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004984
Dale Johannesen90eab672010-03-09 20:15:42 +00004985 // On Darwin, R12 must contain the address of an indirect callee. This does
4986 // not mean the MTCTR instruction must use R12; it's easier to model this as
4987 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004988 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004989 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4990 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4991 !isBLACompatibleAddress(Callee, DAG))
4992 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4993 PPC::R12), Callee));
4994
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004995 // Build a sequence of copy-to-reg nodes chained together with token chain
4996 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004997 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004999 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005000 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005001 InFlag = Chain.getValue(1);
5002 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005003
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005004 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005005 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5006 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005007
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005008 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5009 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5010 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005011}
5012
Hal Finkel450128a2011-10-14 19:51:36 +00005013bool
5014PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5015 MachineFunction &MF, bool isVarArg,
5016 const SmallVectorImpl<ISD::OutputArg> &Outs,
5017 LLVMContext &Context) const {
5018 SmallVector<CCValAssign, 16> RVLocs;
5019 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
5020 RVLocs, Context);
5021 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5022}
5023
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005024SDValue
5025PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005026 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005027 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005028 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005029 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005030
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005031 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00005032 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00005033 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005034 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005035
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005036 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005037 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005038
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005039 // Copy the result values into the output registers.
5040 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5041 CCValAssign &VA = RVLocs[i];
5042 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005043
5044 SDValue Arg = OutVals[i];
5045
5046 switch (VA.getLocInfo()) {
5047 default: llvm_unreachable("Unknown loc info!");
5048 case CCValAssign::Full: break;
5049 case CCValAssign::AExt:
5050 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5051 break;
5052 case CCValAssign::ZExt:
5053 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5054 break;
5055 case CCValAssign::SExt:
5056 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5057 break;
5058 }
5059
5060 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005061 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005062 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005063 }
5064
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005065 RetOps[0] = Chain; // Update chain.
5066
5067 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005068 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005069 RetOps.push_back(Flag);
5070
Craig Topper48d114b2014-04-26 18:35:24 +00005071 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005072}
5073
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005074SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005075 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005076 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005077 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005078
Jim Laskeye4f4d042006-12-04 22:04:42 +00005079 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005080 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005081
5082 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005083 bool isPPC64 = Subtarget.isPPC64();
5084 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005085 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005086
5087 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005088 SDValue Chain = Op.getOperand(0);
5089 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005090
Jim Laskeye4f4d042006-12-04 22:04:42 +00005091 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005092 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5093 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005094 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005095
Jim Laskeye4f4d042006-12-04 22:04:42 +00005096 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005097 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005098
Jim Laskeye4f4d042006-12-04 22:04:42 +00005099 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005100 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005101 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005102}
5103
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005104
5105
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005106SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005107PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005108 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005109 bool isPPC64 = Subtarget.isPPC64();
5110 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005111 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005112
5113 // Get current frame pointer save index. The users of this index will be
5114 // primarily DYNALLOC instructions.
5115 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5116 int RASI = FI->getReturnAddrSaveIndex();
5117
5118 // If the frame pointer save index hasn't been defined yet.
5119 if (!RASI) {
5120 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005121 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005122 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005123 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005124 // Save the result.
5125 FI->setReturnAddrSaveIndex(RASI);
5126 }
5127 return DAG.getFrameIndex(RASI, PtrVT);
5128}
5129
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005130SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005131PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5132 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005133 bool isPPC64 = Subtarget.isPPC64();
5134 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005135 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005136
5137 // Get current frame pointer save index. The users of this index will be
5138 // primarily DYNALLOC instructions.
5139 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5140 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005141
Jim Laskey48850c12006-11-16 22:43:37 +00005142 // If the frame pointer save index hasn't been defined yet.
5143 if (!FPSI) {
5144 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005145 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005146 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005147
Jim Laskey48850c12006-11-16 22:43:37 +00005148 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005149 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005150 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005151 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005152 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005153 return DAG.getFrameIndex(FPSI, PtrVT);
5154}
Jim Laskey48850c12006-11-16 22:43:37 +00005155
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005156SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005157 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005158 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005159 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005160 SDValue Chain = Op.getOperand(0);
5161 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005162 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005163
Jim Laskey48850c12006-11-16 22:43:37 +00005164 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005165 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005166 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005167 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005168 DAG.getConstant(0, PtrVT), Size);
5169 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005170 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005171 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005172 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005173 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005174 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005175}
5176
Hal Finkel756810f2013-03-21 21:37:52 +00005177SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5178 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005179 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005180 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5181 DAG.getVTList(MVT::i32, MVT::Other),
5182 Op.getOperand(0), Op.getOperand(1));
5183}
5184
5185SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5186 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005187 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005188 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5189 Op.getOperand(0), Op.getOperand(1));
5190}
5191
Hal Finkel940ab932014-02-28 00:27:01 +00005192SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5193 assert(Op.getValueType() == MVT::i1 &&
5194 "Custom lowering only for i1 loads");
5195
5196 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5197
5198 SDLoc dl(Op);
5199 LoadSDNode *LD = cast<LoadSDNode>(Op);
5200
5201 SDValue Chain = LD->getChain();
5202 SDValue BasePtr = LD->getBasePtr();
5203 MachineMemOperand *MMO = LD->getMemOperand();
5204
5205 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5206 BasePtr, MVT::i8, MMO);
5207 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5208
5209 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005210 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005211}
5212
5213SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5214 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5215 "Custom lowering only for i1 stores");
5216
5217 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5218
5219 SDLoc dl(Op);
5220 StoreSDNode *ST = cast<StoreSDNode>(Op);
5221
5222 SDValue Chain = ST->getChain();
5223 SDValue BasePtr = ST->getBasePtr();
5224 SDValue Value = ST->getValue();
5225 MachineMemOperand *MMO = ST->getMemOperand();
5226
5227 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5228 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5229}
5230
5231// FIXME: Remove this once the ANDI glue bug is fixed:
5232SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5233 assert(Op.getValueType() == MVT::i1 &&
5234 "Custom lowering only for i1 results");
5235
5236 SDLoc DL(Op);
5237 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5238 Op.getOperand(0));
5239}
5240
Chris Lattner4211ca92006-04-14 06:01:58 +00005241/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5242/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005243SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005244 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005245 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5246 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005247 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005248
Hal Finkel81f87992013-04-07 22:11:09 +00005249 // We might be able to do better than this under some circumstances, but in
5250 // general, fsel-based lowering of select is a finite-math-only optimization.
5251 // For more information, see section F.3 of the 2.06 ISA specification.
5252 if (!DAG.getTarget().Options.NoInfsFPMath ||
5253 !DAG.getTarget().Options.NoNaNsFPMath)
5254 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005255
Hal Finkel81f87992013-04-07 22:11:09 +00005256 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005257
Owen Anderson53aa7a92009-08-10 22:56:29 +00005258 EVT ResVT = Op.getValueType();
5259 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005260 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5261 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005262 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005263
Chris Lattner4211ca92006-04-14 06:01:58 +00005264 // If the RHS of the comparison is a 0.0, we don't need to do the
5265 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005266 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005267 if (isFloatingPointZero(RHS))
5268 switch (CC) {
5269 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005270 case ISD::SETNE:
5271 std::swap(TV, FV);
5272 case ISD::SETEQ:
5273 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5274 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5275 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5276 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5277 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5278 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5279 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005280 case ISD::SETULT:
5281 case ISD::SETLT:
5282 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005283 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005284 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005285 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5286 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005287 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005288 case ISD::SETUGT:
5289 case ISD::SETGT:
5290 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005291 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005292 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005293 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5294 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005295 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005296 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005297 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005298
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005299 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005300 switch (CC) {
5301 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005302 case ISD::SETNE:
5303 std::swap(TV, FV);
5304 case ISD::SETEQ:
5305 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5306 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5307 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5308 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5309 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5310 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5311 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5312 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005313 case ISD::SETULT:
5314 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005315 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005316 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5317 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005318 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005319 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005320 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005321 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005322 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5323 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005324 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005325 case ISD::SETUGT:
5326 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005327 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005328 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5329 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005330 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005331 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005332 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005333 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005334 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5335 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005336 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005337 }
Eli Friedman5806e182009-05-28 04:31:08 +00005338 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005339}
5340
Chris Lattner57ee7c62007-11-28 18:44:47 +00005341// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005342SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005343 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005344 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005345 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005346 if (Src.getValueType() == MVT::f32)
5347 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005348
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005349 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005350 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005351 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005352 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005353 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005354 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005355 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005356 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005357 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005358 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005359 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005360 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005361 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5362 PPCISD::FCTIDUZ,
5363 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005364 break;
5365 }
Duncan Sands2a287912008-07-19 16:26:02 +00005366
Chris Lattner4211ca92006-04-14 06:01:58 +00005367 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005368 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5369 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005370 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5371 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5372 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005373
Chris Lattner06a49542007-10-15 20:14:52 +00005374 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005375 SDValue Chain;
5376 if (i32Stack) {
5377 MachineFunction &MF = DAG.getMachineFunction();
5378 MachineMemOperand *MMO =
5379 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5380 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5381 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005382 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005383 } else
5384 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5385 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005386
5387 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5388 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005389 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005390 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005391 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005392 MPI = MachinePointerInfo();
5393 }
5394
5395 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005396 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005397}
5398
Hal Finkelf6d45f22013-04-01 17:52:07 +00005399SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005400 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005401 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005402 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005403 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005404 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005405
Hal Finkel6a56b212014-03-05 22:14:00 +00005406 if (Op.getOperand(0).getValueType() == MVT::i1)
5407 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5408 DAG.getConstantFP(1.0, Op.getValueType()),
5409 DAG.getConstantFP(0.0, Op.getValueType()));
5410
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005411 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005412 "UINT_TO_FP is supported only with FPCVT");
5413
5414 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005415 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005416 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005417 (Op.getOpcode() == ISD::UINT_TO_FP ?
5418 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5419 (Op.getOpcode() == ISD::UINT_TO_FP ?
5420 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005421 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005422 MVT::f32 : MVT::f64;
5423
Owen Anderson9f944592009-08-11 20:47:22 +00005424 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005425 SDValue SINT = Op.getOperand(0);
5426 // When converting to single-precision, we actually need to convert
5427 // to double-precision first and then round to single-precision.
5428 // To avoid double-rounding effects during that operation, we have
5429 // to prepare the input operand. Bits that might be truncated when
5430 // converting to double-precision are replaced by a bit that won't
5431 // be lost at this stage, but is below the single-precision rounding
5432 // position.
5433 //
5434 // However, if -enable-unsafe-fp-math is in effect, accept double
5435 // rounding to avoid the extra overhead.
5436 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005437 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005438 !DAG.getTarget().Options.UnsafeFPMath) {
5439
5440 // Twiddle input to make sure the low 11 bits are zero. (If this
5441 // is the case, we are guaranteed the value will fit into the 53 bit
5442 // mantissa of an IEEE double-precision value without rounding.)
5443 // If any of those low 11 bits were not zero originally, make sure
5444 // bit 12 (value 2048) is set instead, so that the final rounding
5445 // to single-precision gets the correct result.
5446 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5447 SINT, DAG.getConstant(2047, MVT::i64));
5448 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5449 Round, DAG.getConstant(2047, MVT::i64));
5450 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5451 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5452 Round, DAG.getConstant(-2048, MVT::i64));
5453
5454 // However, we cannot use that value unconditionally: if the magnitude
5455 // of the input value is small, the bit-twiddling we did above might
5456 // end up visibly changing the output. Fortunately, in that case, we
5457 // don't need to twiddle bits since the original input will convert
5458 // exactly to double-precision floating-point already. Therefore,
5459 // construct a conditional to use the original value if the top 11
5460 // bits are all sign-bit copies, and use the rounded value computed
5461 // above otherwise.
5462 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5463 SINT, DAG.getConstant(53, MVT::i32));
5464 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5465 Cond, DAG.getConstant(1, MVT::i64));
5466 Cond = DAG.getSetCC(dl, MVT::i32,
5467 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5468
5469 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5470 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005471
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005472 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005473 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5474
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005475 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005476 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005477 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005478 return FP;
5479 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005480
Owen Anderson9f944592009-08-11 20:47:22 +00005481 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005482 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005483 // Since we only generate this in 64-bit mode, we can take advantage of
5484 // 64-bit registers. In particular, sign extend the input value into the
5485 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5486 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005487 MachineFunction &MF = DAG.getMachineFunction();
5488 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005489 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005490
Hal Finkelbeb296b2013-03-31 10:12:51 +00005491 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005492 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005493 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5494 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005495
Hal Finkelbeb296b2013-03-31 10:12:51 +00005496 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5497 MachinePointerInfo::getFixedStack(FrameIdx),
5498 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005499
Hal Finkelbeb296b2013-03-31 10:12:51 +00005500 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5501 "Expected an i32 store");
5502 MachineMemOperand *MMO =
5503 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5504 MachineMemOperand::MOLoad, 4, 4);
5505 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005506 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5507 PPCISD::LFIWZX : PPCISD::LFIWAX,
5508 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005509 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005510 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005511 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005512 "i32->FP without LFIWAX supported only on PPC64");
5513
Hal Finkelbeb296b2013-03-31 10:12:51 +00005514 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5515 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5516
5517 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5518 Op.getOperand(0));
5519
5520 // STD the extended value into the stack slot.
5521 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5522 MachinePointerInfo::getFixedStack(FrameIdx),
5523 false, false, 0);
5524
5525 // Load the value as a double.
5526 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5527 MachinePointerInfo::getFixedStack(FrameIdx),
5528 false, false, false, 0);
5529 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005530
Chris Lattner4211ca92006-04-14 06:01:58 +00005531 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005532 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005533 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005534 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005535 return FP;
5536}
5537
Dan Gohman21cea8a2010-04-17 15:26:15 +00005538SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5539 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005540 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005541 /*
5542 The rounding mode is in bits 30:31 of FPSR, and has the following
5543 settings:
5544 00 Round to nearest
5545 01 Round to 0
5546 10 Round to +inf
5547 11 Round to -inf
5548
5549 FLT_ROUNDS, on the other hand, expects the following:
5550 -1 Undefined
5551 0 Round to 0
5552 1 Round to nearest
5553 2 Round to +inf
5554 3 Round to -inf
5555
5556 To perform the conversion, we do:
5557 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5558 */
5559
5560 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005561 EVT VT = Op.getValueType();
5562 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005563
5564 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005565 EVT NodeTys[] = {
5566 MVT::f64, // return register
5567 MVT::Glue // unused in this context
5568 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005569 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005570
5571 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005572 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005573 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005574 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005575 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005576
5577 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005578 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005579 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005580 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005581 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005582
5583 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005584 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005585 DAG.getNode(ISD::AND, dl, MVT::i32,
5586 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005587 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005588 DAG.getNode(ISD::SRL, dl, MVT::i32,
5589 DAG.getNode(ISD::AND, dl, MVT::i32,
5590 DAG.getNode(ISD::XOR, dl, MVT::i32,
5591 CWD, DAG.getConstant(3, MVT::i32)),
5592 DAG.getConstant(3, MVT::i32)),
5593 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005594
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005595 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005596 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005597
Duncan Sands13237ac2008-06-06 12:08:01 +00005598 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005599 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005600}
5601
Dan Gohman21cea8a2010-04-17 15:26:15 +00005602SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005603 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005604 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005605 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005606 assert(Op.getNumOperands() == 3 &&
5607 VT == Op.getOperand(1).getValueType() &&
5608 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005609
Chris Lattner601b8652006-09-20 03:47:40 +00005610 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005611 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005612 SDValue Lo = Op.getOperand(0);
5613 SDValue Hi = Op.getOperand(1);
5614 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005615 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005616
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005617 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005618 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005619 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5620 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5621 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5622 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005623 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005624 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5625 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5626 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005627 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005628 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005629}
5630
Dan Gohman21cea8a2010-04-17 15:26:15 +00005631SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005632 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005633 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005634 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005635 assert(Op.getNumOperands() == 3 &&
5636 VT == Op.getOperand(1).getValueType() &&
5637 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005638
Dan Gohman8d2ead22008-03-07 20:36:53 +00005639 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005640 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005641 SDValue Lo = Op.getOperand(0);
5642 SDValue Hi = Op.getOperand(1);
5643 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005644 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005645
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005646 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005647 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005648 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5649 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5650 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5651 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005652 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005653 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5654 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5655 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005656 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005657 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005658}
5659
Dan Gohman21cea8a2010-04-17 15:26:15 +00005660SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005661 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005662 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005663 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005664 assert(Op.getNumOperands() == 3 &&
5665 VT == Op.getOperand(1).getValueType() &&
5666 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005667
Dan Gohman8d2ead22008-03-07 20:36:53 +00005668 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005669 SDValue Lo = Op.getOperand(0);
5670 SDValue Hi = Op.getOperand(1);
5671 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005672 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005673
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005674 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005675 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005676 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5677 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5678 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5679 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005680 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005681 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5682 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5683 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005684 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005685 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005686 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005687}
5688
5689//===----------------------------------------------------------------------===//
5690// Vector related lowering.
5691//
5692
Chris Lattner2a099c02006-04-17 06:00:21 +00005693/// BuildSplatI - Build a canonical splati of Val with an element size of
5694/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005695static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005696 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005697 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005698
Owen Anderson53aa7a92009-08-10 22:56:29 +00005699 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005700 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005701 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005702
Owen Anderson9f944592009-08-11 20:47:22 +00005703 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005704
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005705 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5706 if (Val == -1)
5707 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005708
Owen Anderson53aa7a92009-08-10 22:56:29 +00005709 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005710
Chris Lattner2a099c02006-04-17 06:00:21 +00005711 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005712 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005713 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005714 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005715 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005716 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005717}
5718
Hal Finkelcf2e9082013-05-24 23:00:14 +00005719/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5720/// specified intrinsic ID.
5721static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005722 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005723 EVT DestVT = MVT::Other) {
5724 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5725 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5726 DAG.getConstant(IID, MVT::i32), Op);
5727}
5728
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005729/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005730/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005731static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005732 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005733 EVT DestVT = MVT::Other) {
5734 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005735 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005736 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005737}
5738
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005739/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5740/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005741static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005742 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005743 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005744 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005745 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005746 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005747}
5748
5749
Chris Lattner264c9082006-04-17 17:55:10 +00005750/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5751/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005752static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005753 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005754 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005755 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5756 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005757
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005758 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005759 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005760 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005761 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005762 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005763}
5764
Chris Lattner19e90552006-04-14 05:19:18 +00005765// If this is a case we can't handle, return null and let the default
5766// expansion code take care of it. If we CAN select this case, and if it
5767// selects to a single instruction, return Op. Otherwise, if we can codegen
5768// this case more efficiently than a constant pool load, lower it to the
5769// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005770SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5771 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005772 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005773 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005774 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005775
Bob Wilson85cefe82009-03-02 23:24:16 +00005776 // Check if this is a splat of a constant value.
5777 APInt APSplatBits, APSplatUndef;
5778 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005779 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005780 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005781 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005782 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005783
Bob Wilson530e0382009-03-03 19:26:27 +00005784 unsigned SplatBits = APSplatBits.getZExtValue();
5785 unsigned SplatUndef = APSplatUndef.getZExtValue();
5786 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005787
Bob Wilson530e0382009-03-03 19:26:27 +00005788 // First, handle single instruction cases.
5789
5790 // All zeros?
5791 if (SplatBits == 0) {
5792 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005793 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5794 SDValue Z = DAG.getConstant(0, MVT::i32);
5795 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005796 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005797 }
Bob Wilson530e0382009-03-03 19:26:27 +00005798 return Op;
5799 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005800
Bob Wilson530e0382009-03-03 19:26:27 +00005801 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5802 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5803 (32-SplatBitSize));
5804 if (SextVal >= -16 && SextVal <= 15)
5805 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005806
5807
Bob Wilson530e0382009-03-03 19:26:27 +00005808 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005809
Bob Wilson530e0382009-03-03 19:26:27 +00005810 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005811 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5812 // If this value is in the range [17,31] and is odd, use:
5813 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5814 // If this value is in the range [-31,-17] and is odd, use:
5815 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5816 // Note the last two are three-instruction sequences.
5817 if (SextVal >= -32 && SextVal <= 31) {
5818 // To avoid having these optimizations undone by constant folding,
5819 // we convert to a pseudo that will be expanded later into one of
5820 // the above forms.
5821 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005822 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5823 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5824 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5825 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5826 if (VT == Op.getValueType())
5827 return RetVal;
5828 else
5829 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005830 }
5831
5832 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5833 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5834 // for fneg/fabs.
5835 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5836 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005837 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005838
5839 // Make the VSLW intrinsic, computing 0x8000_0000.
5840 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5841 OnesV, DAG, dl);
5842
5843 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005844 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005845 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005846 }
5847
Bill Schmidt4aedff82014-06-06 14:06:26 +00005848 // The remaining cases assume either big endian element order or
5849 // a splat-size that equates to the element size of the vector
5850 // to be built. An example that doesn't work for little endian is
5851 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5852 // and a vector element size of 16 bits. The code below will
5853 // produce the vector in big endian element order, which for little
5854 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5855
5856 // For now, just avoid these optimizations in that case.
5857 // FIXME: Develop correct optimizations for LE with mismatched
5858 // splat and element sizes.
5859
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005860 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005861 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5862 return SDValue();
5863
Bob Wilson530e0382009-03-03 19:26:27 +00005864 // Check to see if this is a wide variety of vsplti*, binop self cases.
5865 static const signed char SplatCsts[] = {
5866 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5867 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5868 };
5869
5870 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5871 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5872 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5873 int i = SplatCsts[idx];
5874
5875 // Figure out what shift amount will be used by altivec if shifted by i in
5876 // this splat size.
5877 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5878
5879 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005880 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005881 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005882 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5883 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5884 Intrinsic::ppc_altivec_vslw
5885 };
5886 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005887 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005888 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005889
Bob Wilson530e0382009-03-03 19:26:27 +00005890 // vsplti + srl self.
5891 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005892 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005893 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5894 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5895 Intrinsic::ppc_altivec_vsrw
5896 };
5897 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005898 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005899 }
5900
Bob Wilson530e0382009-03-03 19:26:27 +00005901 // vsplti + sra self.
5902 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005903 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005904 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5905 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5906 Intrinsic::ppc_altivec_vsraw
5907 };
5908 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005909 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005910 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005911
Bob Wilson530e0382009-03-03 19:26:27 +00005912 // vsplti + rol self.
5913 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5914 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005915 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005916 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5917 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5918 Intrinsic::ppc_altivec_vrlw
5919 };
5920 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005921 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005922 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005923
Bob Wilson530e0382009-03-03 19:26:27 +00005924 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005925 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005926 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005927 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005928 }
Bob Wilson530e0382009-03-03 19:26:27 +00005929 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005930 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005931 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005932 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005933 }
Bob Wilson530e0382009-03-03 19:26:27 +00005934 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005935 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005936 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005937 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5938 }
5939 }
5940
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005941 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005942}
5943
Chris Lattner071ad012006-04-17 05:28:54 +00005944/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5945/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005946static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005947 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005948 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005949 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005950 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005951 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005952
Chris Lattner071ad012006-04-17 05:28:54 +00005953 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005954 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005955 OP_VMRGHW,
5956 OP_VMRGLW,
5957 OP_VSPLTISW0,
5958 OP_VSPLTISW1,
5959 OP_VSPLTISW2,
5960 OP_VSPLTISW3,
5961 OP_VSLDOI4,
5962 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005963 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005964 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005965
Chris Lattner071ad012006-04-17 05:28:54 +00005966 if (OpNum == OP_COPY) {
5967 if (LHSID == (1*9+2)*9+3) return LHS;
5968 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5969 return RHS;
5970 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005971
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005972 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005973 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5974 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005975
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005976 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005977 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005978 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005979 case OP_VMRGHW:
5980 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5981 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5982 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5983 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5984 break;
5985 case OP_VMRGLW:
5986 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5987 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5988 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5989 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5990 break;
5991 case OP_VSPLTISW0:
5992 for (unsigned i = 0; i != 16; ++i)
5993 ShufIdxs[i] = (i&3)+0;
5994 break;
5995 case OP_VSPLTISW1:
5996 for (unsigned i = 0; i != 16; ++i)
5997 ShufIdxs[i] = (i&3)+4;
5998 break;
5999 case OP_VSPLTISW2:
6000 for (unsigned i = 0; i != 16; ++i)
6001 ShufIdxs[i] = (i&3)+8;
6002 break;
6003 case OP_VSPLTISW3:
6004 for (unsigned i = 0; i != 16; ++i)
6005 ShufIdxs[i] = (i&3)+12;
6006 break;
6007 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006008 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006009 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006010 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006011 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006012 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006013 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006014 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006015 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6016 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006017 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006018 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006019}
6020
Chris Lattner19e90552006-04-14 05:19:18 +00006021/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6022/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6023/// return the code it can be lowered into. Worst case, it can always be
6024/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006025SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006026 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006027 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006028 SDValue V1 = Op.getOperand(0);
6029 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006030 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006031 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006032 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006033
Chris Lattner19e90552006-04-14 05:19:18 +00006034 // Cases that are handled by instructions that take permute immediates
6035 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6036 // selected by the instruction selector.
6037 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006038 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6039 PPC::isSplatShuffleMask(SVOp, 2) ||
6040 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00006041 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
6042 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
6043 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006044 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6045 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6046 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6047 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6048 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6049 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006050 return Op;
6051 }
6052 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006053
Chris Lattner19e90552006-04-14 05:19:18 +00006054 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6055 // and produce a fixed permutation. If any of these match, do not lower to
6056 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006057 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Bill Schmidtf910a062014-06-10 14:35:01 +00006058 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
6059 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
6060 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006061 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6062 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6063 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6064 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6065 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6066 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006067 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006068
Chris Lattner071ad012006-04-17 05:28:54 +00006069 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6070 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006071 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006072
Chris Lattner071ad012006-04-17 05:28:54 +00006073 unsigned PFIndexes[4];
6074 bool isFourElementShuffle = true;
6075 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6076 unsigned EltNo = 8; // Start out undef.
6077 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006078 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006079 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006080
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006081 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006082 if ((ByteSource & 3) != j) {
6083 isFourElementShuffle = false;
6084 break;
6085 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006086
Chris Lattner071ad012006-04-17 05:28:54 +00006087 if (EltNo == 8) {
6088 EltNo = ByteSource/4;
6089 } else if (EltNo != ByteSource/4) {
6090 isFourElementShuffle = false;
6091 break;
6092 }
6093 }
6094 PFIndexes[i] = EltNo;
6095 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006096
6097 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006098 // perfect shuffle vector to determine if it is cost effective to do this as
6099 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006100 // For now, we skip this for little endian until such time as we have a
6101 // little-endian perfect shuffle table.
6102 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006103 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006104 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006105 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006106
Chris Lattner071ad012006-04-17 05:28:54 +00006107 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6108 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006109
Chris Lattner071ad012006-04-17 05:28:54 +00006110 // Determining when to avoid vperm is tricky. Many things affect the cost
6111 // of vperm, particularly how many times the perm mask needs to be computed.
6112 // For example, if the perm mask can be hoisted out of a loop or is already
6113 // used (perhaps because there are multiple permutes with the same shuffle
6114 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6115 // the loop requires an extra register.
6116 //
6117 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006118 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006119 // available, if this block is within a loop, we should avoid using vperm
6120 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006121 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006122 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006123 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006124
Chris Lattner19e90552006-04-14 05:19:18 +00006125 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6126 // vector that will get spilled to the constant pool.
6127 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006128
Chris Lattner19e90552006-04-14 05:19:18 +00006129 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6130 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006131
6132 // For little endian, the order of the input vectors is reversed, and
6133 // the permutation mask is complemented with respect to 31. This is
6134 // necessary to produce proper semantics with the big-endian-biased vperm
6135 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006136 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006137 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006138
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006139 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006140 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6141 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006142
Chris Lattner19e90552006-04-14 05:19:18 +00006143 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006144 if (isLittleEndian)
6145 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6146 MVT::i32));
6147 else
6148 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6149 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006150 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006151
Owen Anderson9f944592009-08-11 20:47:22 +00006152 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006153 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006154 if (isLittleEndian)
6155 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6156 V2, V1, VPermMask);
6157 else
6158 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6159 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006160}
6161
Chris Lattner9754d142006-04-18 17:59:36 +00006162/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6163/// altivec comparison. If it is, return true and fill in Opc/isDot with
6164/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006165static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006166 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006167 unsigned IntrinsicID =
6168 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006169 CompareOpc = -1;
6170 isDot = false;
6171 switch (IntrinsicID) {
6172 default: return false;
6173 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006174 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6175 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6176 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6177 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6178 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6179 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6180 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6181 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6182 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6183 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6184 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6185 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6186 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006187
Chris Lattner4211ca92006-04-14 06:01:58 +00006188 // Normal Comparisons.
6189 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6190 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6191 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6192 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6193 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6194 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6195 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6196 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6197 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6198 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6199 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6200 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6201 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6202 }
Chris Lattner9754d142006-04-18 17:59:36 +00006203 return true;
6204}
6205
6206/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6207/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006208SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006209 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006210 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6211 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006212 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006213 int CompareOpc;
6214 bool isDot;
6215 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006216 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006217
Chris Lattner9754d142006-04-18 17:59:36 +00006218 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006219 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006220 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006221 Op.getOperand(1), Op.getOperand(2),
6222 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006223 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006224 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006225
Chris Lattner4211ca92006-04-14 06:01:58 +00006226 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006227 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006228 Op.getOperand(2), // LHS
6229 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006230 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006231 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006232 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006233 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006234
Chris Lattner4211ca92006-04-14 06:01:58 +00006235 // Now that we have the comparison, emit a copy from the CR to a GPR.
6236 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006237 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006238 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006239 CompNode.getValue(1));
6240
Chris Lattner4211ca92006-04-14 06:01:58 +00006241 // Unpack the result based on how the target uses it.
6242 unsigned BitNo; // Bit # of CR6.
6243 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006244 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006245 default: // Can't happen, don't crash on invalid number though.
6246 case 0: // Return the value of the EQ bit of CR6.
6247 BitNo = 0; InvertBit = false;
6248 break;
6249 case 1: // Return the inverted value of the EQ bit of CR6.
6250 BitNo = 0; InvertBit = true;
6251 break;
6252 case 2: // Return the value of the LT bit of CR6.
6253 BitNo = 2; InvertBit = false;
6254 break;
6255 case 3: // Return the inverted value of the LT bit of CR6.
6256 BitNo = 2; InvertBit = true;
6257 break;
6258 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006259
Chris Lattner4211ca92006-04-14 06:01:58 +00006260 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006261 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6262 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006263 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006264 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6265 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006266
Chris Lattner4211ca92006-04-14 06:01:58 +00006267 // If we are supposed to, toggle the bit.
6268 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006269 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6270 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006271 return Flags;
6272}
6273
Hal Finkel5c0d1452014-03-30 13:22:59 +00006274SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6275 SelectionDAG &DAG) const {
6276 SDLoc dl(Op);
6277 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6278 // instructions), but for smaller types, we need to first extend up to v2i32
6279 // before doing going farther.
6280 if (Op.getValueType() == MVT::v2i64) {
6281 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6282 if (ExtVT != MVT::v2i32) {
6283 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6284 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6285 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6286 ExtVT.getVectorElementType(), 4)));
6287 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6288 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6289 DAG.getValueType(MVT::v2i32));
6290 }
6291
6292 return Op;
6293 }
6294
6295 return SDValue();
6296}
6297
Scott Michelcf0da6c2009-02-17 22:15:04 +00006298SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006299 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006300 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006301 // Create a stack slot that is 16-byte aligned.
6302 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006303 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006304 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006305 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006306
Chris Lattner4211ca92006-04-14 06:01:58 +00006307 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006308 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006309 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006310 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006311 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006312 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006313 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006314}
6315
Dan Gohman21cea8a2010-04-17 15:26:15 +00006316SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006317 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006318 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006319 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006320
Owen Anderson9f944592009-08-11 20:47:22 +00006321 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6322 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006323
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006324 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006325 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006326
Chris Lattner7e4398742006-04-18 03:43:48 +00006327 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006328 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6329 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6330 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006331
Chris Lattner7e4398742006-04-18 03:43:48 +00006332 // Low parts multiplied together, generating 32-bit results (we ignore the
6333 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006334 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006335 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006336
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006337 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006338 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006339 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006340 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006341 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006342 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6343 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006344 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006345
Owen Anderson9f944592009-08-11 20:47:22 +00006346 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006347
Chris Lattner96d50482006-04-18 04:28:57 +00006348 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006349 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006350 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006351 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006352 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006353
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006354 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006355 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006356 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006357 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006358
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006359 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006360 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006361 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006362 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006363
Bill Schmidt42995e82014-06-09 16:06:29 +00006364 // Merge the results together. Because vmuleub and vmuloub are
6365 // instructions with a big-endian bias, we must reverse the
6366 // element numbering and reverse the meaning of "odd" and "even"
6367 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006368 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006369 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006370 if (isLittleEndian) {
6371 Ops[i*2 ] = 2*i;
6372 Ops[i*2+1] = 2*i+16;
6373 } else {
6374 Ops[i*2 ] = 2*i+1;
6375 Ops[i*2+1] = 2*i+1+16;
6376 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006377 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006378 if (isLittleEndian)
6379 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6380 else
6381 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006382 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006383 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006384 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006385}
6386
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006387/// LowerOperation - Provide custom lowering hooks for some operations.
6388///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006389SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006390 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006391 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006392 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006393 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006394 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006395 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006396 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006397 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006398 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6399 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006400 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006401 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006402
6403 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006404 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006405
Roman Divackyc3825df2013-07-25 21:36:47 +00006406 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006407 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006408
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006409 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006410 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006411 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006412
Hal Finkel756810f2013-03-21 21:37:52 +00006413 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6414 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6415
Hal Finkel940ab932014-02-28 00:27:01 +00006416 case ISD::LOAD: return LowerLOAD(Op, DAG);
6417 case ISD::STORE: return LowerSTORE(Op, DAG);
6418 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006419 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006420 case ISD::FP_TO_UINT:
6421 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006422 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006423 case ISD::UINT_TO_FP:
6424 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006425 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006426
Chris Lattner4211ca92006-04-14 06:01:58 +00006427 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006428 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6429 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6430 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006431
Chris Lattner4211ca92006-04-14 06:01:58 +00006432 // Vector-related lowering.
6433 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6434 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6435 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6436 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006437 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006438 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006439
Hal Finkel25c19922013-05-15 21:37:41 +00006440 // For counter-based loop handling.
6441 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6442
Chris Lattnerf6a81562007-12-08 06:59:59 +00006443 // Frame & Return address.
6444 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006445 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006446 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006447}
6448
Duncan Sands6ed40142008-12-01 11:39:25 +00006449void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6450 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006451 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006452 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006453 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006454 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006455 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006456 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006457 case ISD::INTRINSIC_W_CHAIN: {
6458 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6459 Intrinsic::ppc_is_decremented_ctr_nonzero)
6460 break;
6461
6462 assert(N->getValueType(0) == MVT::i1 &&
6463 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006464 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006465 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6466 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6467 N->getOperand(1));
6468
6469 Results.push_back(NewInt);
6470 Results.push_back(NewInt.getValue(1));
6471 break;
6472 }
Roman Divacky4394e682011-06-28 15:30:42 +00006473 case ISD::VAARG: {
6474 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6475 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6476 return;
6477
6478 EVT VT = N->getValueType(0);
6479
6480 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006481 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006482
6483 Results.push_back(NewNode);
6484 Results.push_back(NewNode.getValue(1));
6485 }
6486 return;
6487 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006488 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006489 assert(N->getValueType(0) == MVT::ppcf128);
6490 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006491 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006492 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006493 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006494 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006495 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006496 DAG.getIntPtrConstant(1));
6497
Ulrich Weigand874fc622013-03-26 10:56:22 +00006498 // Add the two halves of the long double in round-to-zero mode.
6499 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006500
6501 // We know the low half is about to be thrown away, so just use something
6502 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006503 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006504 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006505 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006506 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006507 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006508 // LowerFP_TO_INT() can only handle f32 and f64.
6509 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6510 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006511 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006512 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006513 }
6514}
6515
6516
Chris Lattner4211ca92006-04-14 06:01:58 +00006517//===----------------------------------------------------------------------===//
6518// Other Lowering Code
6519//===----------------------------------------------------------------------===//
6520
Chris Lattner9b577f12005-08-26 21:23:58 +00006521MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006522PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006523 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006524 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006525 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6526
6527 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6528 MachineFunction *F = BB->getParent();
6529 MachineFunction::iterator It = BB;
6530 ++It;
6531
6532 unsigned dest = MI->getOperand(0).getReg();
6533 unsigned ptrA = MI->getOperand(1).getReg();
6534 unsigned ptrB = MI->getOperand(2).getReg();
6535 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006536 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006537
6538 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6539 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6540 F->insert(It, loopMBB);
6541 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006542 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006543 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006544 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006545
6546 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006547 unsigned TmpReg = (!BinOpcode) ? incr :
6548 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006549 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6550 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006551
6552 // thisMBB:
6553 // ...
6554 // fallthrough --> loopMBB
6555 BB->addSuccessor(loopMBB);
6556
6557 // loopMBB:
6558 // l[wd]arx dest, ptr
6559 // add r0, dest, incr
6560 // st[wd]cx. r0, ptr
6561 // bne- loopMBB
6562 // fallthrough --> exitMBB
6563 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006564 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006565 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006566 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006567 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6568 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006569 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006570 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006571 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006572 BB->addSuccessor(loopMBB);
6573 BB->addSuccessor(exitMBB);
6574
6575 // exitMBB:
6576 // ...
6577 BB = exitMBB;
6578 return BB;
6579}
6580
6581MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006582PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006583 MachineBasicBlock *BB,
6584 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006585 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006586 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006587 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6588 // In 64 bit mode we have to use 64 bits for addresses, even though the
6589 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6590 // registers without caring whether they're 32 or 64, but here we're
6591 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006592 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006593 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006594
6595 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6596 MachineFunction *F = BB->getParent();
6597 MachineFunction::iterator It = BB;
6598 ++It;
6599
6600 unsigned dest = MI->getOperand(0).getReg();
6601 unsigned ptrA = MI->getOperand(1).getReg();
6602 unsigned ptrB = MI->getOperand(2).getReg();
6603 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006604 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006605
6606 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6607 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6608 F->insert(It, loopMBB);
6609 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006610 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006611 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006612 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006613
6614 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006615 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006616 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6617 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006618 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6619 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6620 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6621 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6622 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6623 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6624 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6625 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6626 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6627 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006628 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006629 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006630 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006631
6632 // thisMBB:
6633 // ...
6634 // fallthrough --> loopMBB
6635 BB->addSuccessor(loopMBB);
6636
6637 // The 4-byte load must be aligned, while a char or short may be
6638 // anywhere in the word. Hence all this nasty bookkeeping code.
6639 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6640 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006641 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006642 // rlwinm ptr, ptr1, 0, 0, 29
6643 // slw incr2, incr, shift
6644 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6645 // slw mask, mask2, shift
6646 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006647 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006648 // add tmp, tmpDest, incr2
6649 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006650 // and tmp3, tmp, mask
6651 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006652 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006653 // bne- loopMBB
6654 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006655 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006656 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006657 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006658 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006659 .addReg(ptrA).addReg(ptrB);
6660 } else {
6661 Ptr1Reg = ptrB;
6662 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006663 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006664 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006665 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006666 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6667 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006668 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006669 .addReg(Ptr1Reg).addImm(0).addImm(61);
6670 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006671 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006672 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006673 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006674 .addReg(incr).addReg(ShiftReg);
6675 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006676 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006677 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006678 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6679 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006680 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006681 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006682 .addReg(Mask2Reg).addReg(ShiftReg);
6683
6684 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006685 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006686 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006687 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006688 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006689 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006690 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006691 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006692 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006693 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006694 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006695 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006696 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006697 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006698 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006699 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006700 BB->addSuccessor(loopMBB);
6701 BB->addSuccessor(exitMBB);
6702
6703 // exitMBB:
6704 // ...
6705 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006706 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6707 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006708 return BB;
6709}
6710
Hal Finkel756810f2013-03-21 21:37:52 +00006711llvm::MachineBasicBlock*
6712PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6713 MachineBasicBlock *MBB) const {
6714 DebugLoc DL = MI->getDebugLoc();
6715 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6716
6717 MachineFunction *MF = MBB->getParent();
6718 MachineRegisterInfo &MRI = MF->getRegInfo();
6719
6720 const BasicBlock *BB = MBB->getBasicBlock();
6721 MachineFunction::iterator I = MBB;
6722 ++I;
6723
6724 // Memory Reference
6725 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6726 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6727
6728 unsigned DstReg = MI->getOperand(0).getReg();
6729 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6730 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6731 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6732 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6733
6734 MVT PVT = getPointerTy();
6735 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6736 "Invalid Pointer Size!");
6737 // For v = setjmp(buf), we generate
6738 //
6739 // thisMBB:
6740 // SjLjSetup mainMBB
6741 // bl mainMBB
6742 // v_restore = 1
6743 // b sinkMBB
6744 //
6745 // mainMBB:
6746 // buf[LabelOffset] = LR
6747 // v_main = 0
6748 //
6749 // sinkMBB:
6750 // v = phi(main, restore)
6751 //
6752
6753 MachineBasicBlock *thisMBB = MBB;
6754 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6755 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6756 MF->insert(I, mainMBB);
6757 MF->insert(I, sinkMBB);
6758
6759 MachineInstrBuilder MIB;
6760
6761 // Transfer the remainder of BB and its successor edges to sinkMBB.
6762 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006763 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006764 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6765
6766 // Note that the structure of the jmp_buf used here is not compatible
6767 // with that used by libc, and is not designed to be. Specifically, it
6768 // stores only those 'reserved' registers that LLVM does not otherwise
6769 // understand how to spill. Also, by convention, by the time this
6770 // intrinsic is called, Clang has already stored the frame address in the
6771 // first slot of the buffer and stack address in the third. Following the
6772 // X86 target code, we'll store the jump address in the second slot. We also
6773 // need to save the TOC pointer (R2) to handle jumps between shared
6774 // libraries, and that will be stored in the fourth slot. The thread
6775 // identifier (R13) is not affected.
6776
6777 // thisMBB:
6778 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6779 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006780 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006781
6782 // Prepare IP either in reg.
6783 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6784 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6785 unsigned BufReg = MI->getOperand(1).getReg();
6786
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006787 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006788 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6789 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006790 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006791 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006792 MIB.setMemRefs(MMOBegin, MMOEnd);
6793 }
6794
Hal Finkelf05d6c72013-07-17 23:50:51 +00006795 // Naked functions never have a base pointer, and so we use r1. For all
6796 // other functions, this decision must be delayed until during PEI.
6797 unsigned BaseReg;
6798 if (MF->getFunction()->getAttributes().hasAttribute(
6799 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006800 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006801 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006802 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006803
6804 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006805 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006806 .addReg(BaseReg)
6807 .addImm(BPOffset)
6808 .addReg(BufReg);
6809 MIB.setMemRefs(MMOBegin, MMOEnd);
6810
Hal Finkel756810f2013-03-21 21:37:52 +00006811 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006812 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006813 const PPCRegisterInfo *TRI =
6814 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6815 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006816
6817 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6818
6819 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6820 .addMBB(mainMBB);
6821 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6822
6823 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6824 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6825
6826 // mainMBB:
6827 // mainDstReg = 0
6828 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006829 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006830
6831 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006832 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006833 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6834 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006835 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006836 .addReg(BufReg);
6837 } else {
6838 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6839 .addReg(LabelReg)
6840 .addImm(LabelOffset)
6841 .addReg(BufReg);
6842 }
6843
6844 MIB.setMemRefs(MMOBegin, MMOEnd);
6845
6846 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6847 mainMBB->addSuccessor(sinkMBB);
6848
6849 // sinkMBB:
6850 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6851 TII->get(PPC::PHI), DstReg)
6852 .addReg(mainDstReg).addMBB(mainMBB)
6853 .addReg(restoreDstReg).addMBB(thisMBB);
6854
6855 MI->eraseFromParent();
6856 return sinkMBB;
6857}
6858
6859MachineBasicBlock *
6860PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6861 MachineBasicBlock *MBB) const {
6862 DebugLoc DL = MI->getDebugLoc();
6863 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6864
6865 MachineFunction *MF = MBB->getParent();
6866 MachineRegisterInfo &MRI = MF->getRegInfo();
6867
6868 // Memory Reference
6869 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6870 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6871
6872 MVT PVT = getPointerTy();
6873 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6874 "Invalid Pointer Size!");
6875
6876 const TargetRegisterClass *RC =
6877 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6878 unsigned Tmp = MRI.createVirtualRegister(RC);
6879 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6880 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6881 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006882 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6883 (Subtarget.isSVR4ABI() &&
6884 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6885 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006886
6887 MachineInstrBuilder MIB;
6888
6889 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6890 const int64_t SPOffset = 2 * PVT.getStoreSize();
6891 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006892 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006893
6894 unsigned BufReg = MI->getOperand(0).getReg();
6895
6896 // Reload FP (the jumped-to function may not have had a
6897 // frame pointer, and if so, then its r31 will be restored
6898 // as necessary).
6899 if (PVT == MVT::i64) {
6900 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6901 .addImm(0)
6902 .addReg(BufReg);
6903 } else {
6904 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6905 .addImm(0)
6906 .addReg(BufReg);
6907 }
6908 MIB.setMemRefs(MMOBegin, MMOEnd);
6909
6910 // Reload IP
6911 if (PVT == MVT::i64) {
6912 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006913 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006914 .addReg(BufReg);
6915 } else {
6916 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6917 .addImm(LabelOffset)
6918 .addReg(BufReg);
6919 }
6920 MIB.setMemRefs(MMOBegin, MMOEnd);
6921
6922 // Reload SP
6923 if (PVT == MVT::i64) {
6924 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006925 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006926 .addReg(BufReg);
6927 } else {
6928 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6929 .addImm(SPOffset)
6930 .addReg(BufReg);
6931 }
6932 MIB.setMemRefs(MMOBegin, MMOEnd);
6933
Hal Finkelf05d6c72013-07-17 23:50:51 +00006934 // Reload BP
6935 if (PVT == MVT::i64) {
6936 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6937 .addImm(BPOffset)
6938 .addReg(BufReg);
6939 } else {
6940 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6941 .addImm(BPOffset)
6942 .addReg(BufReg);
6943 }
6944 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006945
6946 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006947 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006948 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006949 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006950 .addReg(BufReg);
6951
6952 MIB.setMemRefs(MMOBegin, MMOEnd);
6953 }
6954
6955 // Jump
6956 BuildMI(*MBB, MI, DL,
6957 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6958 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6959
6960 MI->eraseFromParent();
6961 return MBB;
6962}
6963
Dale Johannesena32affb2008-08-28 17:53:09 +00006964MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006965PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006966 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006967 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6968 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6969 return emitEHSjLjSetJmp(MI, BB);
6970 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6971 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6972 return emitEHSjLjLongJmp(MI, BB);
6973 }
6974
Evan Cheng20350c42006-11-27 23:37:22 +00006975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006976
6977 // To "insert" these instructions we actually have to insert their
6978 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006979 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006980 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006981 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006982
Dan Gohman3b460302008-07-07 23:14:23 +00006983 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006984
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006985 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006986 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6987 MI->getOpcode() == PPC::SELECT_I4 ||
6988 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006989 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006990 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6991 MI->getOpcode() == PPC::SELECT_CC_I8)
6992 Cond.push_back(MI->getOperand(4));
6993 else
6994 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006995 Cond.push_back(MI->getOperand(1));
6996
Hal Finkel460e94d2012-06-22 23:10:08 +00006997 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006998 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6999 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7000 Cond, MI->getOperand(2).getReg(),
7001 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007002 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7003 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7004 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7005 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007006 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
7007 MI->getOpcode() == PPC::SELECT_I4 ||
7008 MI->getOpcode() == PPC::SELECT_I8 ||
7009 MI->getOpcode() == PPC::SELECT_F4 ||
7010 MI->getOpcode() == PPC::SELECT_F8 ||
7011 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007012 // The incoming instruction knows the destination vreg to set, the
7013 // condition code register to branch on, the true/false values to
7014 // select between, and a branch opcode to use.
7015
7016 // thisMBB:
7017 // ...
7018 // TrueVal = ...
7019 // cmpTY ccX, r1, r2
7020 // bCC copy1MBB
7021 // fallthrough --> copy0MBB
7022 MachineBasicBlock *thisMBB = BB;
7023 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7024 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007025 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007026 F->insert(It, copy0MBB);
7027 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007028
7029 // Transfer the remainder of BB and its successor edges to sinkMBB.
7030 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007031 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007032 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7033
Evan Cheng32e376f2008-07-12 02:23:19 +00007034 // Next, add the true and fallthrough blocks as its successors.
7035 BB->addSuccessor(copy0MBB);
7036 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007037
Hal Finkel940ab932014-02-28 00:27:01 +00007038 if (MI->getOpcode() == PPC::SELECT_I4 ||
7039 MI->getOpcode() == PPC::SELECT_I8 ||
7040 MI->getOpcode() == PPC::SELECT_F4 ||
7041 MI->getOpcode() == PPC::SELECT_F8 ||
7042 MI->getOpcode() == PPC::SELECT_VRRC) {
7043 BuildMI(BB, dl, TII->get(PPC::BC))
7044 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7045 } else {
7046 unsigned SelectPred = MI->getOperand(4).getImm();
7047 BuildMI(BB, dl, TII->get(PPC::BCC))
7048 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7049 }
Dan Gohman34396292010-07-06 20:24:04 +00007050
Evan Cheng32e376f2008-07-12 02:23:19 +00007051 // copy0MBB:
7052 // %FalseValue = ...
7053 // # fallthrough to sinkMBB
7054 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007055
Evan Cheng32e376f2008-07-12 02:23:19 +00007056 // Update machine-CFG edges
7057 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007058
Evan Cheng32e376f2008-07-12 02:23:19 +00007059 // sinkMBB:
7060 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7061 // ...
7062 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007063 BuildMI(*BB, BB->begin(), dl,
7064 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007065 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7066 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7067 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007068 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7069 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7070 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7071 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007072 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7073 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7075 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007076
7077 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7078 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7079 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7080 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007081 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7082 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7083 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7084 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007085
7086 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7087 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7088 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7089 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007090 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7091 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7093 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007094
7095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7096 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7098 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7100 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7102 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007103
7104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007105 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007107 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007109 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007111 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007112
7113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7114 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7116 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7118 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7119 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7120 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007121
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007122 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7123 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7124 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7125 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7126 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7127 BB = EmitAtomicBinary(MI, BB, false, 0);
7128 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7129 BB = EmitAtomicBinary(MI, BB, true, 0);
7130
Evan Cheng32e376f2008-07-12 02:23:19 +00007131 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7132 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7133 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7134
7135 unsigned dest = MI->getOperand(0).getReg();
7136 unsigned ptrA = MI->getOperand(1).getReg();
7137 unsigned ptrB = MI->getOperand(2).getReg();
7138 unsigned oldval = MI->getOperand(3).getReg();
7139 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007140 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007141
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007142 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7143 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7144 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007145 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007146 F->insert(It, loop1MBB);
7147 F->insert(It, loop2MBB);
7148 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007149 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007150 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007151 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007152 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007153
7154 // thisMBB:
7155 // ...
7156 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007157 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007158
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007159 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007160 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007161 // cmp[wd] dest, oldval
7162 // bne- midMBB
7163 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007164 // st[wd]cx. newval, ptr
7165 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007166 // b exitBB
7167 // midMBB:
7168 // st[wd]cx. dest, ptr
7169 // exitBB:
7170 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007171 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007172 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007173 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007174 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007175 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007176 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7177 BB->addSuccessor(loop2MBB);
7178 BB->addSuccessor(midMBB);
7179
7180 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007181 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007182 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007183 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007184 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007185 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007186 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007187 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007188
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007189 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007190 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007191 .addReg(dest).addReg(ptrA).addReg(ptrB);
7192 BB->addSuccessor(exitMBB);
7193
Evan Cheng32e376f2008-07-12 02:23:19 +00007194 // exitMBB:
7195 // ...
7196 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007197 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7198 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7199 // We must use 64-bit registers for addresses when targeting 64-bit,
7200 // since we're actually doing arithmetic on them. Other registers
7201 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007202 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007203 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7204
7205 unsigned dest = MI->getOperand(0).getReg();
7206 unsigned ptrA = MI->getOperand(1).getReg();
7207 unsigned ptrB = MI->getOperand(2).getReg();
7208 unsigned oldval = MI->getOperand(3).getReg();
7209 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007210 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007211
7212 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7213 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7214 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7215 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7216 F->insert(It, loop1MBB);
7217 F->insert(It, loop2MBB);
7218 F->insert(It, midMBB);
7219 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007220 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007221 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007222 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007223
7224 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007225 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007226 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7227 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007228 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7229 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7230 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7231 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7232 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7233 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7234 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7235 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7236 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7237 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7238 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7239 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7240 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7241 unsigned Ptr1Reg;
7242 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007243 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007244 // thisMBB:
7245 // ...
7246 // fallthrough --> loopMBB
7247 BB->addSuccessor(loop1MBB);
7248
7249 // The 4-byte load must be aligned, while a char or short may be
7250 // anywhere in the word. Hence all this nasty bookkeeping code.
7251 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7252 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007253 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007254 // rlwinm ptr, ptr1, 0, 0, 29
7255 // slw newval2, newval, shift
7256 // slw oldval2, oldval,shift
7257 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7258 // slw mask, mask2, shift
7259 // and newval3, newval2, mask
7260 // and oldval3, oldval2, mask
7261 // loop1MBB:
7262 // lwarx tmpDest, ptr
7263 // and tmp, tmpDest, mask
7264 // cmpw tmp, oldval3
7265 // bne- midMBB
7266 // loop2MBB:
7267 // andc tmp2, tmpDest, mask
7268 // or tmp4, tmp2, newval3
7269 // stwcx. tmp4, ptr
7270 // bne- loop1MBB
7271 // b exitBB
7272 // midMBB:
7273 // stwcx. tmpDest, ptr
7274 // exitBB:
7275 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007276 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007277 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007278 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007279 .addReg(ptrA).addReg(ptrB);
7280 } else {
7281 Ptr1Reg = ptrB;
7282 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007283 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007284 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007285 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007286 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7287 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007288 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007289 .addReg(Ptr1Reg).addImm(0).addImm(61);
7290 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007291 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007292 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007293 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007294 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007295 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007296 .addReg(oldval).addReg(ShiftReg);
7297 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007298 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007299 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007300 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7301 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7302 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007303 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007304 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007305 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007306 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007307 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007308 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007309 .addReg(OldVal2Reg).addReg(MaskReg);
7310
7311 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007312 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007313 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007314 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7315 .addReg(TmpDestReg).addReg(MaskReg);
7316 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007317 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007318 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007319 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7320 BB->addSuccessor(loop2MBB);
7321 BB->addSuccessor(midMBB);
7322
7323 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007324 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7325 .addReg(TmpDestReg).addReg(MaskReg);
7326 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7327 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7328 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007329 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007330 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007331 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007332 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007333 BB->addSuccessor(loop1MBB);
7334 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007335
Dale Johannesen340d2642008-08-30 00:08:53 +00007336 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007337 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007338 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007339 BB->addSuccessor(exitMBB);
7340
7341 // exitMBB:
7342 // ...
7343 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007344 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7345 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007346 } else if (MI->getOpcode() == PPC::FADDrtz) {
7347 // This pseudo performs an FADD with rounding mode temporarily forced
7348 // to round-to-zero. We emit this via custom inserter since the FPSCR
7349 // is not modeled at the SelectionDAG level.
7350 unsigned Dest = MI->getOperand(0).getReg();
7351 unsigned Src1 = MI->getOperand(1).getReg();
7352 unsigned Src2 = MI->getOperand(2).getReg();
7353 DebugLoc dl = MI->getDebugLoc();
7354
7355 MachineRegisterInfo &RegInfo = F->getRegInfo();
7356 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7357
7358 // Save FPSCR value.
7359 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7360
7361 // Set rounding mode to round-to-zero.
7362 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7363 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7364
7365 // Perform addition.
7366 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7367
7368 // Restore FPSCR value.
7369 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007370 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7371 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7372 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7373 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7374 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7375 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7376 PPC::ANDIo8 : PPC::ANDIo;
7377 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7378 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7379
7380 MachineRegisterInfo &RegInfo = F->getRegInfo();
7381 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7382 &PPC::GPRCRegClass :
7383 &PPC::G8RCRegClass);
7384
7385 DebugLoc dl = MI->getDebugLoc();
7386 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7387 .addReg(MI->getOperand(1).getReg()).addImm(1);
7388 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7389 MI->getOperand(0).getReg())
7390 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007391 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007392 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007393 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007394
Dan Gohman34396292010-07-06 20:24:04 +00007395 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007396 return BB;
7397}
7398
Chris Lattner4211ca92006-04-14 06:01:58 +00007399//===----------------------------------------------------------------------===//
7400// Target Optimization Hooks
7401//===----------------------------------------------------------------------===//
7402
Hal Finkelb0c810f2013-04-03 17:44:56 +00007403SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7404 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007405 if (DCI.isAfterLegalizeVectorOps())
7406 return SDValue();
7407
Hal Finkelb0c810f2013-04-03 17:44:56 +00007408 EVT VT = Op.getValueType();
7409
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007410 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7411 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7412 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7413 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007414
7415 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7416 // For the reciprocal, we need to find the zero of the function:
7417 // F(X) = A X - 1 [which has a zero at X = 1/A]
7418 // =>
7419 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7420 // does not require additional intermediate precision]
7421
7422 // Convergence is quadratic, so we essentially double the number of digits
7423 // correct after every iteration. The minimum architected relative
7424 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7425 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007426 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007427 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007428 ++Iterations;
7429
7430 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007431 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007432
7433 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007434 DAG.getConstantFP(1.0, VT.getScalarType());
7435 if (VT.isVector()) {
7436 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007437 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007438 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007439 FPOne, FPOne, FPOne, FPOne);
7440 }
7441
Hal Finkelb0c810f2013-04-03 17:44:56 +00007442 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007443 DCI.AddToWorklist(Est.getNode());
7444
7445 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7446 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007447 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007448 DCI.AddToWorklist(NewEst.getNode());
7449
Hal Finkelb0c810f2013-04-03 17:44:56 +00007450 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007451 DCI.AddToWorklist(NewEst.getNode());
7452
Hal Finkelb0c810f2013-04-03 17:44:56 +00007453 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007454 DCI.AddToWorklist(NewEst.getNode());
7455
Hal Finkelb0c810f2013-04-03 17:44:56 +00007456 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007457 DCI.AddToWorklist(Est.getNode());
7458 }
7459
7460 return Est;
7461 }
7462
7463 return SDValue();
7464}
7465
Hal Finkelb0c810f2013-04-03 17:44:56 +00007466SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007467 DAGCombinerInfo &DCI) const {
7468 if (DCI.isAfterLegalizeVectorOps())
7469 return SDValue();
7470
Hal Finkelb0c810f2013-04-03 17:44:56 +00007471 EVT VT = Op.getValueType();
7472
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007473 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7474 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7475 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7476 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007477
7478 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7479 // For the reciprocal sqrt, we need to find the zero of the function:
7480 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7481 // =>
7482 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7483 // As a result, we precompute A/2 prior to the iteration loop.
7484
7485 // Convergence is quadratic, so we essentially double the number of digits
7486 // correct after every iteration. The minimum architected relative
7487 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7488 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007489 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007490 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007491 ++Iterations;
7492
7493 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007494 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007495
Hal Finkelb0c810f2013-04-03 17:44:56 +00007496 SDValue FPThreeHalves =
7497 DAG.getConstantFP(1.5, VT.getScalarType());
7498 if (VT.isVector()) {
7499 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007500 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007501 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7502 FPThreeHalves, FPThreeHalves,
7503 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007504 }
7505
Hal Finkelb0c810f2013-04-03 17:44:56 +00007506 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007507 DCI.AddToWorklist(Est.getNode());
7508
7509 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7510 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007511 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007512 DCI.AddToWorklist(HalfArg.getNode());
7513
Hal Finkelb0c810f2013-04-03 17:44:56 +00007514 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007515 DCI.AddToWorklist(HalfArg.getNode());
7516
7517 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7518 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007519 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007520 DCI.AddToWorklist(NewEst.getNode());
7521
Hal Finkelb0c810f2013-04-03 17:44:56 +00007522 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007523 DCI.AddToWorklist(NewEst.getNode());
7524
Hal Finkelb0c810f2013-04-03 17:44:56 +00007525 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007526 DCI.AddToWorklist(NewEst.getNode());
7527
Hal Finkelb0c810f2013-04-03 17:44:56 +00007528 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007529 DCI.AddToWorklist(Est.getNode());
7530 }
7531
7532 return Est;
7533 }
7534
7535 return SDValue();
7536}
7537
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007538// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7539// not enforce equality of the chain operands.
7540static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7541 unsigned Bytes, int Dist,
7542 SelectionDAG &DAG) {
7543 EVT VT = LS->getMemoryVT();
7544 if (VT.getSizeInBits() / 8 != Bytes)
7545 return false;
7546
7547 SDValue Loc = LS->getBasePtr();
7548 SDValue BaseLoc = Base->getBasePtr();
7549 if (Loc.getOpcode() == ISD::FrameIndex) {
7550 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7551 return false;
7552 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7553 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7554 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7555 int FS = MFI->getObjectSize(FI);
7556 int BFS = MFI->getObjectSize(BFI);
7557 if (FS != BFS || FS != (int)Bytes) return false;
7558 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7559 }
7560
7561 // Handle X+C
7562 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7563 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7564 return true;
7565
7566 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007567 const GlobalValue *GV1 = nullptr;
7568 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007569 int64_t Offset1 = 0;
7570 int64_t Offset2 = 0;
7571 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7572 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7573 if (isGA1 && isGA2 && GV1 == GV2)
7574 return Offset1 == (Offset2 + Dist*Bytes);
7575 return false;
7576}
7577
Hal Finkel7d8a6912013-05-26 18:08:30 +00007578// Return true is there is a nearyby consecutive load to the one provided
7579// (regardless of alignment). We search up and down the chain, looking though
7580// token factors and other loads (but nothing else). As a result, a true
7581// results indicates that it is safe to create a new consecutive load adjacent
7582// to the load provided.
7583static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7584 SDValue Chain = LD->getChain();
7585 EVT VT = LD->getMemoryVT();
7586
7587 SmallSet<SDNode *, 16> LoadRoots;
7588 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7589 SmallSet<SDNode *, 16> Visited;
7590
7591 // First, search up the chain, branching to follow all token-factor operands.
7592 // If we find a consecutive load, then we're done, otherwise, record all
7593 // nodes just above the top-level loads and token factors.
7594 while (!Queue.empty()) {
7595 SDNode *ChainNext = Queue.pop_back_val();
7596 if (!Visited.insert(ChainNext))
7597 continue;
7598
7599 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007600 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007601 return true;
7602
7603 if (!Visited.count(ChainLD->getChain().getNode()))
7604 Queue.push_back(ChainLD->getChain().getNode());
7605 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007606 for (const SDUse &O : ChainNext->ops())
7607 if (!Visited.count(O.getNode()))
7608 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007609 } else
7610 LoadRoots.insert(ChainNext);
7611 }
7612
7613 // Second, search down the chain, starting from the top-level nodes recorded
7614 // in the first phase. These top-level nodes are the nodes just above all
7615 // loads and token factors. Starting with their uses, recursively look though
7616 // all loads (just the chain uses) and token factors to find a consecutive
7617 // load.
7618 Visited.clear();
7619 Queue.clear();
7620
7621 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7622 IE = LoadRoots.end(); I != IE; ++I) {
7623 Queue.push_back(*I);
7624
7625 while (!Queue.empty()) {
7626 SDNode *LoadRoot = Queue.pop_back_val();
7627 if (!Visited.insert(LoadRoot))
7628 continue;
7629
7630 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007631 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007632 return true;
7633
7634 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7635 UE = LoadRoot->use_end(); UI != UE; ++UI)
7636 if (((isa<LoadSDNode>(*UI) &&
7637 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7638 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7639 Queue.push_back(*UI);
7640 }
7641 }
7642
7643 return false;
7644}
7645
Hal Finkel940ab932014-02-28 00:27:01 +00007646SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7647 DAGCombinerInfo &DCI) const {
7648 SelectionDAG &DAG = DCI.DAG;
7649 SDLoc dl(N);
7650
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007651 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007652 "Expecting to be tracking CR bits");
7653 // If we're tracking CR bits, we need to be careful that we don't have:
7654 // trunc(binary-ops(zext(x), zext(y)))
7655 // or
7656 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7657 // such that we're unnecessarily moving things into GPRs when it would be
7658 // better to keep them in CR bits.
7659
7660 // Note that trunc here can be an actual i1 trunc, or can be the effective
7661 // truncation that comes from a setcc or select_cc.
7662 if (N->getOpcode() == ISD::TRUNCATE &&
7663 N->getValueType(0) != MVT::i1)
7664 return SDValue();
7665
7666 if (N->getOperand(0).getValueType() != MVT::i32 &&
7667 N->getOperand(0).getValueType() != MVT::i64)
7668 return SDValue();
7669
7670 if (N->getOpcode() == ISD::SETCC ||
7671 N->getOpcode() == ISD::SELECT_CC) {
7672 // If we're looking at a comparison, then we need to make sure that the
7673 // high bits (all except for the first) don't matter the result.
7674 ISD::CondCode CC =
7675 cast<CondCodeSDNode>(N->getOperand(
7676 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7677 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7678
7679 if (ISD::isSignedIntSetCC(CC)) {
7680 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7681 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7682 return SDValue();
7683 } else if (ISD::isUnsignedIntSetCC(CC)) {
7684 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7685 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7686 !DAG.MaskedValueIsZero(N->getOperand(1),
7687 APInt::getHighBitsSet(OpBits, OpBits-1)))
7688 return SDValue();
7689 } else {
7690 // This is neither a signed nor an unsigned comparison, just make sure
7691 // that the high bits are equal.
7692 APInt Op1Zero, Op1One;
7693 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007694 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7695 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007696
7697 // We don't really care about what is known about the first bit (if
7698 // anything), so clear it in all masks prior to comparing them.
7699 Op1Zero.clearBit(0); Op1One.clearBit(0);
7700 Op2Zero.clearBit(0); Op2One.clearBit(0);
7701
7702 if (Op1Zero != Op2Zero || Op1One != Op2One)
7703 return SDValue();
7704 }
7705 }
7706
7707 // We now know that the higher-order bits are irrelevant, we just need to
7708 // make sure that all of the intermediate operations are bit operations, and
7709 // all inputs are extensions.
7710 if (N->getOperand(0).getOpcode() != ISD::AND &&
7711 N->getOperand(0).getOpcode() != ISD::OR &&
7712 N->getOperand(0).getOpcode() != ISD::XOR &&
7713 N->getOperand(0).getOpcode() != ISD::SELECT &&
7714 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7715 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7716 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7717 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7718 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7719 return SDValue();
7720
7721 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7722 N->getOperand(1).getOpcode() != ISD::AND &&
7723 N->getOperand(1).getOpcode() != ISD::OR &&
7724 N->getOperand(1).getOpcode() != ISD::XOR &&
7725 N->getOperand(1).getOpcode() != ISD::SELECT &&
7726 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7727 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7728 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7729 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7730 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7731 return SDValue();
7732
7733 SmallVector<SDValue, 4> Inputs;
7734 SmallVector<SDValue, 8> BinOps, PromOps;
7735 SmallPtrSet<SDNode *, 16> Visited;
7736
7737 for (unsigned i = 0; i < 2; ++i) {
7738 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7739 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7740 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7741 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7742 isa<ConstantSDNode>(N->getOperand(i)))
7743 Inputs.push_back(N->getOperand(i));
7744 else
7745 BinOps.push_back(N->getOperand(i));
7746
7747 if (N->getOpcode() == ISD::TRUNCATE)
7748 break;
7749 }
7750
7751 // Visit all inputs, collect all binary operations (and, or, xor and
7752 // select) that are all fed by extensions.
7753 while (!BinOps.empty()) {
7754 SDValue BinOp = BinOps.back();
7755 BinOps.pop_back();
7756
7757 if (!Visited.insert(BinOp.getNode()))
7758 continue;
7759
7760 PromOps.push_back(BinOp);
7761
7762 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7763 // The condition of the select is not promoted.
7764 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7765 continue;
7766 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7767 continue;
7768
7769 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7770 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7771 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7772 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7773 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7774 Inputs.push_back(BinOp.getOperand(i));
7775 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7776 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7777 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7778 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7779 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7780 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7781 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7782 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7783 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7784 BinOps.push_back(BinOp.getOperand(i));
7785 } else {
7786 // We have an input that is not an extension or another binary
7787 // operation; we'll abort this transformation.
7788 return SDValue();
7789 }
7790 }
7791 }
7792
7793 // Make sure that this is a self-contained cluster of operations (which
7794 // is not quite the same thing as saying that everything has only one
7795 // use).
7796 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7797 if (isa<ConstantSDNode>(Inputs[i]))
7798 continue;
7799
7800 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7801 UE = Inputs[i].getNode()->use_end();
7802 UI != UE; ++UI) {
7803 SDNode *User = *UI;
7804 if (User != N && !Visited.count(User))
7805 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007806
7807 // Make sure that we're not going to promote the non-output-value
7808 // operand(s) or SELECT or SELECT_CC.
7809 // FIXME: Although we could sometimes handle this, and it does occur in
7810 // practice that one of the condition inputs to the select is also one of
7811 // the outputs, we currently can't deal with this.
7812 if (User->getOpcode() == ISD::SELECT) {
7813 if (User->getOperand(0) == Inputs[i])
7814 return SDValue();
7815 } else if (User->getOpcode() == ISD::SELECT_CC) {
7816 if (User->getOperand(0) == Inputs[i] ||
7817 User->getOperand(1) == Inputs[i])
7818 return SDValue();
7819 }
Hal Finkel940ab932014-02-28 00:27:01 +00007820 }
7821 }
7822
7823 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7824 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7825 UE = PromOps[i].getNode()->use_end();
7826 UI != UE; ++UI) {
7827 SDNode *User = *UI;
7828 if (User != N && !Visited.count(User))
7829 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007830
7831 // Make sure that we're not going to promote the non-output-value
7832 // operand(s) or SELECT or SELECT_CC.
7833 // FIXME: Although we could sometimes handle this, and it does occur in
7834 // practice that one of the condition inputs to the select is also one of
7835 // the outputs, we currently can't deal with this.
7836 if (User->getOpcode() == ISD::SELECT) {
7837 if (User->getOperand(0) == PromOps[i])
7838 return SDValue();
7839 } else if (User->getOpcode() == ISD::SELECT_CC) {
7840 if (User->getOperand(0) == PromOps[i] ||
7841 User->getOperand(1) == PromOps[i])
7842 return SDValue();
7843 }
Hal Finkel940ab932014-02-28 00:27:01 +00007844 }
7845 }
7846
7847 // Replace all inputs with the extension operand.
7848 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7849 // Constants may have users outside the cluster of to-be-promoted nodes,
7850 // and so we need to replace those as we do the promotions.
7851 if (isa<ConstantSDNode>(Inputs[i]))
7852 continue;
7853 else
7854 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7855 }
7856
7857 // Replace all operations (these are all the same, but have a different
7858 // (i1) return type). DAG.getNode will validate that the types of
7859 // a binary operator match, so go through the list in reverse so that
7860 // we've likely promoted both operands first. Any intermediate truncations or
7861 // extensions disappear.
7862 while (!PromOps.empty()) {
7863 SDValue PromOp = PromOps.back();
7864 PromOps.pop_back();
7865
7866 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7867 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7868 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7869 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7870 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7871 PromOp.getOperand(0).getValueType() != MVT::i1) {
7872 // The operand is not yet ready (see comment below).
7873 PromOps.insert(PromOps.begin(), PromOp);
7874 continue;
7875 }
7876
7877 SDValue RepValue = PromOp.getOperand(0);
7878 if (isa<ConstantSDNode>(RepValue))
7879 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7880
7881 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7882 continue;
7883 }
7884
7885 unsigned C;
7886 switch (PromOp.getOpcode()) {
7887 default: C = 0; break;
7888 case ISD::SELECT: C = 1; break;
7889 case ISD::SELECT_CC: C = 2; break;
7890 }
7891
7892 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7893 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7894 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7895 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7896 // The to-be-promoted operands of this node have not yet been
7897 // promoted (this should be rare because we're going through the
7898 // list backward, but if one of the operands has several users in
7899 // this cluster of to-be-promoted nodes, it is possible).
7900 PromOps.insert(PromOps.begin(), PromOp);
7901 continue;
7902 }
7903
7904 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7905 PromOp.getNode()->op_end());
7906
7907 // If there are any constant inputs, make sure they're replaced now.
7908 for (unsigned i = 0; i < 2; ++i)
7909 if (isa<ConstantSDNode>(Ops[C+i]))
7910 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7911
7912 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007913 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007914 }
7915
7916 // Now we're left with the initial truncation itself.
7917 if (N->getOpcode() == ISD::TRUNCATE)
7918 return N->getOperand(0);
7919
7920 // Otherwise, this is a comparison. The operands to be compared have just
7921 // changed type (to i1), but everything else is the same.
7922 return SDValue(N, 0);
7923}
7924
7925SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7926 DAGCombinerInfo &DCI) const {
7927 SelectionDAG &DAG = DCI.DAG;
7928 SDLoc dl(N);
7929
Hal Finkel940ab932014-02-28 00:27:01 +00007930 // If we're tracking CR bits, we need to be careful that we don't have:
7931 // zext(binary-ops(trunc(x), trunc(y)))
7932 // or
7933 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7934 // such that we're unnecessarily moving things into CR bits that can more
7935 // efficiently stay in GPRs. Note that if we're not certain that the high
7936 // bits are set as required by the final extension, we still may need to do
7937 // some masking to get the proper behavior.
7938
Hal Finkel46043ed2014-03-01 21:36:57 +00007939 // This same functionality is important on PPC64 when dealing with
7940 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7941 // the return values of functions. Because it is so similar, it is handled
7942 // here as well.
7943
Hal Finkel940ab932014-02-28 00:27:01 +00007944 if (N->getValueType(0) != MVT::i32 &&
7945 N->getValueType(0) != MVT::i64)
7946 return SDValue();
7947
Hal Finkel46043ed2014-03-01 21:36:57 +00007948 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007949 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007950 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007951 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007952 return SDValue();
7953
7954 if (N->getOperand(0).getOpcode() != ISD::AND &&
7955 N->getOperand(0).getOpcode() != ISD::OR &&
7956 N->getOperand(0).getOpcode() != ISD::XOR &&
7957 N->getOperand(0).getOpcode() != ISD::SELECT &&
7958 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7959 return SDValue();
7960
7961 SmallVector<SDValue, 4> Inputs;
7962 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7963 SmallPtrSet<SDNode *, 16> Visited;
7964
7965 // Visit all inputs, collect all binary operations (and, or, xor and
7966 // select) that are all fed by truncations.
7967 while (!BinOps.empty()) {
7968 SDValue BinOp = BinOps.back();
7969 BinOps.pop_back();
7970
7971 if (!Visited.insert(BinOp.getNode()))
7972 continue;
7973
7974 PromOps.push_back(BinOp);
7975
7976 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7977 // The condition of the select is not promoted.
7978 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7979 continue;
7980 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7981 continue;
7982
7983 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7984 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7985 Inputs.push_back(BinOp.getOperand(i));
7986 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7987 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7988 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7989 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7990 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7991 BinOps.push_back(BinOp.getOperand(i));
7992 } else {
7993 // We have an input that is not a truncation or another binary
7994 // operation; we'll abort this transformation.
7995 return SDValue();
7996 }
7997 }
7998 }
7999
8000 // Make sure that this is a self-contained cluster of operations (which
8001 // is not quite the same thing as saying that everything has only one
8002 // use).
8003 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8004 if (isa<ConstantSDNode>(Inputs[i]))
8005 continue;
8006
8007 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8008 UE = Inputs[i].getNode()->use_end();
8009 UI != UE; ++UI) {
8010 SDNode *User = *UI;
8011 if (User != N && !Visited.count(User))
8012 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008013
8014 // Make sure that we're not going to promote the non-output-value
8015 // operand(s) or SELECT or SELECT_CC.
8016 // FIXME: Although we could sometimes handle this, and it does occur in
8017 // practice that one of the condition inputs to the select is also one of
8018 // the outputs, we currently can't deal with this.
8019 if (User->getOpcode() == ISD::SELECT) {
8020 if (User->getOperand(0) == Inputs[i])
8021 return SDValue();
8022 } else if (User->getOpcode() == ISD::SELECT_CC) {
8023 if (User->getOperand(0) == Inputs[i] ||
8024 User->getOperand(1) == Inputs[i])
8025 return SDValue();
8026 }
Hal Finkel940ab932014-02-28 00:27:01 +00008027 }
8028 }
8029
8030 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8031 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8032 UE = PromOps[i].getNode()->use_end();
8033 UI != UE; ++UI) {
8034 SDNode *User = *UI;
8035 if (User != N && !Visited.count(User))
8036 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008037
8038 // Make sure that we're not going to promote the non-output-value
8039 // operand(s) or SELECT or SELECT_CC.
8040 // FIXME: Although we could sometimes handle this, and it does occur in
8041 // practice that one of the condition inputs to the select is also one of
8042 // the outputs, we currently can't deal with this.
8043 if (User->getOpcode() == ISD::SELECT) {
8044 if (User->getOperand(0) == PromOps[i])
8045 return SDValue();
8046 } else if (User->getOpcode() == ISD::SELECT_CC) {
8047 if (User->getOperand(0) == PromOps[i] ||
8048 User->getOperand(1) == PromOps[i])
8049 return SDValue();
8050 }
Hal Finkel940ab932014-02-28 00:27:01 +00008051 }
8052 }
8053
Hal Finkel46043ed2014-03-01 21:36:57 +00008054 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008055 bool ReallyNeedsExt = false;
8056 if (N->getOpcode() != ISD::ANY_EXTEND) {
8057 // If all of the inputs are not already sign/zero extended, then
8058 // we'll still need to do that at the end.
8059 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8060 if (isa<ConstantSDNode>(Inputs[i]))
8061 continue;
8062
8063 unsigned OpBits =
8064 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008065 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8066
Hal Finkel940ab932014-02-28 00:27:01 +00008067 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8068 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008069 APInt::getHighBitsSet(OpBits,
8070 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008071 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008072 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8073 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008074 ReallyNeedsExt = true;
8075 break;
8076 }
8077 }
8078 }
8079
8080 // Replace all inputs, either with the truncation operand, or a
8081 // truncation or extension to the final output type.
8082 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8083 // Constant inputs need to be replaced with the to-be-promoted nodes that
8084 // use them because they might have users outside of the cluster of
8085 // promoted nodes.
8086 if (isa<ConstantSDNode>(Inputs[i]))
8087 continue;
8088
8089 SDValue InSrc = Inputs[i].getOperand(0);
8090 if (Inputs[i].getValueType() == N->getValueType(0))
8091 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8092 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8093 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8094 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8095 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8096 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8097 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8098 else
8099 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8100 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8101 }
8102
8103 // Replace all operations (these are all the same, but have a different
8104 // (promoted) return type). DAG.getNode will validate that the types of
8105 // a binary operator match, so go through the list in reverse so that
8106 // we've likely promoted both operands first.
8107 while (!PromOps.empty()) {
8108 SDValue PromOp = PromOps.back();
8109 PromOps.pop_back();
8110
8111 unsigned C;
8112 switch (PromOp.getOpcode()) {
8113 default: C = 0; break;
8114 case ISD::SELECT: C = 1; break;
8115 case ISD::SELECT_CC: C = 2; break;
8116 }
8117
8118 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8119 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8120 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8121 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8122 // The to-be-promoted operands of this node have not yet been
8123 // promoted (this should be rare because we're going through the
8124 // list backward, but if one of the operands has several users in
8125 // this cluster of to-be-promoted nodes, it is possible).
8126 PromOps.insert(PromOps.begin(), PromOp);
8127 continue;
8128 }
8129
8130 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8131 PromOp.getNode()->op_end());
8132
8133 // If this node has constant inputs, then they'll need to be promoted here.
8134 for (unsigned i = 0; i < 2; ++i) {
8135 if (!isa<ConstantSDNode>(Ops[C+i]))
8136 continue;
8137 if (Ops[C+i].getValueType() == N->getValueType(0))
8138 continue;
8139
8140 if (N->getOpcode() == ISD::SIGN_EXTEND)
8141 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8142 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8143 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8144 else
8145 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8146 }
8147
8148 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008149 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008150 }
8151
8152 // Now we're left with the initial extension itself.
8153 if (!ReallyNeedsExt)
8154 return N->getOperand(0);
8155
Hal Finkel46043ed2014-03-01 21:36:57 +00008156 // To zero extend, just mask off everything except for the first bit (in the
8157 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008158 if (N->getOpcode() == ISD::ZERO_EXTEND)
8159 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008160 DAG.getConstant(APInt::getLowBitsSet(
8161 N->getValueSizeInBits(0), PromBits),
8162 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008163
8164 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8165 "Invalid extension type");
8166 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8167 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008168 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008169 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8170 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8171 N->getOperand(0), ShiftCst), ShiftCst);
8172}
8173
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008174SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8175 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008176 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008177 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008178 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008179 switch (N->getOpcode()) {
8180 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008181 case PPCISD::SHL:
8182 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008183 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008184 return N->getOperand(0);
8185 }
8186 break;
8187 case PPCISD::SRL:
8188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008189 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008190 return N->getOperand(0);
8191 }
8192 break;
8193 case PPCISD::SRA:
8194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008195 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008196 C->isAllOnesValue()) // -1 >>s V -> -1.
8197 return N->getOperand(0);
8198 }
8199 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008200 case ISD::SIGN_EXTEND:
8201 case ISD::ZERO_EXTEND:
8202 case ISD::ANY_EXTEND:
8203 return DAGCombineExtBoolTrunc(N, DCI);
8204 case ISD::TRUNCATE:
8205 case ISD::SETCC:
8206 case ISD::SELECT_CC:
8207 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00008208 case ISD::FDIV: {
8209 assert(TM.Options.UnsafeFPMath &&
8210 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008211
Hal Finkel2e103312013-04-03 04:01:11 +00008212 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00008213 SDValue RV =
8214 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008215 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008216 DCI.AddToWorklist(RV.getNode());
8217 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8218 N->getOperand(0), RV);
8219 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00008220 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
8221 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8222 SDValue RV =
8223 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8224 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008225 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008226 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008227 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008228 N->getValueType(0), RV);
8229 DCI.AddToWorklist(RV.getNode());
8230 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8231 N->getOperand(0), RV);
8232 }
8233 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
8234 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8235 SDValue RV =
8236 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8237 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008238 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008239 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008240 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008241 N->getValueType(0), RV,
8242 N->getOperand(1).getOperand(1));
8243 DCI.AddToWorklist(RV.getNode());
8244 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8245 N->getOperand(0), RV);
8246 }
Hal Finkel2e103312013-04-03 04:01:11 +00008247 }
8248
Hal Finkelb0c810f2013-04-03 17:44:56 +00008249 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008250 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008251 DCI.AddToWorklist(RV.getNode());
8252 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8253 N->getOperand(0), RV);
8254 }
8255
8256 }
8257 break;
8258 case ISD::FSQRT: {
8259 assert(TM.Options.UnsafeFPMath &&
8260 "Reciprocal estimates require UnsafeFPMath");
8261
8262 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8263 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008264 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008265 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008266 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008267 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008268 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008269 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8270 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008271
8272 EVT VT = RV.getValueType();
8273
8274 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8275 if (VT.isVector()) {
8276 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8277 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8278 }
8279
8280 SDValue ZeroCmp =
8281 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8282 N->getOperand(0), Zero, ISD::SETEQ);
8283 DCI.AddToWorklist(ZeroCmp.getNode());
8284 DCI.AddToWorklist(RV.getNode());
8285
8286 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8287 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008288 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008289 }
Hal Finkel2e103312013-04-03 04:01:11 +00008290 }
8291
8292 }
8293 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008294 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008295 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008296 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8297 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8298 // We allow the src/dst to be either f32/f64, but the intermediate
8299 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008300 if (N->getOperand(0).getValueType() == MVT::i64 &&
8301 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008302 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008303 if (Val.getValueType() == MVT::f32) {
8304 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008305 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008306 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008307
Owen Anderson9f944592009-08-11 20:47:22 +00008308 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008309 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008310 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008311 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008312 if (N->getValueType(0) == MVT::f32) {
8313 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008314 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008315 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008316 }
8317 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008318 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008319 // If the intermediate type is i32, we can avoid the load/store here
8320 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008321 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008322 }
8323 }
8324 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008325 case ISD::STORE:
8326 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8327 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008328 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008329 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008330 N->getOperand(1).getValueType() == MVT::i32 &&
8331 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008332 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008333 if (Val.getValueType() == MVT::f32) {
8334 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008335 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008336 }
Owen Anderson9f944592009-08-11 20:47:22 +00008337 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008338 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008339
Hal Finkel60c75102013-04-01 15:37:53 +00008340 SDValue Ops[] = {
8341 N->getOperand(0), Val, N->getOperand(2),
8342 DAG.getValueType(N->getOperand(1).getValueType())
8343 };
8344
8345 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008346 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008347 cast<StoreSDNode>(N)->getMemoryVT(),
8348 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008349 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008350 return Val;
8351 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008352
Chris Lattnera7976d32006-07-10 20:56:58 +00008353 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008354 if (cast<StoreSDNode>(N)->isUnindexed() &&
8355 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008356 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008357 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008358 N->getOperand(1).getValueType() == MVT::i16 ||
8359 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008360 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008361 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008362 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008363 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008364 if (BSwapOp.getValueType() == MVT::i16)
8365 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008366
Dan Gohman48b185d2009-09-25 20:36:54 +00008367 SDValue Ops[] = {
8368 N->getOperand(0), BSwapOp, N->getOperand(2),
8369 DAG.getValueType(N->getOperand(1).getValueType())
8370 };
8371 return
8372 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008373 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008374 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008375 }
8376 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008377 case ISD::LOAD: {
8378 LoadSDNode *LD = cast<LoadSDNode>(N);
8379 EVT VT = LD->getValueType(0);
8380 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8381 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8382 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8383 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008384 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8385 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008386 LD->getAlignment() < ABIAlignment) {
8387 // This is a type-legal unaligned Altivec load.
8388 SDValue Chain = LD->getChain();
8389 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008390 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008391
8392 // This implements the loading of unaligned vectors as described in
8393 // the venerable Apple Velocity Engine overview. Specifically:
8394 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8395 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8396 //
8397 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008398 // loads into an alignment-based permutation-control instruction (lvsl
8399 // or lvsr), a series of regular vector loads (which always truncate
8400 // their input address to an aligned address), and a series of
8401 // permutations. The results of these permutations are the requested
8402 // loaded values. The trick is that the last "extra" load is not taken
8403 // from the address you might suspect (sizeof(vector) bytes after the
8404 // last requested load), but rather sizeof(vector) - 1 bytes after the
8405 // last requested vector. The point of this is to avoid a page fault if
8406 // the base address happened to be aligned. This works because if the
8407 // base address is aligned, then adding less than a full vector length
8408 // will cause the last vector in the sequence to be (re)loaded.
8409 // Otherwise, the next vector will be fetched as you might suspect was
8410 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008411
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008412 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008413 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008414 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8415 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008416 Intrinsic::ID Intr = (isLittleEndian ?
8417 Intrinsic::ppc_altivec_lvsr :
8418 Intrinsic::ppc_altivec_lvsl);
8419 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008420
8421 // Refine the alignment of the original load (a "new" load created here
8422 // which was identical to the first except for the alignment would be
8423 // merged with the existing node regardless).
8424 MachineFunction &MF = DAG.getMachineFunction();
8425 MachineMemOperand *MMO =
8426 MF.getMachineMemOperand(LD->getPointerInfo(),
8427 LD->getMemOperand()->getFlags(),
8428 LD->getMemoryVT().getStoreSize(),
8429 ABIAlignment);
8430 LD->refineAlignment(MMO);
8431 SDValue BaseLoad = SDValue(LD, 0);
8432
8433 // Note that the value of IncOffset (which is provided to the next
8434 // load's pointer info offset value, and thus used to calculate the
8435 // alignment), and the value of IncValue (which is actually used to
8436 // increment the pointer value) are different! This is because we
8437 // require the next load to appear to be aligned, even though it
8438 // is actually offset from the base pointer by a lesser amount.
8439 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008440 int IncValue = IncOffset;
8441
8442 // Walk (both up and down) the chain looking for another load at the real
8443 // (aligned) offset (the alignment of the other load does not matter in
8444 // this case). If found, then do not use the offset reduction trick, as
8445 // that will prevent the loads from being later combined (as they would
8446 // otherwise be duplicates).
8447 if (!findConsecutiveLoad(LD, DAG))
8448 --IncValue;
8449
Hal Finkelcf2e9082013-05-24 23:00:14 +00008450 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8451 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8452
Hal Finkelcf2e9082013-05-24 23:00:14 +00008453 SDValue ExtraLoad =
8454 DAG.getLoad(VT, dl, Chain, Ptr,
8455 LD->getPointerInfo().getWithOffset(IncOffset),
8456 LD->isVolatile(), LD->isNonTemporal(),
8457 LD->isInvariant(), ABIAlignment);
8458
8459 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8460 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8461
8462 if (BaseLoad.getValueType() != MVT::v4i32)
8463 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8464
8465 if (ExtraLoad.getValueType() != MVT::v4i32)
8466 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8467
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008468 // Because vperm has a big-endian bias, we must reverse the order
8469 // of the input vectors and complement the permute control vector
8470 // when generating little endian code. We have already handled the
8471 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8472 // and ExtraLoad here.
8473 SDValue Perm;
8474 if (isLittleEndian)
8475 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8476 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8477 else
8478 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8479 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008480
8481 if (VT != MVT::v4i32)
8482 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8483
8484 // Now we need to be really careful about how we update the users of the
8485 // original load. We cannot just call DCI.CombineTo (or
8486 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8487 // uses created here (the permutation for example) that need to stay.
8488 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8489 while (UI != UE) {
8490 SDUse &Use = UI.getUse();
8491 SDNode *User = *UI;
8492 // Note: BaseLoad is checked here because it might not be N, but a
8493 // bitcast of N.
8494 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8495 User == TF.getNode() || Use.getResNo() > 1) {
8496 ++UI;
8497 continue;
8498 }
8499
8500 SDValue To = Use.getResNo() ? TF : Perm;
8501 ++UI;
8502
8503 SmallVector<SDValue, 8> Ops;
Craig Topper66e588b2014-06-29 00:40:57 +00008504 for (const SDUse &O : User->ops()) {
8505 if (O == Use)
Hal Finkelcf2e9082013-05-24 23:00:14 +00008506 Ops.push_back(To);
8507 else
Craig Topper66e588b2014-06-29 00:40:57 +00008508 Ops.push_back(O);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008509 }
8510
Craig Topper8c0b4d02014-04-28 05:57:50 +00008511 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008512 }
8513
8514 return SDValue(N, 0);
8515 }
8516 }
8517 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008518 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008519 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008520 Intrinsic::ID Intr = (isLittleEndian ?
8521 Intrinsic::ppc_altivec_lvsr :
8522 Intrinsic::ppc_altivec_lvsl);
8523 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008524 N->getOperand(1)->getOpcode() == ISD::ADD) {
8525 SDValue Add = N->getOperand(1);
8526
8527 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8528 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8529 Add.getValueType().getScalarType().getSizeInBits()))) {
8530 SDNode *BasePtr = Add->getOperand(0).getNode();
8531 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8532 UE = BasePtr->use_end(); UI != UE; ++UI) {
8533 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8534 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008535 Intr) {
8536 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008537 // multiple of that one. The results will be the same, so use the
8538 // one we've just found instead.
8539
8540 return SDValue(*UI, 0);
8541 }
8542 }
8543 }
8544 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008545 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008546
8547 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008548 case ISD::BSWAP:
8549 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008550 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008551 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008552 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8553 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008554 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008555 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008556 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008557 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008558 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008559 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008560 LD->getChain(), // Chain
8561 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008562 DAG.getValueType(N->getValueType(0)) // VT
8563 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008564 SDValue BSLoad =
8565 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008566 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8567 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008568 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008569
Scott Michelcf0da6c2009-02-17 22:15:04 +00008570 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008571 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008572 if (N->getValueType(0) == MVT::i16)
8573 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008574
Chris Lattnera7976d32006-07-10 20:56:58 +00008575 // First, combine the bswap away. This makes the value produced by the
8576 // load dead.
8577 DCI.CombineTo(N, ResVal);
8578
8579 // Next, combine the load away, we give it a bogus result value but a real
8580 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008581 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008582
Chris Lattnera7976d32006-07-10 20:56:58 +00008583 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008584 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008585 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008586
Chris Lattner27f53452006-03-01 05:50:56 +00008587 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008588 case PPCISD::VCMP: {
8589 // If a VCMPo node already exists with exactly the same operands as this
8590 // node, use its result instead of this node (VCMPo computes both a CR6 and
8591 // a normal output).
8592 //
8593 if (!N->getOperand(0).hasOneUse() &&
8594 !N->getOperand(1).hasOneUse() &&
8595 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008596
Chris Lattnerd4058a52006-03-31 06:02:07 +00008597 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008598 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008599
Gabor Greiff304a7a2008-08-28 21:40:38 +00008600 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008601 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8602 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008603 if (UI->getOpcode() == PPCISD::VCMPo &&
8604 UI->getOperand(1) == N->getOperand(1) &&
8605 UI->getOperand(2) == N->getOperand(2) &&
8606 UI->getOperand(0) == N->getOperand(0)) {
8607 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008608 break;
8609 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008610
Chris Lattner518834c2006-04-18 18:28:22 +00008611 // If there is no VCMPo node, or if the flag value has a single use, don't
8612 // transform this.
8613 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8614 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008615
8616 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008617 // chain, this transformation is more complex. Note that multiple things
8618 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008619 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008620 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008621 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008622 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008623 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008624 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008625 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008626 FlagUser = User;
8627 break;
8628 }
8629 }
8630 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008631
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008632 // If the user is a MFOCRF instruction, we know this is safe.
8633 // Otherwise we give up for right now.
8634 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008635 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008636 }
8637 break;
8638 }
Hal Finkel940ab932014-02-28 00:27:01 +00008639 case ISD::BRCOND: {
8640 SDValue Cond = N->getOperand(1);
8641 SDValue Target = N->getOperand(2);
8642
8643 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8644 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8645 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8646
8647 // We now need to make the intrinsic dead (it cannot be instruction
8648 // selected).
8649 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8650 assert(Cond.getNode()->hasOneUse() &&
8651 "Counter decrement has more than one use");
8652
8653 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8654 N->getOperand(0), Target);
8655 }
8656 }
8657 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008658 case ISD::BR_CC: {
8659 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008660 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008661 // lowering is done pre-legalize, because the legalizer lowers the predicate
8662 // compare down to code that is difficult to reassemble.
8663 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008664 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008665
8666 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8667 // value. If so, pass-through the AND to get to the intrinsic.
8668 if (LHS.getOpcode() == ISD::AND &&
8669 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8670 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8671 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8672 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8673 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8674 isZero())
8675 LHS = LHS.getOperand(0);
8676
8677 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8678 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8679 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8680 isa<ConstantSDNode>(RHS)) {
8681 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8682 "Counter decrement comparison is not EQ or NE");
8683
8684 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8685 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8686 (CC == ISD::SETNE && !Val);
8687
8688 // We now need to make the intrinsic dead (it cannot be instruction
8689 // selected).
8690 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8691 assert(LHS.getNode()->hasOneUse() &&
8692 "Counter decrement has more than one use");
8693
8694 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8695 N->getOperand(0), N->getOperand(4));
8696 }
8697
Chris Lattner9754d142006-04-18 17:59:36 +00008698 int CompareOpc;
8699 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008700
Chris Lattner9754d142006-04-18 17:59:36 +00008701 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8702 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8703 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8704 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008705
Chris Lattner9754d142006-04-18 17:59:36 +00008706 // If this is a comparison against something other than 0/1, then we know
8707 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008708 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008709 if (Val != 0 && Val != 1) {
8710 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8711 return N->getOperand(0);
8712 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008713 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008714 N->getOperand(0), N->getOperand(4));
8715 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008716
Chris Lattner9754d142006-04-18 17:59:36 +00008717 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008718
Chris Lattner9754d142006-04-18 17:59:36 +00008719 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008720 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008721 LHS.getOperand(2), // LHS of compare
8722 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008723 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008724 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008725 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008726 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008727
Chris Lattner9754d142006-04-18 17:59:36 +00008728 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008729 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008730 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008731 default: // Can't happen, don't crash on invalid number though.
8732 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008733 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008734 break;
8735 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008736 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008737 break;
8738 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008739 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008740 break;
8741 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008742 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008743 break;
8744 }
8745
Owen Anderson9f944592009-08-11 20:47:22 +00008746 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8747 DAG.getConstant(CompOpc, MVT::i32),
8748 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008749 N->getOperand(4), CompNode.getValue(1));
8750 }
8751 break;
8752 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008753 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008754
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008755 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008756}
8757
Chris Lattner4211ca92006-04-14 06:01:58 +00008758//===----------------------------------------------------------------------===//
8759// Inline Assembly Support
8760//===----------------------------------------------------------------------===//
8761
Jay Foada0653a32014-05-14 21:14:37 +00008762void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8763 APInt &KnownZero,
8764 APInt &KnownOne,
8765 const SelectionDAG &DAG,
8766 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008767 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008768 switch (Op.getOpcode()) {
8769 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008770 case PPCISD::LBRX: {
8771 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008772 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008773 KnownZero = 0xFFFF0000;
8774 break;
8775 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008776 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008777 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008778 default: break;
8779 case Intrinsic::ppc_altivec_vcmpbfp_p:
8780 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8781 case Intrinsic::ppc_altivec_vcmpequb_p:
8782 case Intrinsic::ppc_altivec_vcmpequh_p:
8783 case Intrinsic::ppc_altivec_vcmpequw_p:
8784 case Intrinsic::ppc_altivec_vcmpgefp_p:
8785 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8786 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8787 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8788 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8789 case Intrinsic::ppc_altivec_vcmpgtub_p:
8790 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8791 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8792 KnownZero = ~1U; // All bits but the low one are known to be zero.
8793 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008794 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008795 }
8796 }
8797}
8798
8799
Chris Lattnerd6855142007-03-25 02:14:49 +00008800/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008801/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008802PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008803PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8804 if (Constraint.size() == 1) {
8805 switch (Constraint[0]) {
8806 default: break;
8807 case 'b':
8808 case 'r':
8809 case 'f':
8810 case 'v':
8811 case 'y':
8812 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008813 case 'Z':
8814 // FIXME: While Z does indicate a memory constraint, it specifically
8815 // indicates an r+r address (used in conjunction with the 'y' modifier
8816 // in the replacement string). Currently, we're forcing the base
8817 // register to be r0 in the asm printer (which is interpreted as zero)
8818 // and forming the complete address in the second register. This is
8819 // suboptimal.
8820 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008821 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008822 } else if (Constraint == "wc") { // individual CR bits.
8823 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008824 } else if (Constraint == "wa" || Constraint == "wd" ||
8825 Constraint == "wf" || Constraint == "ws") {
8826 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008827 }
8828 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008829}
8830
John Thompsone8360b72010-10-29 17:29:13 +00008831/// Examine constraint type and operand type and determine a weight value.
8832/// This object must already have been set up with the operand type
8833/// and the current alternative constraint selected.
8834TargetLowering::ConstraintWeight
8835PPCTargetLowering::getSingleConstraintMatchWeight(
8836 AsmOperandInfo &info, const char *constraint) const {
8837 ConstraintWeight weight = CW_Invalid;
8838 Value *CallOperandVal = info.CallOperandVal;
8839 // If we don't have a value, we can't do a match,
8840 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008841 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008842 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008843 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008844
John Thompsone8360b72010-10-29 17:29:13 +00008845 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008846 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8847 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008848 else if ((StringRef(constraint) == "wa" ||
8849 StringRef(constraint) == "wd" ||
8850 StringRef(constraint) == "wf") &&
8851 type->isVectorTy())
8852 return CW_Register;
8853 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8854 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008855
John Thompsone8360b72010-10-29 17:29:13 +00008856 switch (*constraint) {
8857 default:
8858 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8859 break;
8860 case 'b':
8861 if (type->isIntegerTy())
8862 weight = CW_Register;
8863 break;
8864 case 'f':
8865 if (type->isFloatTy())
8866 weight = CW_Register;
8867 break;
8868 case 'd':
8869 if (type->isDoubleTy())
8870 weight = CW_Register;
8871 break;
8872 case 'v':
8873 if (type->isVectorTy())
8874 weight = CW_Register;
8875 break;
8876 case 'y':
8877 weight = CW_Register;
8878 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008879 case 'Z':
8880 weight = CW_Memory;
8881 break;
John Thompsone8360b72010-10-29 17:29:13 +00008882 }
8883 return weight;
8884}
8885
Scott Michelcf0da6c2009-02-17 22:15:04 +00008886std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008887PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008888 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008889 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008890 // GCC RS6000 Constraint Letters
8891 switch (Constraint[0]) {
8892 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008893 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008894 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8895 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008896 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008897 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008898 return std::make_pair(0U, &PPC::G8RCRegClass);
8899 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008900 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008901 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008902 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008903 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008904 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008905 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008906 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008907 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008908 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008909 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008910 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008911 } else if (Constraint == "wc") { // an individual CR bit.
8912 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008913 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008914 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008915 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008916 } else if (Constraint == "ws") {
8917 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008918 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008919
Hal Finkelb176acb2013-08-03 12:25:10 +00008920 std::pair<unsigned, const TargetRegisterClass*> R =
8921 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8922
8923 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8924 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8925 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8926 // register.
8927 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8928 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008929 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008930 PPC::GPRCRegClass.contains(R.first)) {
8931 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8932 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008933 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008934 &PPC::G8RCRegClass);
8935 }
8936
8937 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008938}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008939
Chris Lattner584a11a2006-11-02 01:44:04 +00008940
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008941/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008942/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008943void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008944 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008945 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008946 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008947 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008948
Eric Christopherde9399b2011-06-02 23:16:42 +00008949 // Only support length 1 constraints.
8950 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008951
Eric Christopherde9399b2011-06-02 23:16:42 +00008952 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008953 switch (Letter) {
8954 default: break;
8955 case 'I':
8956 case 'J':
8957 case 'K':
8958 case 'L':
8959 case 'M':
8960 case 'N':
8961 case 'O':
8962 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008963 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008964 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008965 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008966 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008967 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008968 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008969 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008970 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008971 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008972 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8973 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008974 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008975 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008976 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008977 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008978 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008979 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008980 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008981 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008982 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008983 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008984 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008985 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008986 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008987 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008988 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008989 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008990 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008991 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008992 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008993 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008994 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008995 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008996 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008997 }
8998 break;
8999 }
9000 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009001
Gabor Greiff304a7a2008-08-28 21:40:38 +00009002 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009003 Ops.push_back(Result);
9004 return;
9005 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009006
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009007 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009008 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009009}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009010
Chris Lattner1eb94d92007-03-30 23:15:24 +00009011// isLegalAddressingMode - Return true if the addressing mode represented
9012// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009013bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009014 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009015 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009016
Chris Lattner1eb94d92007-03-30 23:15:24 +00009017 // PPC allows a sign-extended 16-bit immediate field.
9018 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9019 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009020
Chris Lattner1eb94d92007-03-30 23:15:24 +00009021 // No global is ever allowed as a base.
9022 if (AM.BaseGV)
9023 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009024
9025 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009026 switch (AM.Scale) {
9027 case 0: // "r+i" or just "i", depending on HasBaseReg.
9028 break;
9029 case 1:
9030 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9031 return false;
9032 // Otherwise we have r+r or r+i.
9033 break;
9034 case 2:
9035 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9036 return false;
9037 // Allow 2*r as r+r.
9038 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009039 default:
9040 // No other scales are supported.
9041 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009042 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009043
Chris Lattner1eb94d92007-03-30 23:15:24 +00009044 return true;
9045}
9046
Dan Gohman21cea8a2010-04-17 15:26:15 +00009047SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9048 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009049 MachineFunction &MF = DAG.getMachineFunction();
9050 MachineFrameInfo *MFI = MF.getFrameInfo();
9051 MFI->setReturnAddressIsTaken(true);
9052
Bill Wendling908bf812014-01-06 00:43:20 +00009053 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009054 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009055
Andrew Trickef9de2a2013-05-25 02:42:55 +00009056 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009057 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009058
Dale Johannesen81bfca72010-05-03 22:59:34 +00009059 // Make sure the function does not optimize away the store of the RA to
9060 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009061 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009062 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009063 bool isPPC64 = Subtarget.isPPC64();
9064 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009065
9066 if (Depth > 0) {
9067 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9068 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009069
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009070 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009071 isPPC64? MVT::i64 : MVT::i32);
9072 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9073 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9074 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009075 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009076 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009077
Chris Lattnerf6a81562007-12-08 06:59:59 +00009078 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009079 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009080 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009081 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009082}
9083
Dan Gohman21cea8a2010-04-17 15:26:15 +00009084SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9085 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009086 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009087 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009088
Owen Anderson53aa7a92009-08-10 22:56:29 +00009089 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009090 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009091
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009092 MachineFunction &MF = DAG.getMachineFunction();
9093 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009094 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009095
9096 // Naked functions never have a frame pointer, and so we use r1. For all
9097 // other functions, this decision must be delayed until during PEI.
9098 unsigned FrameReg;
9099 if (MF.getFunction()->getAttributes().hasAttribute(
9100 AttributeSet::FunctionIndex, Attribute::Naked))
9101 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9102 else
9103 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9104
Dale Johannesen81bfca72010-05-03 22:59:34 +00009105 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9106 PtrVT);
9107 while (Depth--)
9108 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009109 FrameAddr, MachinePointerInfo(), false, false,
9110 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009111 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009112}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009113
Hal Finkel0d8db462014-05-11 19:29:11 +00009114// FIXME? Maybe this could be a TableGen attribute on some registers and
9115// this table could be generated automatically from RegInfo.
9116unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9117 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009118 bool isPPC64 = Subtarget.isPPC64();
9119 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009120
9121 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9122 (!isPPC64 && VT != MVT::i32))
9123 report_fatal_error("Invalid register global variable type");
9124
9125 bool is64Bit = isPPC64 && VT == MVT::i64;
9126 unsigned Reg = StringSwitch<unsigned>(RegName)
9127 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9128 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9129 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9130 (is64Bit ? PPC::X13 : PPC::R13))
9131 .Default(0);
9132
9133 if (Reg)
9134 return Reg;
9135 report_fatal_error("Invalid register name global variable");
9136}
9137
Dan Gohmanc14e5222008-10-21 03:41:46 +00009138bool
9139PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9140 // The PowerPC target isn't yet aware of offsets.
9141 return false;
9142}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009143
Evan Chengd9929f02010-04-01 20:10:42 +00009144/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009145/// and store operations as a result of memset, memcpy, and memmove
9146/// lowering. If DstAlign is zero that means it's safe to destination
9147/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9148/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009149/// probably because the source does not need to be loaded. If 'IsMemset' is
9150/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9151/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9152/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009153/// It returns EVT::Other if the type should be determined using generic
9154/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009155EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9156 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009157 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009158 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009159 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009160 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009161 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009162 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009163 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009164 }
9165}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009166
Hal Finkel34974ed2014-04-12 21:52:38 +00009167/// \brief Returns true if it is beneficial to convert a load of a constant
9168/// to just the constant itself.
9169bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9170 Type *Ty) const {
9171 assert(Ty->isIntegerTy());
9172
9173 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9174 if (BitSize == 0 || BitSize > 64)
9175 return false;
9176 return true;
9177}
9178
9179bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9180 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9181 return false;
9182 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9183 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9184 return NumBits1 == 64 && NumBits2 == 32;
9185}
9186
9187bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9188 if (!VT1.isInteger() || !VT2.isInteger())
9189 return false;
9190 unsigned NumBits1 = VT1.getSizeInBits();
9191 unsigned NumBits2 = VT2.getSizeInBits();
9192 return NumBits1 == 64 && NumBits2 == 32;
9193}
9194
9195bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9196 return isInt<16>(Imm) || isUInt<16>(Imm);
9197}
9198
9199bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9200 return isInt<16>(Imm) || isUInt<16>(Imm);
9201}
9202
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009203bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00009204 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009205 bool *Fast) const {
9206 if (DisablePPCUnaligned)
9207 return false;
9208
9209 // PowerPC supports unaligned memory access for simple non-vector types.
9210 // Although accessing unaligned addresses is not as efficient as accessing
9211 // aligned addresses, it is generally more efficient than manual expansion,
9212 // and generally only traps for software emulation when crossing page
9213 // boundaries.
9214
9215 if (!VT.isSimple())
9216 return false;
9217
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009218 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009219 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009220 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9221 return false;
9222 } else {
9223 return false;
9224 }
9225 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009226
9227 if (VT == MVT::ppcf128)
9228 return false;
9229
9230 if (Fast)
9231 *Fast = true;
9232
9233 return true;
9234}
9235
Stephen Lin73de7bf2013-07-09 18:16:56 +00009236bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9237 VT = VT.getScalarType();
9238
Hal Finkel0a479ae2012-06-22 00:49:52 +00009239 if (!VT.isSimple())
9240 return false;
9241
9242 switch (VT.getSimpleVT().SimpleTy) {
9243 case MVT::f32:
9244 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009245 return true;
9246 default:
9247 break;
9248 }
9249
9250 return false;
9251}
9252
Hal Finkelb4240ca2014-03-31 17:48:16 +00009253bool
9254PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9255 EVT VT , unsigned DefinedValues) const {
9256 if (VT == MVT::v2i64)
9257 return false;
9258
9259 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9260}
9261
Hal Finkel88ed4e32012-04-01 19:23:08 +00009262Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009263 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009264 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009265
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009266 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009267}
9268
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009269// Create a fast isel object.
9270FastISel *
9271PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9272 const TargetLibraryInfo *LibInfo) const {
9273 return PPC::createFastISel(FuncInfo, LibInfo);
9274}