Matt Arsenault | d82c183 | 2013-11-10 01:03:59 +0000 | [diff] [blame] | 1 | //===-- AMDGPUAsmPrinter.h - Print AMDGPU assembly code ---------*- C++ -*-===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief AMDGPU Assembly printer class. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 15 | #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H |
| 16 | #define LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame^] | 18 | #include "AMDKernelCodeT.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/StringRef.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/AsmPrinter.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 21 | #include <cstddef> |
| 22 | #include <cstdint> |
| 23 | #include <limits> |
| 24 | #include <memory> |
| 25 | #include <string> |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 26 | #include <vector> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | |
| 28 | namespace llvm { |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 29 | |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 30 | class AMDGPUTargetStreamer; |
Matt Arsenault | 11f7402 | 2016-10-06 17:19:11 +0000 | [diff] [blame] | 31 | class MCOperand; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 32 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 33 | class AMDGPUAsmPrinter final : public AsmPrinter { |
Matt Arsenault | 89cc49f | 2013-12-05 05:15:35 +0000 | [diff] [blame] | 34 | private: |
| 35 | struct SIProgramInfo { |
Matt Arsenault | 0989d51 | 2014-06-26 17:22:30 +0000 | [diff] [blame] | 36 | // Fields set in PGM_RSRC1 pm4 packet. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 37 | uint32_t VGPRBlocks = 0; |
| 38 | uint32_t SGPRBlocks = 0; |
| 39 | uint32_t Priority = 0; |
| 40 | uint32_t FloatMode = 0; |
| 41 | uint32_t Priv = 0; |
| 42 | uint32_t DX10Clamp = 0; |
| 43 | uint32_t DebugMode = 0; |
| 44 | uint32_t IEEEMode = 0; |
| 45 | uint32_t ScratchSize = 0; |
Matt Arsenault | 0989d51 | 2014-06-26 17:22:30 +0000 | [diff] [blame] | 46 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 47 | uint64_t ComputePGMRSrc1 = 0; |
Tom Stellard | 4df465b | 2014-12-02 21:28:53 +0000 | [diff] [blame] | 48 | |
| 49 | // Fields set in PGM_RSRC2 pm4 packet. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 50 | uint32_t LDSBlocks = 0; |
| 51 | uint32_t ScratchBlocks = 0; |
Tom Stellard | 4df465b | 2014-12-02 21:28:53 +0000 | [diff] [blame] | 52 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 53 | uint64_t ComputePGMRSrc2 = 0; |
Tom Stellard | 4df465b | 2014-12-02 21:28:53 +0000 | [diff] [blame] | 54 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 55 | uint32_t NumVGPR = 0; |
| 56 | uint32_t NumSGPR = 0; |
Tom Stellard | 4df465b | 2014-12-02 21:28:53 +0000 | [diff] [blame] | 57 | uint32_t LDSSize; |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 58 | bool FlatUsed = false; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 59 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 60 | // Number of SGPRs that meets number of waves per execution unit request. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 61 | uint32_t NumSGPRsForWavesPerEU = 0; |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 62 | |
| 63 | // Number of VGPRs that meets number of waves per execution unit request. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 64 | uint32_t NumVGPRsForWavesPerEU = 0; |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 65 | |
Konstantin Zhuravlyov | 71515e5 | 2016-04-26 17:24:40 +0000 | [diff] [blame] | 66 | // If ReservedVGPRCount is 0 then must be 0. Otherwise, this is the first |
| 67 | // fixed VGPR number reserved. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 68 | uint16_t ReservedVGPRFirst = 0; |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 69 | |
Konstantin Zhuravlyov | 71515e5 | 2016-04-26 17:24:40 +0000 | [diff] [blame] | 70 | // The number of consecutive VGPRs reserved. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 71 | uint16_t ReservedVGPRCount = 0; |
Konstantin Zhuravlyov | 1d99c4d | 2016-04-26 15:43:14 +0000 | [diff] [blame] | 72 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 73 | // Fixed SGPR number used to hold wave scratch offset for entire kernel |
Eugene Zelenko | a63528c | 2017-01-23 23:41:16 +0000 | [diff] [blame] | 74 | // execution, or std::numeric_limits<uint16_t>::max() if the register is not |
| 75 | // used or not known. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 76 | uint16_t DebuggerWavefrontPrivateSegmentOffsetSGPR = |
| 77 | std::numeric_limits<uint16_t>::max(); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 78 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 79 | // Fixed SGPR number of the first 4 SGPRs used to hold scratch V# for entire |
Eugene Zelenko | a63528c | 2017-01-23 23:41:16 +0000 | [diff] [blame] | 80 | // kernel execution, or std::numeric_limits<uint16_t>::max() if the register |
| 81 | // is not used or not known. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 82 | uint16_t DebuggerPrivateSegmentBufferSGPR = |
| 83 | std::numeric_limits<uint16_t>::max(); |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 84 | |
Matt Arsenault | 0989d51 | 2014-06-26 17:22:30 +0000 | [diff] [blame] | 85 | // Bonus information for debugging. |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 86 | bool VCCUsed = false; |
| 87 | uint64_t CodeLen = 0; |
| 88 | |
| 89 | SIProgramInfo() = default; |
Matt Arsenault | 89cc49f | 2013-12-05 05:15:35 +0000 | [diff] [blame] | 90 | }; |
| 91 | |
Matt Arsenault | d32dbb6 | 2014-07-13 03:06:43 +0000 | [diff] [blame] | 92 | void getSIProgramInfo(SIProgramInfo &Out, const MachineFunction &MF) const; |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame^] | 93 | void getAmdKernelCode(amd_kernel_code_t &Out, const SIProgramInfo &KernelInfo, |
| 94 | const MachineFunction &MF) const; |
Matt Arsenault | d32dbb6 | 2014-07-13 03:06:43 +0000 | [diff] [blame] | 95 | void findNumUsedRegistersSI(const MachineFunction &MF, |
Matt Arsenault | 89cc49f | 2013-12-05 05:15:35 +0000 | [diff] [blame] | 96 | unsigned &NumSGPR, |
| 97 | unsigned &NumVGPR) const; |
| 98 | |
| 99 | /// \brief Emit register usage information so that the GPU driver |
| 100 | /// can correctly setup the GPU state. |
Matt Arsenault | d32dbb6 | 2014-07-13 03:06:43 +0000 | [diff] [blame] | 101 | void EmitProgramInfoR600(const MachineFunction &MF); |
| 102 | void EmitProgramInfoSI(const MachineFunction &MF, const SIProgramInfo &KernelInfo); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | |
| 104 | public: |
David Blaikie | 9459832 | 2015-01-18 20:29:04 +0000 | [diff] [blame] | 105 | explicit AMDGPUAsmPrinter(TargetMachine &TM, |
| 106 | std::unique_ptr<MCStreamer> Streamer); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 107 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 108 | StringRef getPassName() const override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 109 | |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 110 | const MCSubtargetInfo* getSTI() const; |
| 111 | |
| 112 | AMDGPUTargetStreamer& getTargetStreamer() const; |
| 113 | |
| 114 | bool runOnMachineFunction(MachineFunction &MF) override; |
| 115 | |
Matt Arsenault | 11f7402 | 2016-10-06 17:19:11 +0000 | [diff] [blame] | 116 | /// \brief Wrapper for MCInstLowering.lowerOperand() for the tblgen'erated |
| 117 | /// pseudo lowering. |
| 118 | bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const; |
| 119 | |
Yaxun Liu | 8f844f3 | 2017-02-07 00:43:21 +0000 | [diff] [blame] | 120 | /// \brief Lower the specified LLVM Constant to an MCExpr. |
| 121 | /// The AsmPrinter::lowerConstantof does not know how to lower |
| 122 | /// addrspacecast, therefore they should be lowered by this function. |
| 123 | const MCExpr *lowerConstant(const Constant *CV) override; |
| 124 | |
Matt Arsenault | 11f7402 | 2016-10-06 17:19:11 +0000 | [diff] [blame] | 125 | /// \brief tblgen'erated driver function for lowering simple MI->MC pseudo |
| 126 | /// instructions. |
| 127 | bool emitPseudoExpansionLowering(MCStreamer &OutStreamer, |
| 128 | const MachineInstr *MI); |
| 129 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 130 | /// Implemented in AMDGPUMCInstLower.cpp |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 131 | void EmitInstruction(const MachineInstr *MI) override; |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 132 | |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 133 | void EmitFunctionBodyStart() override; |
| 134 | |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 135 | void EmitFunctionEntryLabel() override; |
| 136 | |
Tom Stellard | e3b5aea | 2015-12-02 17:00:42 +0000 | [diff] [blame] | 137 | void EmitGlobalVariable(const GlobalVariable *GV) override; |
| 138 | |
Tom Stellard | f421837 | 2016-01-12 17:18:17 +0000 | [diff] [blame] | 139 | void EmitStartOfAsmFile(Module &M) override; |
| 140 | |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 141 | void EmitEndOfAsmFile(Module &M) override; |
| 142 | |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 143 | bool isBlockOnlyReachableByFallthrough( |
| 144 | const MachineBasicBlock *MBB) const override; |
| 145 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 146 | bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo, |
| 147 | unsigned AsmVariant, const char *ExtraCode, |
Tom Stellard | 80e169a | 2015-04-08 02:07:05 +0000 | [diff] [blame] | 148 | raw_ostream &O) override; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 149 | |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 150 | protected: |
Tom Stellard | ed69925 | 2013-10-12 05:02:51 +0000 | [diff] [blame] | 151 | std::vector<std::string> DisasmLines, HexLines; |
| 152 | size_t DisasmLineMaxLen; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 153 | }; |
| 154 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 155 | } // end namespace llvm |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 156 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 157 | #endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H |