blob: be476e3f14d1c32fde9853a8759e020b36ac9959 [file] [log] [blame]
Matt Arsenaultd82c1832013-11-10 01:03:59 +00001//===-- AMDGPUAsmPrinter.h - Print AMDGPU assembly code ---------*- C++ -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU Assembly printer class.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +000018#include "AMDKernelCodeT.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000019#include "llvm/ADT/StringRef.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/AsmPrinter.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000021#include <cstddef>
22#include <cstdint>
23#include <limits>
24#include <memory>
25#include <string>
Tom Stellarded699252013-10-12 05:02:51 +000026#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28namespace llvm {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000029
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +000030class AMDGPUTargetStreamer;
Matt Arsenault11f74022016-10-06 17:19:11 +000031class MCOperand;
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000033class AMDGPUAsmPrinter final : public AsmPrinter {
Matt Arsenault89cc49f2013-12-05 05:15:35 +000034private:
35 struct SIProgramInfo {
Matt Arsenault0989d512014-06-26 17:22:30 +000036 // Fields set in PGM_RSRC1 pm4 packet.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000037 uint32_t VGPRBlocks = 0;
38 uint32_t SGPRBlocks = 0;
39 uint32_t Priority = 0;
40 uint32_t FloatMode = 0;
41 uint32_t Priv = 0;
42 uint32_t DX10Clamp = 0;
43 uint32_t DebugMode = 0;
44 uint32_t IEEEMode = 0;
45 uint32_t ScratchSize = 0;
Matt Arsenault0989d512014-06-26 17:22:30 +000046
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000047 uint64_t ComputePGMRSrc1 = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000048
49 // Fields set in PGM_RSRC2 pm4 packet.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000050 uint32_t LDSBlocks = 0;
51 uint32_t ScratchBlocks = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000052
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000053 uint64_t ComputePGMRSrc2 = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000054
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000055 uint32_t NumVGPR = 0;
56 uint32_t NumSGPR = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000057 uint32_t LDSSize;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000058 bool FlatUsed = false;
Matt Arsenault3f981402014-09-15 15:41:53 +000059
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000060 // Number of SGPRs that meets number of waves per execution unit request.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000061 uint32_t NumSGPRsForWavesPerEU = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000062
63 // Number of VGPRs that meets number of waves per execution unit request.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000064 uint32_t NumVGPRsForWavesPerEU = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000065
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +000066 // If ReservedVGPRCount is 0 then must be 0. Otherwise, this is the first
67 // fixed VGPR number reserved.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000068 uint16_t ReservedVGPRFirst = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000069
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +000070 // The number of consecutive VGPRs reserved.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000071 uint16_t ReservedVGPRCount = 0;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +000072
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000073 // Fixed SGPR number used to hold wave scratch offset for entire kernel
Eugene Zelenkoa63528c2017-01-23 23:41:16 +000074 // execution, or std::numeric_limits<uint16_t>::max() if the register is not
75 // used or not known.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000076 uint16_t DebuggerWavefrontPrivateSegmentOffsetSGPR =
77 std::numeric_limits<uint16_t>::max();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000078
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000079 // Fixed SGPR number of the first 4 SGPRs used to hold scratch V# for entire
Eugene Zelenkoa63528c2017-01-23 23:41:16 +000080 // kernel execution, or std::numeric_limits<uint16_t>::max() if the register
81 // is not used or not known.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000082 uint16_t DebuggerPrivateSegmentBufferSGPR =
83 std::numeric_limits<uint16_t>::max();
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000084
Matt Arsenault0989d512014-06-26 17:22:30 +000085 // Bonus information for debugging.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000086 bool VCCUsed = false;
87 uint64_t CodeLen = 0;
88
89 SIProgramInfo() = default;
Matt Arsenault89cc49f2013-12-05 05:15:35 +000090 };
91
Matt Arsenaultd32dbb62014-07-13 03:06:43 +000092 void getSIProgramInfo(SIProgramInfo &Out, const MachineFunction &MF) const;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +000093 void getAmdKernelCode(amd_kernel_code_t &Out, const SIProgramInfo &KernelInfo,
94 const MachineFunction &MF) const;
Matt Arsenaultd32dbb62014-07-13 03:06:43 +000095 void findNumUsedRegistersSI(const MachineFunction &MF,
Matt Arsenault89cc49f2013-12-05 05:15:35 +000096 unsigned &NumSGPR,
97 unsigned &NumVGPR) const;
98
99 /// \brief Emit register usage information so that the GPU driver
100 /// can correctly setup the GPU state.
Matt Arsenaultd32dbb62014-07-13 03:06:43 +0000101 void EmitProgramInfoR600(const MachineFunction &MF);
102 void EmitProgramInfoSI(const MachineFunction &MF, const SIProgramInfo &KernelInfo);
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
104public:
David Blaikie94598322015-01-18 20:29:04 +0000105 explicit AMDGPUAsmPrinter(TargetMachine &TM,
106 std::unique_ptr<MCStreamer> Streamer);
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Mehdi Amini117296c2016-10-01 02:56:57 +0000108 StringRef getPassName() const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000109
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000110 const MCSubtargetInfo* getSTI() const;
111
112 AMDGPUTargetStreamer& getTargetStreamer() const;
113
114 bool runOnMachineFunction(MachineFunction &MF) override;
115
Matt Arsenault11f74022016-10-06 17:19:11 +0000116 /// \brief Wrapper for MCInstLowering.lowerOperand() for the tblgen'erated
117 /// pseudo lowering.
118 bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const;
119
Yaxun Liu8f844f32017-02-07 00:43:21 +0000120 /// \brief Lower the specified LLVM Constant to an MCExpr.
121 /// The AsmPrinter::lowerConstantof does not know how to lower
122 /// addrspacecast, therefore they should be lowered by this function.
123 const MCExpr *lowerConstant(const Constant *CV) override;
124
Matt Arsenault11f74022016-10-06 17:19:11 +0000125 /// \brief tblgen'erated driver function for lowering simple MI->MC pseudo
126 /// instructions.
127 bool emitPseudoExpansionLowering(MCStreamer &OutStreamer,
128 const MachineInstr *MI);
129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130 /// Implemented in AMDGPUMCInstLower.cpp
Craig Topper5656db42014-04-29 07:57:24 +0000131 void EmitInstruction(const MachineInstr *MI) override;
Tom Stellarded699252013-10-12 05:02:51 +0000132
Tom Stellardf151a452015-06-26 21:14:58 +0000133 void EmitFunctionBodyStart() override;
134
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000135 void EmitFunctionEntryLabel() override;
136
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000137 void EmitGlobalVariable(const GlobalVariable *GV) override;
138
Tom Stellardf4218372016-01-12 17:18:17 +0000139 void EmitStartOfAsmFile(Module &M) override;
140
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000141 void EmitEndOfAsmFile(Module &M) override;
142
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000143 bool isBlockOnlyReachableByFallthrough(
144 const MachineBasicBlock *MBB) const override;
145
Tom Stellardd7e6f132015-04-08 01:09:26 +0000146 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
147 unsigned AsmVariant, const char *ExtraCode,
Tom Stellard80e169a2015-04-08 02:07:05 +0000148 raw_ostream &O) override;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000149
Tom Stellarded699252013-10-12 05:02:51 +0000150protected:
Tom Stellarded699252013-10-12 05:02:51 +0000151 std::vector<std::string> DisasmLines, HexLines;
152 size_t DisasmLineMaxLen;
Tom Stellard75aadc22012-12-11 21:25:42 +0000153};
154
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000155} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000157#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H