blob: 8937ec200bd74cf8b59aed8ac1327eeddfede59d [file] [log] [blame]
Alex Bradburyb2e54722016-11-01 17:27:54 +00001//===-- RISCVTargetMachine.cpp - Define TargetMachine for RISCV -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Implements the info about RISCV target spec.
11//
12//===----------------------------------------------------------------------===//
13
Alex Bradbury89718422017-10-19 21:37:38 +000014#include "RISCV.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000015#include "RISCVTargetMachine.h"
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000016#include "RISCVTargetObjectFile.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000017#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000018#include "llvm/CodeGen/Passes.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000019#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
20#include "llvm/CodeGen/TargetPassConfig.h"
21#include "llvm/IR/LegacyPassManager.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000022#include "llvm/Support/FormattedStream.h"
23#include "llvm/Support/TargetRegistry.h"
24#include "llvm/Target/TargetOptions.h"
25using namespace llvm;
26
27extern "C" void LLVMInitializeRISCVTarget() {
28 RegisterTargetMachine<RISCVTargetMachine> X(getTheRISCV32Target());
29 RegisterTargetMachine<RISCVTargetMachine> Y(getTheRISCV64Target());
Alex Bradbury21aea512018-09-19 10:54:22 +000030 auto PR = PassRegistry::getPassRegistry();
31 initializeRISCVExpandPseudoPass(*PR);
Alex Bradburyb2e54722016-11-01 17:27:54 +000032}
33
34static std::string computeDataLayout(const Triple &TT) {
35 if (TT.isArch64Bit()) {
Mandeep Singh Grang47fbc592017-11-16 20:30:49 +000036 return "e-m:e-p:64:64-i64:64-i128:128-n64-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000037 } else {
38 assert(TT.isArch32Bit() && "only RV32 and RV64 are currently supported");
Alex Bradburye4f731b2017-02-14 05:20:20 +000039 return "e-m:e-p:32:32-i64:64-n32-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000040 }
41}
42
43static Reloc::Model getEffectiveRelocModel(const Triple &TT,
44 Optional<Reloc::Model> RM) {
45 if (!RM.hasValue())
46 return Reloc::Static;
47 return *RM;
48}
49
50RISCVTargetMachine::RISCVTargetMachine(const Target &T, const Triple &TT,
51 StringRef CPU, StringRef FS,
52 const TargetOptions &Options,
53 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +000054 Optional<CodeModel::Model> CM,
55 CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +000056 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options,
57 getEffectiveRelocModel(TT, RM),
David Greenca29c272018-12-07 12:10:23 +000058 getEffectiveCodeModel(CM, CodeModel::Small), OL),
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000059 TLOF(make_unique<RISCVELFTargetObjectFile>()),
Alex Bradbury89718422017-10-19 21:37:38 +000060 Subtarget(TT, CPU, FS, *this) {
Alex Bradburye4f731b2017-02-14 05:20:20 +000061 initAsmInfo();
62}
Alex Bradburyb2e54722016-11-01 17:27:54 +000063
Alex Bradbury89718422017-10-19 21:37:38 +000064namespace {
65class RISCVPassConfig : public TargetPassConfig {
66public:
67 RISCVPassConfig(RISCVTargetMachine &TM, PassManagerBase &PM)
68 : TargetPassConfig(TM, PM) {}
69
70 RISCVTargetMachine &getRISCVTargetMachine() const {
71 return getTM<RISCVTargetMachine>();
72 }
73
Alex Bradburydc790dd2018-06-13 11:58:46 +000074 void addIRPasses() override;
Alex Bradbury89718422017-10-19 21:37:38 +000075 bool addInstSelector() override;
Alex Bradbury315cd3a2018-01-10 21:05:07 +000076 void addPreEmitPass() override;
Alex Bradbury21aea512018-09-19 10:54:22 +000077 void addPreEmitPass2() override;
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +000078 void addPreRegAlloc() override;
Alex Bradbury89718422017-10-19 21:37:38 +000079};
80}
81
Alex Bradburyb2e54722016-11-01 17:27:54 +000082TargetPassConfig *RISCVTargetMachine::createPassConfig(PassManagerBase &PM) {
Alex Bradbury89718422017-10-19 21:37:38 +000083 return new RISCVPassConfig(*this, PM);
84}
85
Alex Bradburydc790dd2018-06-13 11:58:46 +000086void RISCVPassConfig::addIRPasses() {
87 addPass(createAtomicExpandPass());
88 TargetPassConfig::addIRPasses();
89}
90
Alex Bradbury89718422017-10-19 21:37:38 +000091bool RISCVPassConfig::addInstSelector() {
92 addPass(createRISCVISelDag(getRISCVTargetMachine()));
93
94 return false;
Alex Bradburyb2e54722016-11-01 17:27:54 +000095}
Alex Bradbury315cd3a2018-01-10 21:05:07 +000096
97void RISCVPassConfig::addPreEmitPass() { addPass(&BranchRelaxationPassID); }
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +000098
Alex Bradbury21aea512018-09-19 10:54:22 +000099void RISCVPassConfig::addPreEmitPass2() {
100 // Schedule the expansion of AMOs at the last possible moment, avoiding the
101 // possibility for other passes to break the requirements for forward
102 // progress in the LR/SC block.
103 addPass(createRISCVExpandPseudoPass());
104}
105
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +0000106void RISCVPassConfig::addPreRegAlloc() {
107 addPass(createRISCVMergeBaseOffsetOptPass());
108}