blob: 4e95e964097e4343f82072fca98205ab57a5a4ef [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000456 setOperationAction(ISD::MULHU, VT, Expand);
457 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
459 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
460 setOperationAction(ISD::UDIVREM, VT, Expand);
461 setOperationAction(ISD::SDIVREM, VT, Expand);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
463 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000464 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::CTPOP, VT, Expand);
466 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000468 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000469 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000470 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000471 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
472
473 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
474 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
475 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
476 setTruncStoreAction(VT, InnerVT, Expand);
477 }
478 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
479 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
480 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000481 }
482
Chris Lattner95c7adc2006-04-04 17:25:31 +0000483 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
484 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000486
Owen Anderson9f944592009-08-11 20:47:22 +0000487 setOperationAction(ISD::AND , MVT::v4i32, Legal);
488 setOperationAction(ISD::OR , MVT::v4i32, Legal);
489 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
490 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000491 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000492 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000493 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000494 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
495 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
496 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
497 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000498 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
499 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
500 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
501 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000502
Craig Topperabadc662012-04-20 06:31:50 +0000503 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
505 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
506 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000507
Owen Anderson9f944592009-08-11 20:47:22 +0000508 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000509 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000510
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000511 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000512 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
513 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
514 }
515
Owen Anderson9f944592009-08-11 20:47:22 +0000516 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
517 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
518 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
521 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000522
Owen Anderson9f944592009-08-11 20:47:22 +0000523 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
525 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
526 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000527
528 // Altivec does not contain unordered floating-point compare instructions
529 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000531 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000533
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000534 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000535 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000536 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000537
538 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
539 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
540 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
541 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
542 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
543
544 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
545
546 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
547 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
548
549 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
550 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
551
Hal Finkel732f0f72014-03-26 12:49:28 +0000552 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
553 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
554 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
555 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
557
Hal Finkel27774d92014-03-13 07:58:58 +0000558 // Share the Altivec comparison restrictions.
559 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
560 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000561 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
562 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
563
Hal Finkel9281c9a2014-03-26 18:26:30 +0000564 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
565 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
566
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000567 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
568
Hal Finkel19be5062014-03-29 05:29:01 +0000569 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000570
571 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
572 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000573
574 // VSX v2i64 only supports non-arithmetic operations.
575 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
576 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
577
Hal Finkelad801b72014-03-27 21:26:33 +0000578 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
579 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
580 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
581
Hal Finkel777c9dd2014-03-29 16:04:40 +0000582 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
583
Hal Finkel9281c9a2014-03-26 18:26:30 +0000584 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
585 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
586 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
587 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
588
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000589 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
590
Hal Finkel7279f4b2014-03-26 19:13:54 +0000591 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
592 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
593 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
594 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
595
Hal Finkel5c0d1452014-03-30 13:22:59 +0000596 // Vector operation legalization checks the result type of
597 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
598 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
599 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
600 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
601 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
602
Hal Finkela6c8b512014-03-26 16:12:58 +0000603 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000604 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000605 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000606
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000607 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000608 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000609 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
610 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000611
Eli Friedman7dfa7912011-08-29 18:23:02 +0000612 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
613 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000614 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
615 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000616
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000617 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000618 // Altivec instructions set fields to all zeros or all ones.
619 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000620
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000621 if (!isPPC64) {
622 // These libcalls are not available in 32-bit.
623 setLibcallName(RTLIB::SHL_I128, nullptr);
624 setLibcallName(RTLIB::SRL_I128, nullptr);
625 setLibcallName(RTLIB::SRA_I128, nullptr);
626 }
627
Evan Cheng39e90022012-07-02 22:39:56 +0000628 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000629 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000630 setExceptionPointerRegister(PPC::X3);
631 setExceptionSelectorRegister(PPC::X4);
632 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000633 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000634 setExceptionPointerRegister(PPC::R3);
635 setExceptionSelectorRegister(PPC::R4);
636 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000637
Chris Lattnerf4184352006-03-01 04:57:39 +0000638 // We have target-specific dag combine patterns for the following nodes:
639 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000640 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000641 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000642 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000643 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000644 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000645 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000646 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000647
Hal Finkel46043ed2014-03-01 21:36:57 +0000648 setTargetDAGCombine(ISD::SIGN_EXTEND);
649 setTargetDAGCombine(ISD::ZERO_EXTEND);
650 setTargetDAGCombine(ISD::ANY_EXTEND);
651
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000652 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000653 setTargetDAGCombine(ISD::TRUNCATE);
654 setTargetDAGCombine(ISD::SETCC);
655 setTargetDAGCombine(ISD::SELECT_CC);
656 }
657
Hal Finkel2e103312013-04-03 04:01:11 +0000658 // Use reciprocal estimates.
659 if (TM.Options.UnsafeFPMath) {
660 setTargetDAGCombine(ISD::FDIV);
661 setTargetDAGCombine(ISD::FSQRT);
662 }
663
Dale Johannesen10432e52007-10-19 00:59:18 +0000664 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000665 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000666 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000667 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
668 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000669 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
670 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000671 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
672 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
673 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
674 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
675 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000676 }
677
Hal Finkel940ab932014-02-28 00:27:01 +0000678 // With 32 condition bits, we don't need to sink (and duplicate) compares
679 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000680 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000681 setHasMultipleConditionRegisters();
682
Hal Finkel65298572011-10-17 18:53:03 +0000683 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000684 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000685 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000686
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000687 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000688 // Temporary workaround for the inability of PPC64 JIT to handle jump
689 // tables.
690 setSupportJumpTables(false);
691
Eli Friedman30a49e92011-08-03 21:06:02 +0000692 setInsertFencesForAtomic(true);
693
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000694 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000695 setSchedulingPreference(Sched::Source);
696 else
697 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000698
Chris Lattnerf22556d2005-08-16 17:14:42 +0000699 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000700
701 // The Freescale cores does better with aggressive inlining of memcpy and
702 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000703 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
704 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000705 MaxStoresPerMemset = 32;
706 MaxStoresPerMemsetOptSize = 16;
707 MaxStoresPerMemcpy = 32;
708 MaxStoresPerMemcpyOptSize = 8;
709 MaxStoresPerMemmove = 32;
710 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000711
712 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000713 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000714}
715
Hal Finkel262a2242013-09-12 23:20:06 +0000716/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
717/// the desired ByVal argument alignment.
718static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
719 unsigned MaxMaxAlign) {
720 if (MaxAlign == MaxMaxAlign)
721 return;
722 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
723 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
724 MaxAlign = 32;
725 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
726 MaxAlign = 16;
727 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
728 unsigned EltAlign = 0;
729 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
730 if (EltAlign > MaxAlign)
731 MaxAlign = EltAlign;
732 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
733 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 if (MaxAlign == MaxMaxAlign)
739 break;
740 }
741 }
742}
743
Dale Johannesencbde4c22008-02-28 22:31:51 +0000744/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
745/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000746unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000747 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000748 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000749 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000750
751 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000752 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000753 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
754 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
755 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000756 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000757}
758
Chris Lattner347ed8a2006-01-09 23:52:17 +0000759const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
760 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000761 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000762 case PPCISD::FSEL: return "PPCISD::FSEL";
763 case PPCISD::FCFID: return "PPCISD::FCFID";
764 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
765 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000766 case PPCISD::FRE: return "PPCISD::FRE";
767 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000768 case PPCISD::STFIWX: return "PPCISD::STFIWX";
769 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
770 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
771 case PPCISD::VPERM: return "PPCISD::VPERM";
772 case PPCISD::Hi: return "PPCISD::Hi";
773 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000774 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000775 case PPCISD::LOAD: return "PPCISD::LOAD";
776 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000777 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
778 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
779 case PPCISD::SRL: return "PPCISD::SRL";
780 case PPCISD::SRA: return "PPCISD::SRA";
781 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000782 case PPCISD::CALL: return "PPCISD::CALL";
783 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000785 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000786 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000787 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
788 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000789 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000790 case PPCISD::VCMP: return "PPCISD::VCMP";
791 case PPCISD::VCMPo: return "PPCISD::VCMPo";
792 case PPCISD::LBRX: return "PPCISD::LBRX";
793 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::LARX: return "PPCISD::LARX";
795 case PPCISD::STCX: return "PPCISD::STCX";
796 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000797 case PPCISD::BDNZ: return "PPCISD::BDNZ";
798 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000799 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000802 case PPCISD::CR6SET: return "PPCISD::CR6SET";
803 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000804 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
805 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
806 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000807 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000808 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
809 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000810 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000811 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
812 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
813 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000814 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
815 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
816 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
817 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
818 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000819 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000820 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000821 }
822}
823
Matt Arsenault758659232013-05-18 00:21:46 +0000824EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000825 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000826 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000827 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000828}
829
Chris Lattner4211ca92006-04-14 06:01:58 +0000830//===----------------------------------------------------------------------===//
831// Node matching predicates, for use by the tblgen matching code.
832//===----------------------------------------------------------------------===//
833
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000834/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000835static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000836 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000837 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000838 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000839 // Maybe this has already been legalized into the constant pool?
840 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000841 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000842 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000843 }
844 return false;
845}
846
Chris Lattnere8b83b42006-04-06 17:23:16 +0000847/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
848/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000849static bool isConstantOrUndef(int Op, int Val) {
850 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000851}
852
853/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
854/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000855/// The ShuffleKind distinguishes between big-endian operations with
856/// two different inputs (0), either-endian operations with two identical
857/// inputs (1), and little-endian operantion with two different inputs (2).
858/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
859bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000860 SelectionDAG &DAG) {
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000861 if (ShuffleKind == 0) {
862 if (DAG.getTarget().getDataLayout()->isLittleEndian())
863 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000864 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000865 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000866 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000867 } else if (ShuffleKind == 2) {
868 if (!DAG.getTarget().getDataLayout()->isLittleEndian())
869 return false;
870 for (unsigned i = 0; i != 16; ++i)
871 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
872 return false;
873 } else if (ShuffleKind == 1) {
874 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000875 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000876 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
877 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000878 return false;
879 }
Chris Lattner1d338192006-04-06 18:26:28 +0000880 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000881}
882
883/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
884/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000885/// The ShuffleKind distinguishes between big-endian operations with
886/// two different inputs (0), either-endian operations with two identical
887/// inputs (1), and little-endian operantion with two different inputs (2).
888/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
889bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000890 SelectionDAG &DAG) {
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000891 if (ShuffleKind == 0) {
892 if (DAG.getTarget().getDataLayout()->isLittleEndian())
893 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000894 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000895 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
896 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000897 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000898 } else if (ShuffleKind == 2) {
899 if (!DAG.getTarget().getDataLayout()->isLittleEndian())
900 return false;
901 for (unsigned i = 0; i != 16; i += 2)
902 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
903 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
904 return false;
905 } else if (ShuffleKind == 1) {
906 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000907 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000908 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
909 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
910 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
911 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000912 return false;
913 }
Chris Lattner1d338192006-04-06 18:26:28 +0000914 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000915}
916
Chris Lattnerf38e0332006-04-06 22:02:42 +0000917/// isVMerge - Common function, used to match vmrg* shuffles.
918///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000919static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000920 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000921 if (N->getValueType(0) != MVT::v16i8)
922 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000923 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
924 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000925
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000926 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
927 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000928 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000929 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000930 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000931 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000932 return false;
933 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000934 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000935}
936
937/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000938/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000939/// The ShuffleKind distinguishes between big-endian merges with two
940/// different inputs (0), either-endian merges with two identical inputs (1),
941/// and little-endian merges with two different inputs (2). For the latter,
942/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000943bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000944 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000945 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000946 if (ShuffleKind == 1) // unary
947 return isVMerge(N, UnitSize, 0, 0);
948 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000949 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000950 else
951 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000952 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000953 if (ShuffleKind == 1) // unary
954 return isVMerge(N, UnitSize, 8, 8);
955 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000956 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000957 else
958 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000959 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000960}
961
962/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000963/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000964/// The ShuffleKind distinguishes between big-endian merges with two
965/// different inputs (0), either-endian merges with two identical inputs (1),
966/// and little-endian merges with two different inputs (2). For the latter,
967/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000968bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000969 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000970 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000971 if (ShuffleKind == 1) // unary
972 return isVMerge(N, UnitSize, 8, 8);
973 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000974 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000975 else
976 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000977 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000978 if (ShuffleKind == 1) // unary
979 return isVMerge(N, UnitSize, 0, 0);
980 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000981 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000982 else
983 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000984 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000985}
986
987
Chris Lattner1d338192006-04-06 18:26:28 +0000988/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
989/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000990int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000991 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000992 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000993
994 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000995
Chris Lattner1d338192006-04-06 18:26:28 +0000996 // Find the first non-undef value in the shuffle mask.
997 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000998 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000999 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001000
Chris Lattner1d338192006-04-06 18:26:28 +00001001 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001002
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001003 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001004 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001005 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001006 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001007
Bill Schmidtf910a062014-06-10 14:35:01 +00001008 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
1009
1010 ShiftAmt += i;
1011
1012 if (!isUnary) {
1013 // Check the rest of the elements to see if they are consecutive.
1014 for (++i; i != 16; ++i)
1015 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
1016 return -1;
1017 } else {
1018 // Check the rest of the elements to see if they are consecutive.
1019 for (++i; i != 16; ++i)
1020 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
1021 return -1;
1022 }
1023
1024 } else { // Big Endian
1025
1026 ShiftAmt -= i;
1027
1028 if (!isUnary) {
1029 // Check the rest of the elements to see if they are consecutive.
1030 for (++i; i != 16; ++i)
1031 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1032 return -1;
1033 } else {
1034 // Check the rest of the elements to see if they are consecutive.
1035 for (++i; i != 16; ++i)
1036 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1037 return -1;
1038 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001039 }
Chris Lattner1d338192006-04-06 18:26:28 +00001040 return ShiftAmt;
1041}
Chris Lattnerffc47562006-03-20 06:33:01 +00001042
1043/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1044/// specifies a splat of a single element that is suitable for input to
1045/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001047 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001048 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001049
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001050 // This is a splat operation if each element of the permute is the same, and
1051 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001052 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001053
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001054 // FIXME: Handle UNDEF elements too!
1055 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001056 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001057
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001058 // Check that the indices are consecutive, in the case of a multi-byte element
1059 // splatted with a v16i8 mask.
1060 for (unsigned i = 1; i != EltSize; ++i)
1061 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001062 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001063
Chris Lattner95c7adc2006-04-04 17:25:31 +00001064 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001065 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001066 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001067 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001068 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001069 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001070 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001071}
1072
Evan Cheng581d2792007-07-30 07:51:22 +00001073/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1074/// are -0.0.
1075bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001076 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1077
1078 APInt APVal, APUndef;
1079 unsigned BitSize;
1080 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001081
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001082 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001083 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001084 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001085
Evan Cheng581d2792007-07-30 07:51:22 +00001086 return false;
1087}
1088
Chris Lattnerffc47562006-03-20 06:33:01 +00001089/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1090/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001091unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1092 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001093 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1094 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001095 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1096 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1097 else
1098 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001099}
1100
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001101/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001102/// by using a vspltis[bhw] instruction of the specified element size, return
1103/// the constant being splatted. The ByteSize field indicates the number of
1104/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001106 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001107
1108 // If ByteSize of the splat is bigger than the element size of the
1109 // build_vector, then we have a case where we are checking for a splat where
1110 // multiple elements of the buildvector are folded together into a single
1111 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1112 unsigned EltSize = 16/N->getNumOperands();
1113 if (EltSize < ByteSize) {
1114 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001115 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001116 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001117
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001118 // See if all of the elements in the buildvector agree across.
1119 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1120 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1121 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001122 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001123
Scott Michelcf0da6c2009-02-17 22:15:04 +00001124
Craig Topper062a2ba2014-04-25 05:30:21 +00001125 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001126 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1127 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001128 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001129 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001130
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001131 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1132 // either constant or undef values that are identical for each chunk. See
1133 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001134
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001135 // Check to see if all of the leading entries are either 0 or -1. If
1136 // neither, then this won't fit into the immediate field.
1137 bool LeadingZero = true;
1138 bool LeadingOnes = true;
1139 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001140 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001141
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1143 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1144 }
1145 // Finally, check the least significant entry.
1146 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001147 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001148 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001149 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001150 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001151 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001152 }
1153 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001154 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001155 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001156 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001157 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001158 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001159 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001160
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001162 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001163
Chris Lattner2771e2c2006-03-25 06:12:06 +00001164 // Check to see if this buildvec has a single non-undef value in its elements.
1165 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1166 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001167 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001168 OpVal = N->getOperand(i);
1169 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001170 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001171 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001172
Craig Topper062a2ba2014-04-25 05:30:21 +00001173 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001174
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001175 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001176 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001177 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001178 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001179 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001180 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001181 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001182 }
1183
1184 // If the splat value is larger than the element value, then we can never do
1185 // this splat. The only case that we could fit the replicated bits into our
1186 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001187 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001188
Chris Lattner2771e2c2006-03-25 06:12:06 +00001189 // If the element value is larger than the splat value, cut it in half and
1190 // check to see if the two halves are equal. Continue doing this until we
1191 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1192 while (ValSizeInBytes > ByteSize) {
1193 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001194
Chris Lattner2771e2c2006-03-25 06:12:06 +00001195 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001196 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1197 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001198 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001199 }
1200
1201 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001202 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001203
Evan Chengb1ddc982006-03-26 09:52:32 +00001204 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001205 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001206
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001207 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001208 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001209 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001210 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001211}
1212
Chris Lattner4211ca92006-04-14 06:01:58 +00001213//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001214// Addressing Mode Selection
1215//===----------------------------------------------------------------------===//
1216
1217/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1218/// or 64-bit immediate, and if the value can be accurately represented as a
1219/// sign extension from a 16-bit value. If so, this returns true and the
1220/// immediate.
1221static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001222 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001223 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001224
Dan Gohmaneffb8942008-09-12 16:56:44 +00001225 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001226 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001227 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001228 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001229 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001230}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001231static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001232 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001233}
1234
1235
1236/// SelectAddressRegReg - Given the specified addressed, check to see if it
1237/// can be represented as an indexed [r+r] operation. Returns false if it
1238/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001239bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1240 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001241 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001242 short imm = 0;
1243 if (N.getOpcode() == ISD::ADD) {
1244 if (isIntS16Immediate(N.getOperand(1), imm))
1245 return false; // r+i
1246 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1247 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001248
Chris Lattnera801fced2006-11-08 02:15:41 +00001249 Base = N.getOperand(0);
1250 Index = N.getOperand(1);
1251 return true;
1252 } else if (N.getOpcode() == ISD::OR) {
1253 if (isIntS16Immediate(N.getOperand(1), imm))
1254 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001255
Chris Lattnera801fced2006-11-08 02:15:41 +00001256 // If this is an or of disjoint bitfields, we can codegen this as an add
1257 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1258 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001259 APInt LHSKnownZero, LHSKnownOne;
1260 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001261 DAG.computeKnownBits(N.getOperand(0),
1262 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001263
Dan Gohmanf19609a2008-02-27 01:23:58 +00001264 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001265 DAG.computeKnownBits(N.getOperand(1),
1266 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001267 // If all of the bits are known zero on the LHS or RHS, the add won't
1268 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001269 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001270 Base = N.getOperand(0);
1271 Index = N.getOperand(1);
1272 return true;
1273 }
1274 }
1275 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001276
Chris Lattnera801fced2006-11-08 02:15:41 +00001277 return false;
1278}
1279
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001280// If we happen to be doing an i64 load or store into a stack slot that has
1281// less than a 4-byte alignment, then the frame-index elimination may need to
1282// use an indexed load or store instruction (because the offset may not be a
1283// multiple of 4). The extra register needed to hold the offset comes from the
1284// register scavenger, and it is possible that the scavenger will need to use
1285// an emergency spill slot. As a result, we need to make sure that a spill slot
1286// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1287// stack slot.
1288static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1289 // FIXME: This does not handle the LWA case.
1290 if (VT != MVT::i64)
1291 return;
1292
Hal Finkel7ab3db52013-07-10 15:29:01 +00001293 // NOTE: We'll exclude negative FIs here, which come from argument
1294 // lowering, because there are no known test cases triggering this problem
1295 // using packed structures (or similar). We can remove this exclusion if
1296 // we find such a test case. The reason why this is so test-case driven is
1297 // because this entire 'fixup' is only to prevent crashes (from the
1298 // register scavenger) on not-really-valid inputs. For example, if we have:
1299 // %a = alloca i1
1300 // %b = bitcast i1* %a to i64*
1301 // store i64* a, i64 b
1302 // then the store should really be marked as 'align 1', but is not. If it
1303 // were marked as 'align 1' then the indexed form would have been
1304 // instruction-selected initially, and the problem this 'fixup' is preventing
1305 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001306 if (FrameIdx < 0)
1307 return;
1308
1309 MachineFunction &MF = DAG.getMachineFunction();
1310 MachineFrameInfo *MFI = MF.getFrameInfo();
1311
1312 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1313 if (Align >= 4)
1314 return;
1315
1316 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1317 FuncInfo->setHasNonRISpills();
1318}
1319
Chris Lattnera801fced2006-11-08 02:15:41 +00001320/// Returns true if the address N can be represented by a base register plus
1321/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001322/// represented as reg+reg. If Aligned is true, only accept displacements
1323/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001324bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001325 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001326 SelectionDAG &DAG,
1327 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001328 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001329 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001330 // If this can be more profitably realized as r+r, fail.
1331 if (SelectAddressRegReg(N, Disp, Base, DAG))
1332 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001333
Chris Lattnera801fced2006-11-08 02:15:41 +00001334 if (N.getOpcode() == ISD::ADD) {
1335 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001336 if (isIntS16Immediate(N.getOperand(1), imm) &&
1337 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001338 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001339 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1340 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001341 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001342 } else {
1343 Base = N.getOperand(0);
1344 }
1345 return true; // [r+i]
1346 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1347 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001348 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001349 && "Cannot handle constant offsets yet!");
1350 Disp = N.getOperand(1).getOperand(0); // The global address.
1351 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001352 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001353 Disp.getOpcode() == ISD::TargetConstantPool ||
1354 Disp.getOpcode() == ISD::TargetJumpTable);
1355 Base = N.getOperand(0);
1356 return true; // [&g+r]
1357 }
1358 } else if (N.getOpcode() == ISD::OR) {
1359 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001360 if (isIntS16Immediate(N.getOperand(1), imm) &&
1361 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001362 // If this is an or of disjoint bitfields, we can codegen this as an add
1363 // (for better address arithmetic) if the LHS and RHS of the OR are
1364 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001365 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001366 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001367
Dan Gohmanf19609a2008-02-27 01:23:58 +00001368 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001369 // If all of the bits are known zero on the LHS or RHS, the add won't
1370 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001371 if (FrameIndexSDNode *FI =
1372 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1373 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1374 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1375 } else {
1376 Base = N.getOperand(0);
1377 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001378 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001379 return true;
1380 }
1381 }
1382 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1383 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001384
Chris Lattnera801fced2006-11-08 02:15:41 +00001385 // If this address fits entirely in a 16-bit sext immediate field, codegen
1386 // this as "d, 0"
1387 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001388 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001389 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001390 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001391 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001392 return true;
1393 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001394
1395 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001396 if ((CN->getValueType(0) == MVT::i32 ||
1397 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1398 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001399 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001400
Chris Lattnera801fced2006-11-08 02:15:41 +00001401 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001402 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001403
Owen Anderson9f944592009-08-11 20:47:22 +00001404 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1405 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001406 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001407 return true;
1408 }
1409 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001410
Chris Lattnera801fced2006-11-08 02:15:41 +00001411 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001412 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001413 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001414 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1415 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001416 Base = N;
1417 return true; // [r+0]
1418}
1419
1420/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1421/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001422bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1423 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001424 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001425 // Check to see if we can easily represent this as an [r+r] address. This
1426 // will fail if it thinks that the address is more profitably represented as
1427 // reg+imm, e.g. where imm = 0.
1428 if (SelectAddressRegReg(N, Base, Index, DAG))
1429 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001430
Chris Lattnera801fced2006-11-08 02:15:41 +00001431 // If the operand is an addition, always emit this as [r+r], since this is
1432 // better (for code size, and execution, as the memop does the add for free)
1433 // than emitting an explicit add.
1434 if (N.getOpcode() == ISD::ADD) {
1435 Base = N.getOperand(0);
1436 Index = N.getOperand(1);
1437 return true;
1438 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001439
Chris Lattnera801fced2006-11-08 02:15:41 +00001440 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001441 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001442 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001443 Index = N;
1444 return true;
1445}
1446
Chris Lattnera801fced2006-11-08 02:15:41 +00001447/// getPreIndexedAddressParts - returns true by value, base pointer and
1448/// offset pointer and addressing mode by reference if the node's address
1449/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001450bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1451 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001452 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001453 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001454 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001455
Ulrich Weigande90b0222013-03-22 14:58:48 +00001456 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001457 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001458 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001459 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001460 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1461 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001462 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001463 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001464 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001465 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001466 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001467 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001468 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001469 } else
1470 return false;
1471
Chris Lattner68371252006-11-14 01:38:31 +00001472 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001473 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001474 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001475
Ulrich Weigande90b0222013-03-22 14:58:48 +00001476 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1477
1478 // Common code will reject creating a pre-inc form if the base pointer
1479 // is a frame index, or if N is a store and the base pointer is either
1480 // the same as or a predecessor of the value being stored. Check for
1481 // those situations here, and try with swapped Base/Offset instead.
1482 bool Swap = false;
1483
1484 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1485 Swap = true;
1486 else if (!isLoad) {
1487 SDValue Val = cast<StoreSDNode>(N)->getValue();
1488 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1489 Swap = true;
1490 }
1491
1492 if (Swap)
1493 std::swap(Base, Offset);
1494
Hal Finkelca542be2012-06-20 15:43:03 +00001495 AM = ISD::PRE_INC;
1496 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001497 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001498
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001499 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001500 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001501 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001502 return false;
1503 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001504 // LDU/STU need an address with at least 4-byte alignment.
1505 if (Alignment < 4)
1506 return false;
1507
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001508 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001509 return false;
1510 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001511
Chris Lattnerb314b152006-11-11 00:08:42 +00001512 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001513 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1514 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001515 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001516 LD->getExtensionType() == ISD::SEXTLOAD &&
1517 isa<ConstantSDNode>(Offset))
1518 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001519 }
1520
Chris Lattnerce645542006-11-10 02:08:47 +00001521 AM = ISD::PRE_INC;
1522 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001523}
1524
1525//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001526// LowerOperation implementation
1527//===----------------------------------------------------------------------===//
1528
Chris Lattneredb9d842010-11-15 02:46:57 +00001529/// GetLabelAccessInfo - Return true if we should reference labels using a
1530/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1531static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001532 unsigned &LoOpFlags,
1533 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001534 HiOpFlags = PPCII::MO_HA;
1535 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001536
Hal Finkel3ee2af72014-07-18 23:29:49 +00001537 // Don't use the pic base if not in PIC relocation model.
1538 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1539
Chris Lattnerdd6df842010-11-15 03:13:19 +00001540 if (isPIC) {
1541 HiOpFlags |= PPCII::MO_PIC_FLAG;
1542 LoOpFlags |= PPCII::MO_PIC_FLAG;
1543 }
1544
1545 // If this is a reference to a global value that requires a non-lazy-ptr, make
1546 // sure that instruction lowering adds it.
1547 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1548 HiOpFlags |= PPCII::MO_NLP_FLAG;
1549 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001550
Chris Lattnerdd6df842010-11-15 03:13:19 +00001551 if (GV->hasHiddenVisibility()) {
1552 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1553 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1554 }
1555 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001556
Chris Lattneredb9d842010-11-15 02:46:57 +00001557 return isPIC;
1558}
1559
1560static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1561 SelectionDAG &DAG) {
1562 EVT PtrVT = HiPart.getValueType();
1563 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001564 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001565
1566 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1567 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001568
Chris Lattneredb9d842010-11-15 02:46:57 +00001569 // With PIC, the first instruction is actually "GR+hi(&G)".
1570 if (isPIC)
1571 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1572 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001573
Chris Lattneredb9d842010-11-15 02:46:57 +00001574 // Generate non-pic code that has direct accesses to the constant pool.
1575 // The address of the global is just (hi(&g)+lo(&g)).
1576 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1577}
1578
Scott Michelcf0da6c2009-02-17 22:15:04 +00001579SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001580 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001581 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001582 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001583 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001584
Roman Divackyace47072012-08-24 16:26:02 +00001585 // 64-bit SVR4 ABI code is always position-independent.
1586 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001587 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001588 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001589 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001590 DAG.getRegister(PPC::X2, MVT::i64));
1591 }
1592
Chris Lattneredb9d842010-11-15 02:46:57 +00001593 unsigned MOHiFlag, MOLoFlag;
1594 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001595
1596 if (isPIC && Subtarget.isSVR4ABI()) {
1597 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1598 PPCII::MO_PIC_FLAG);
1599 SDLoc DL(CP);
1600 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1601 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1602 }
1603
Chris Lattneredb9d842010-11-15 02:46:57 +00001604 SDValue CPIHi =
1605 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1606 SDValue CPILo =
1607 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1608 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001609}
1610
Dan Gohman21cea8a2010-04-17 15:26:15 +00001611SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001612 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001613 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001614
Roman Divackyace47072012-08-24 16:26:02 +00001615 // 64-bit SVR4 ABI code is always position-independent.
1616 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001617 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001618 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001619 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001620 DAG.getRegister(PPC::X2, MVT::i64));
1621 }
1622
Chris Lattneredb9d842010-11-15 02:46:57 +00001623 unsigned MOHiFlag, MOLoFlag;
1624 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001625
1626 if (isPIC && Subtarget.isSVR4ABI()) {
1627 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1628 PPCII::MO_PIC_FLAG);
1629 SDLoc DL(GA);
1630 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1631 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1632 }
1633
Chris Lattneredb9d842010-11-15 02:46:57 +00001634 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1635 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1636 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001637}
1638
Dan Gohman21cea8a2010-04-17 15:26:15 +00001639SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1640 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001641 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001642
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001643 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001644
Chris Lattneredb9d842010-11-15 02:46:57 +00001645 unsigned MOHiFlag, MOLoFlag;
1646 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001647 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1648 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001649 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1650}
1651
Roman Divackye3f15c982012-06-04 17:36:38 +00001652SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1653 SelectionDAG &DAG) const {
1654
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001655 // FIXME: TLS addresses currently use medium model code sequences,
1656 // which is the most useful form. Eventually support for small and
1657 // large models could be added if users need it, at the cost of
1658 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001659 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001660 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001661 const GlobalValue *GV = GA->getGlobal();
1662 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001663 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001664
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001665 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001666
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001667 if (Model == TLSModel::LocalExec) {
1668 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001669 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001670 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001671 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001672 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1673 is64bit ? MVT::i64 : MVT::i32);
1674 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1675 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1676 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001677
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001678 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001679 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001680 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1681 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001682 SDValue GOTPtr;
1683 if (is64bit) {
1684 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1685 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1686 PtrVT, GOTReg, TGA);
1687 } else
1688 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001689 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001690 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001691 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001692 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001693
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001694 if (Model == TLSModel::GeneralDynamic) {
1695 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001696 SDValue GOTPtr;
1697 if (is64bit) {
1698 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1699 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1700 GOTReg, TGA);
1701 } else {
1702 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1703 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001704 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001705 GOTPtr, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001706
1707 // We need a chain node, and don't have one handy. The underlying
1708 // call has no side effects, so using the function entry node
1709 // suffices.
1710 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001711 Chain = DAG.getCopyToReg(Chain, dl,
1712 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1713 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1714 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001715 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1716 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001717 // The return value from GET_TLS_ADDR really is in X3 already, but
1718 // some hacks are needed here to tie everything together. The extra
1719 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001720 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
1721 return DAG.getCopyFromReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, PtrVT);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001722 }
1723
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001724 if (Model == TLSModel::LocalDynamic) {
1725 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001726 SDValue GOTPtr;
1727 if (is64bit) {
1728 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1729 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1730 GOTReg, TGA);
1731 } else {
1732 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1733 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001734 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001735 GOTPtr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001736
1737 // We need a chain node, and don't have one handy. The underlying
1738 // call has no side effects, so using the function entry node
1739 // suffices.
1740 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001741 Chain = DAG.getCopyToReg(Chain, dl,
1742 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1743 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1744 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001745 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1746 PtrVT, ParmReg, TGA);
1747 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1748 // some hacks are needed here to tie everything together. The extra
1749 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001750 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001751 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001752 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001753 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1754 }
1755
1756 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001757}
1758
Chris Lattneredb9d842010-11-15 02:46:57 +00001759SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1760 SelectionDAG &DAG) const {
1761 EVT PtrVT = Op.getValueType();
1762 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001764 const GlobalValue *GV = GSDN->getGlobal();
1765
Chris Lattneredb9d842010-11-15 02:46:57 +00001766 // 64-bit SVR4 ABI code is always position-independent.
1767 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001768 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001769 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1770 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1771 DAG.getRegister(PPC::X2, MVT::i64));
1772 }
1773
Chris Lattnerdd6df842010-11-15 03:13:19 +00001774 unsigned MOHiFlag, MOLoFlag;
1775 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001776
Hal Finkel3ee2af72014-07-18 23:29:49 +00001777 if (isPIC && Subtarget.isSVR4ABI()) {
1778 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1779 GSDN->getOffset(),
1780 PPCII::MO_PIC_FLAG);
1781 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1782 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1783 }
1784
Chris Lattnerdd6df842010-11-15 03:13:19 +00001785 SDValue GAHi =
1786 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1787 SDValue GALo =
1788 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001789
Chris Lattnerdd6df842010-11-15 03:13:19 +00001790 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001791
Chris Lattnerdd6df842010-11-15 03:13:19 +00001792 // If the global reference is actually to a non-lazy-pointer, we have to do an
1793 // extra load to get the address of the global.
1794 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1795 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001796 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001797 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001798}
1799
Dan Gohman21cea8a2010-04-17 15:26:15 +00001800SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001801 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001802 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001803
Hal Finkel777c9dd2014-03-29 16:04:40 +00001804 if (Op.getValueType() == MVT::v2i64) {
1805 // When the operands themselves are v2i64 values, we need to do something
1806 // special because VSX has no underlying comparison operations for these.
1807 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1808 // Equality can be handled by casting to the legal type for Altivec
1809 // comparisons, everything else needs to be expanded.
1810 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1811 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1812 DAG.getSetCC(dl, MVT::v4i32,
1813 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1814 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1815 CC));
1816 }
1817
1818 return SDValue();
1819 }
1820
1821 // We handle most of these in the usual way.
1822 return Op;
1823 }
1824
Chris Lattner4211ca92006-04-14 06:01:58 +00001825 // If we're comparing for equality to zero, expose the fact that this is
1826 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1827 // fold the new nodes.
1828 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1829 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001830 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001831 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001832 if (VT.bitsLT(MVT::i32)) {
1833 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001834 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001835 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001836 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001837 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1838 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001839 DAG.getConstant(Log2b, MVT::i32));
1840 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001841 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001842 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001843 // optimized. FIXME: revisit this when we can custom lower all setcc
1844 // optimizations.
1845 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001846 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001847 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001848
Chris Lattner4211ca92006-04-14 06:01:58 +00001849 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001850 // by xor'ing the rhs with the lhs, which is faster than setting a
1851 // condition register, reading it back out, and masking the correct bit. The
1852 // normal approach here uses sub to do this instead of xor. Using xor exposes
1853 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001854 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001855 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001856 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001857 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001858 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001859 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001860 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001861 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001862}
1863
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001864SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001865 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001866 SDNode *Node = Op.getNode();
1867 EVT VT = Node->getValueType(0);
1868 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1869 SDValue InChain = Node->getOperand(0);
1870 SDValue VAListPtr = Node->getOperand(1);
1871 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001872 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001873
Roman Divacky4394e682011-06-28 15:30:42 +00001874 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1875
1876 // gpr_index
1877 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1878 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001879 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001880 InChain = GprIndex.getValue(1);
1881
1882 if (VT == MVT::i64) {
1883 // Check if GprIndex is even
1884 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1885 DAG.getConstant(1, MVT::i32));
1886 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1887 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1888 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1889 DAG.getConstant(1, MVT::i32));
1890 // Align GprIndex to be even if it isn't
1891 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1892 GprIndex);
1893 }
1894
1895 // fpr index is 1 byte after gpr
1896 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1897 DAG.getConstant(1, MVT::i32));
1898
1899 // fpr
1900 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1901 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001902 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001903 InChain = FprIndex.getValue(1);
1904
1905 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1906 DAG.getConstant(8, MVT::i32));
1907
1908 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1909 DAG.getConstant(4, MVT::i32));
1910
1911 // areas
1912 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001913 MachinePointerInfo(), false, false,
1914 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001915 InChain = OverflowArea.getValue(1);
1916
1917 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001918 MachinePointerInfo(), false, false,
1919 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001920 InChain = RegSaveArea.getValue(1);
1921
1922 // select overflow_area if index > 8
1923 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1924 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1925
Roman Divacky4394e682011-06-28 15:30:42 +00001926 // adjustment constant gpr_index * 4/8
1927 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1928 VT.isInteger() ? GprIndex : FprIndex,
1929 DAG.getConstant(VT.isInteger() ? 4 : 8,
1930 MVT::i32));
1931
1932 // OurReg = RegSaveArea + RegConstant
1933 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1934 RegConstant);
1935
1936 // Floating types are 32 bytes into RegSaveArea
1937 if (VT.isFloatingPoint())
1938 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1939 DAG.getConstant(32, MVT::i32));
1940
1941 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1942 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1943 VT.isInteger() ? GprIndex : FprIndex,
1944 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1945 MVT::i32));
1946
1947 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1948 VT.isInteger() ? VAListPtr : FprPtr,
1949 MachinePointerInfo(SV),
1950 MVT::i8, false, false, 0);
1951
1952 // determine if we should load from reg_save_area or overflow_area
1953 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1954
1955 // increase overflow_area by 4/8 if gpr/fpr > 8
1956 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1957 DAG.getConstant(VT.isInteger() ? 4 : 8,
1958 MVT::i32));
1959
1960 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1961 OverflowAreaPlusN);
1962
1963 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1964 OverflowAreaPtr,
1965 MachinePointerInfo(),
1966 MVT::i32, false, false, 0);
1967
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001968 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001969 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001970}
1971
Roman Divackyc3825df2013-07-25 21:36:47 +00001972SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1973 const PPCSubtarget &Subtarget) const {
1974 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1975
1976 // We have to copy the entire va_list struct:
1977 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1978 return DAG.getMemcpy(Op.getOperand(0), Op,
1979 Op.getOperand(1), Op.getOperand(2),
1980 DAG.getConstant(12, MVT::i32), 8, false, true,
1981 MachinePointerInfo(), MachinePointerInfo());
1982}
1983
Duncan Sandsa0984362011-09-06 13:37:06 +00001984SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1985 SelectionDAG &DAG) const {
1986 return Op.getOperand(0);
1987}
1988
1989SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1990 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001991 SDValue Chain = Op.getOperand(0);
1992 SDValue Trmp = Op.getOperand(1); // trampoline
1993 SDValue FPtr = Op.getOperand(2); // nested function
1994 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001995 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001996
Owen Anderson53aa7a92009-08-10 22:56:29 +00001997 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001998 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001999 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002000 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002001 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002002
Scott Michelcf0da6c2009-02-17 22:15:04 +00002003 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002004 TargetLowering::ArgListEntry Entry;
2005
2006 Entry.Ty = IntPtrTy;
2007 Entry.Node = Trmp; Args.push_back(Entry);
2008
2009 // TrampSize == (isPPC64 ? 48 : 40);
2010 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002011 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002012 Args.push_back(Entry);
2013
2014 Entry.Node = FPtr; Args.push_back(Entry);
2015 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002016
Bill Wendling95e1af22008-09-17 00:30:57 +00002017 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002018 TargetLowering::CallLoweringInfo CLI(DAG);
2019 CLI.setDebugLoc(dl).setChain(Chain)
2020 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002021 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2022 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002023
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002024 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002025 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002026}
2027
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002028SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002029 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002030 MachineFunction &MF = DAG.getMachineFunction();
2031 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2032
Andrew Trickef9de2a2013-05-25 02:42:55 +00002033 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002034
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002035 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002036 // vastart just stores the address of the VarArgsFrameIndex slot into the
2037 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002038 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002039 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002040 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002041 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2042 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002043 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002044 }
2045
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002046 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002047 // We suppose the given va_list is already allocated.
2048 //
2049 // typedef struct {
2050 // char gpr; /* index into the array of 8 GPRs
2051 // * stored in the register save area
2052 // * gpr=0 corresponds to r3,
2053 // * gpr=1 to r4, etc.
2054 // */
2055 // char fpr; /* index into the array of 8 FPRs
2056 // * stored in the register save area
2057 // * fpr=0 corresponds to f1,
2058 // * fpr=1 to f2, etc.
2059 // */
2060 // char *overflow_arg_area;
2061 // /* location on stack that holds
2062 // * the next overflow argument
2063 // */
2064 // char *reg_save_area;
2065 // /* where r3:r10 and f1:f8 (if saved)
2066 // * are stored
2067 // */
2068 // } va_list[1];
2069
2070
Dan Gohman31ae5862010-04-17 14:41:14 +00002071 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2072 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002073
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002074
Owen Anderson53aa7a92009-08-10 22:56:29 +00002075 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002076
Dan Gohman31ae5862010-04-17 14:41:14 +00002077 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2078 PtrVT);
2079 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2080 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002081
Duncan Sands13237ac2008-06-06 12:08:01 +00002082 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002083 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002084
Duncan Sands13237ac2008-06-06 12:08:01 +00002085 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002086 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002087
2088 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002089 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002090
Dan Gohman2d489b52008-02-06 22:27:42 +00002091 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002092
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002093 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002094 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002095 Op.getOperand(1),
2096 MachinePointerInfo(SV),
2097 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002098 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002099 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002100 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002101
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002102 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002103 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002104 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2105 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002106 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002107 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002108 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002109
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002110 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002111 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002112 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2113 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002114 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002115 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002116 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002117
2118 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002119 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2120 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002121 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002122
Chris Lattner4211ca92006-04-14 06:01:58 +00002123}
2124
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002125#include "PPCGenCallingConv.inc"
2126
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002127// Function whose sole purpose is to kill compiler warnings
2128// stemming from unused functions included from PPCGenCallingConv.inc.
2129CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002130 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002131}
2132
Bill Schmidt230b4512013-06-12 16:39:22 +00002133bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2134 CCValAssign::LocInfo &LocInfo,
2135 ISD::ArgFlagsTy &ArgFlags,
2136 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002137 return true;
2138}
2139
Bill Schmidt230b4512013-06-12 16:39:22 +00002140bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2141 MVT &LocVT,
2142 CCValAssign::LocInfo &LocInfo,
2143 ISD::ArgFlagsTy &ArgFlags,
2144 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002145 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002146 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2147 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2148 };
2149 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002150
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002151 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2152
2153 // Skip one register if the first unallocated register has an even register
2154 // number and there are still argument registers available which have not been
2155 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2156 // need to skip a register if RegNum is odd.
2157 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2158 State.AllocateReg(ArgRegs[RegNum]);
2159 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002160
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002161 // Always return false here, as this function only makes sure that the first
2162 // unallocated register has an odd register number and does not actually
2163 // allocate a register for the current argument.
2164 return false;
2165}
2166
Bill Schmidt230b4512013-06-12 16:39:22 +00002167bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2168 MVT &LocVT,
2169 CCValAssign::LocInfo &LocInfo,
2170 ISD::ArgFlagsTy &ArgFlags,
2171 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002172 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002173 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2174 PPC::F8
2175 };
2176
2177 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002178
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002179 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2180
2181 // If there is only one Floating-point register left we need to put both f64
2182 // values of a split ppc_fp128 value on the stack.
2183 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2184 State.AllocateReg(ArgRegs[RegNum]);
2185 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002186
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002187 // Always return false here, as this function only makes sure that the two f64
2188 // values a ppc_fp128 value is split into are both passed in registers or both
2189 // passed on the stack and does not actually allocate a register for the
2190 // current argument.
2191 return false;
2192}
2193
Chris Lattner43df5b32007-02-25 05:34:32 +00002194/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002195/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002196static const MCPhysReg *GetFPR() {
2197 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002198 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002199 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002200 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002201
Chris Lattner43df5b32007-02-25 05:34:32 +00002202 return FPR;
2203}
2204
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002205/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2206/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002207static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002208 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002209 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002210 if (Flags.isByVal())
2211 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002212
2213 // Round up to multiples of the pointer size, except for array members,
2214 // which are always packed.
2215 if (!Flags.isInConsecutiveRegs())
2216 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002217
2218 return ArgSize;
2219}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002220
2221/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2222/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002223static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2224 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002225 unsigned PtrByteSize) {
2226 unsigned Align = PtrByteSize;
2227
2228 // Altivec parameters are padded to a 16 byte boundary.
2229 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2230 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2231 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2232 Align = 16;
2233
2234 // ByVal parameters are aligned as requested.
2235 if (Flags.isByVal()) {
2236 unsigned BVAlign = Flags.getByValAlign();
2237 if (BVAlign > PtrByteSize) {
2238 if (BVAlign % PtrByteSize != 0)
2239 llvm_unreachable(
2240 "ByVal alignment is not a multiple of the pointer size");
2241
2242 Align = BVAlign;
2243 }
2244 }
2245
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002246 // Array members are always packed to their original alignment.
2247 if (Flags.isInConsecutiveRegs()) {
2248 // If the array member was split into multiple registers, the first
2249 // needs to be aligned to the size of the full type. (Except for
2250 // ppcf128, which is only aligned as its f64 components.)
2251 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2252 Align = OrigVT.getStoreSize();
2253 else
2254 Align = ArgVT.getStoreSize();
2255 }
2256
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002257 return Align;
2258}
2259
Ulrich Weigand8658f172014-07-20 23:43:15 +00002260/// CalculateStackSlotUsed - Return whether this argument will use its
2261/// stack slot (instead of being passed in registers). ArgOffset,
2262/// AvailableFPRs, and AvailableVRs must hold the current argument
2263/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002264static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2265 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002266 unsigned PtrByteSize,
2267 unsigned LinkageSize,
2268 unsigned ParamAreaSize,
2269 unsigned &ArgOffset,
2270 unsigned &AvailableFPRs,
2271 unsigned &AvailableVRs) {
2272 bool UseMemory = false;
2273
2274 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002275 unsigned Align =
2276 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002277 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2278 // If there's no space left in the argument save area, we must
2279 // use memory (this check also catches zero-sized arguments).
2280 if (ArgOffset >= LinkageSize + ParamAreaSize)
2281 UseMemory = true;
2282
2283 // Allocate argument on the stack.
2284 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002285 if (Flags.isInConsecutiveRegsLast())
2286 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002287 // If we overran the argument save area, we must use memory
2288 // (this check catches arguments passed partially in memory)
2289 if (ArgOffset > LinkageSize + ParamAreaSize)
2290 UseMemory = true;
2291
2292 // However, if the argument is actually passed in an FPR or a VR,
2293 // we don't use memory after all.
2294 if (!Flags.isByVal()) {
2295 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2296 if (AvailableFPRs > 0) {
2297 --AvailableFPRs;
2298 return false;
2299 }
2300 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2301 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2302 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2303 if (AvailableVRs > 0) {
2304 --AvailableVRs;
2305 return false;
2306 }
2307 }
2308
2309 return UseMemory;
2310}
2311
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002312/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2313/// ensure minimum alignment required for target.
2314static unsigned EnsureStackAlignment(const TargetMachine &Target,
2315 unsigned NumBytes) {
2316 unsigned TargetAlign = Target.getFrameLowering()->getStackAlignment();
2317 unsigned AlignMask = TargetAlign - 1;
2318 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2319 return NumBytes;
2320}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002321
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002322SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002323PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002324 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002325 const SmallVectorImpl<ISD::InputArg>
2326 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002328 SmallVectorImpl<SDValue> &InVals)
2329 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002330 if (Subtarget.isSVR4ABI()) {
2331 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002332 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2333 dl, DAG, InVals);
2334 else
2335 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2336 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002337 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002338 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2339 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002340 }
2341}
2342
2343SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002344PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002345 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002346 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002347 const SmallVectorImpl<ISD::InputArg>
2348 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002349 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002350 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002352 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002353 // +-----------------------------------+
2354 // +--> | Back chain |
2355 // | +-----------------------------------+
2356 // | | Floating-point register save area |
2357 // | +-----------------------------------+
2358 // | | General register save area |
2359 // | +-----------------------------------+
2360 // | | CR save word |
2361 // | +-----------------------------------+
2362 // | | VRSAVE save word |
2363 // | +-----------------------------------+
2364 // | | Alignment padding |
2365 // | +-----------------------------------+
2366 // | | Vector register save area |
2367 // | +-----------------------------------+
2368 // | | Local variable space |
2369 // | +-----------------------------------+
2370 // | | Parameter list area |
2371 // | +-----------------------------------+
2372 // | | LR save word |
2373 // | +-----------------------------------+
2374 // SP--> +--- | Back chain |
2375 // +-----------------------------------+
2376 //
2377 // Specifications:
2378 // System V Application Binary Interface PowerPC Processor Supplement
2379 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002380
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 MachineFunction &MF = DAG.getMachineFunction();
2382 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002383 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002384
Owen Anderson53aa7a92009-08-10 22:56:29 +00002385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002386 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002387 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2388 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002389 unsigned PtrByteSize = 4;
2390
2391 // Assign locations to all of the incoming arguments.
2392 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002394 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395
2396 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002397 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002398 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002399
Bill Schmidtef17c142013-02-06 17:33:58 +00002400 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002401
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002402 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2403 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002404
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002405 // Arguments stored in registers.
2406 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002407 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002408 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Owen Anderson9f944592009-08-11 20:47:22 +00002410 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002412 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002413 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002414 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002415 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002417 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002418 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002419 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002420 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002421 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002422 RC = &PPC::VSFRCRegClass;
2423 else
2424 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002426 case MVT::v16i8:
2427 case MVT::v8i16:
2428 case MVT::v4i32:
2429 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002430 RC = &PPC::VRRCRegClass;
2431 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002432 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002433 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002434 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002435 break;
2436 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002437
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002438 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002439 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002440 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2441 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2442
2443 if (ValVT == MVT::i1)
2444 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002445
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002446 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 } else {
2448 // Argument stored in memory.
2449 assert(VA.isMemLoc());
2450
Hal Finkel940ab932014-02-28 00:27:01 +00002451 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002453 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002454
2455 // Create load nodes to retrieve arguments from the stack.
2456 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002457 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2458 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002459 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002460 }
2461 }
2462
2463 // Assign locations to all of the incoming aggregate by value arguments.
2464 // Aggregates passed by value are stored in the local variable space of the
2465 // caller's stack frame, right above the parameter list area.
2466 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002467 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002468 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002469
2470 // Reserve stack space for the allocations in CCInfo.
2471 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2472
Bill Schmidtef17c142013-02-06 17:33:58 +00002473 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474
2475 // Area that is at least reserved in the caller of this function.
2476 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002477 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002478
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479 // Set the size that is at least reserved in caller of this function. Tail
2480 // call optimized function's reserved stack space needs to be aligned so that
2481 // taking the difference between two stack areas will result in an aligned
2482 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002483 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2484 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002485
2486 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002487
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 // If the function takes variable number of arguments, make a frame index for
2489 // the start of the first vararg value... for expansion of llvm.va_start.
2490 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002491 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002492 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2493 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2494 };
2495 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2496
Craig Topper840beec2014-04-04 05:16:06 +00002497 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2499 PPC::F8
2500 };
2501 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2502
Dan Gohman31ae5862010-04-17 14:41:14 +00002503 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2504 NumGPArgRegs));
2505 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2506 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002507
2508 // Make room for NumGPArgRegs and NumFPArgRegs.
2509 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002510 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002511
Dan Gohman31ae5862010-04-17 14:41:14 +00002512 FuncInfo->setVarArgsStackOffset(
2513 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002514 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002515
Dan Gohman31ae5862010-04-17 14:41:14 +00002516 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2517 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002518
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002519 // The fixed integer arguments of a variadic function are stored to the
2520 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2521 // the result of va_next.
2522 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2523 // Get an existing live-in vreg, or add a new one.
2524 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2525 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002526 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002527
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002528 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002529 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2530 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002531 MemOps.push_back(Store);
2532 // Increment the address by four for the next argument to store
2533 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2534 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2535 }
2536
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002537 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2538 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002539 // The double arguments are stored to the VarArgsFrameIndex
2540 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002541 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2542 // Get an existing live-in vreg, or add a new one.
2543 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2544 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002545 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002546
Owen Anderson9f944592009-08-11 20:47:22 +00002547 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002548 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2549 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002550 MemOps.push_back(Store);
2551 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002552 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002553 PtrVT);
2554 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2555 }
2556 }
2557
2558 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002559 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002560
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002561 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002562}
2563
Bill Schmidt57d6de52012-10-23 15:51:16 +00002564// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2565// value to MVT::i64 and then truncate to the correct register size.
2566SDValue
2567PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2568 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002569 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002570 if (Flags.isSExt())
2571 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2572 DAG.getValueType(ObjectVT));
2573 else if (Flags.isZExt())
2574 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2575 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002576
Hal Finkel940ab932014-02-28 00:27:01 +00002577 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002578}
2579
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002580SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002581PPCTargetLowering::LowerFormalArguments_64SVR4(
2582 SDValue Chain,
2583 CallingConv::ID CallConv, bool isVarArg,
2584 const SmallVectorImpl<ISD::InputArg>
2585 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002586 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002587 SmallVectorImpl<SDValue> &InVals) const {
2588 // TODO: add description of PPC stack frame format, or at least some docs.
2589 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002590 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002591 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002592 MachineFunction &MF = DAG.getMachineFunction();
2593 MachineFrameInfo *MFI = MF.getFrameInfo();
2594 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2595
2596 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2597 // Potential tail calls could cause overwriting of argument stack slots.
2598 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2599 (CallConv == CallingConv::Fast));
2600 unsigned PtrByteSize = 8;
2601
Ulrich Weigand8658f172014-07-20 23:43:15 +00002602 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2603 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002604
Craig Topper840beec2014-04-04 05:16:06 +00002605 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002606 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2607 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2608 };
2609
Craig Topper840beec2014-04-04 05:16:06 +00002610 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002611
Craig Topper840beec2014-04-04 05:16:06 +00002612 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2614 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2615 };
Craig Topper840beec2014-04-04 05:16:06 +00002616 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002617 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2618 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2619 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002620
2621 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2622 const unsigned Num_FPR_Regs = 13;
2623 const unsigned Num_VR_Regs = array_lengthof(VR);
2624
Ulrich Weigand8658f172014-07-20 23:43:15 +00002625 // Do a first pass over the arguments to determine whether the ABI
2626 // guarantees that our caller has allocated the parameter save area
2627 // on its stack frame. In the ELFv1 ABI, this is always the case;
2628 // in the ELFv2 ABI, it is true if this is a vararg function or if
2629 // any parameter is located in a stack slot.
2630
2631 bool HasParameterArea = !isELFv2ABI || isVarArg;
2632 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2633 unsigned NumBytes = LinkageSize;
2634 unsigned AvailableFPRs = Num_FPR_Regs;
2635 unsigned AvailableVRs = Num_VR_Regs;
2636 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002637 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002638 PtrByteSize, LinkageSize, ParamAreaSize,
2639 NumBytes, AvailableFPRs, AvailableVRs))
2640 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002641
2642 // Add DAG nodes to load the arguments or copy them out of registers. On
2643 // entry to a function on PPC, the arguments start after the linkage area,
2644 // although the first ones are often in registers.
2645
Ulrich Weigand8658f172014-07-20 23:43:15 +00002646 unsigned ArgOffset = LinkageSize;
2647 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002648 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002649 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002650 unsigned CurArgIdx = 0;
2651 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002652 SDValue ArgVal;
2653 bool needsLoad = false;
2654 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002655 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002656 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002657 unsigned ArgSize = ObjSize;
2658 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002659 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2660 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002661
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002662 /* Respect alignment of argument on the stack. */
2663 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002664 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002665 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002666 unsigned CurArgOffset = ArgOffset;
2667
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002668 /* Compute GPR index associated with argument offset. */
2669 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2670 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002671
2672 // FIXME the codegen can be much improved in some cases.
2673 // We do not have to keep everything in memory.
2674 if (Flags.isByVal()) {
2675 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2676 ObjSize = Flags.getByValSize();
2677 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002678 // Empty aggregate parameters do not take up registers. Examples:
2679 // struct { } a;
2680 // union { } b;
2681 // int c[0];
2682 // etc. However, we have to provide a place-holder in InVals, so
2683 // pretend we have an 8-byte item at the current address for that
2684 // purpose.
2685 if (!ObjSize) {
2686 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2687 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2688 InVals.push_back(FIN);
2689 continue;
2690 }
Hal Finkel262a2242013-09-12 23:20:06 +00002691
Ulrich Weigand24195972014-07-20 22:36:52 +00002692 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002693 // by the argument. If the argument is (fully or partially) on
2694 // the stack, or if the argument is fully in registers but the
2695 // caller has allocated the parameter save anyway, we can refer
2696 // directly to the caller's stack frame. Otherwise, create a
2697 // local copy in our own frame.
2698 int FI;
2699 if (HasParameterArea ||
2700 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Ulrich Weigand08760682014-08-01 14:35:58 +00002701 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002702 else
2703 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002704 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002705
Ulrich Weigand24195972014-07-20 22:36:52 +00002706 // Handle aggregates smaller than 8 bytes.
2707 if (ObjSize < PtrByteSize) {
2708 // The value of the object is its address, which differs from the
2709 // address of the enclosing doubleword on big-endian systems.
2710 SDValue Arg = FIN;
2711 if (!isLittleEndian) {
2712 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2713 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2714 }
2715 InVals.push_back(Arg);
2716
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002717 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002718 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002719 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002720 SDValue Store;
2721
2722 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2723 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2724 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002725 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002726 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002727 ObjType, false, false, 0);
2728 } else {
2729 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2730 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002731 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002732 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002733 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734 false, false, 0);
2735 }
2736
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002737 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002738 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002739 // Whether we copied from a register or not, advance the offset
2740 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002741 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002742 continue;
2743 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002744
Ulrich Weigand24195972014-07-20 22:36:52 +00002745 // The value of the object is its address, which is the address of
2746 // its first stack doubleword.
2747 InVals.push_back(FIN);
2748
2749 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002750 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002751 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002752 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002753
2754 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2755 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2756 SDValue Addr = FIN;
2757 if (j) {
2758 SDValue Off = DAG.getConstant(j, PtrVT);
2759 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002760 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002761 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2762 MachinePointerInfo(FuncArg, j),
2763 false, false, 0);
2764 MemOps.push_back(Store);
2765 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002766 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002767 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002768 continue;
2769 }
2770
2771 switch (ObjectVT.getSimpleVT().SimpleTy) {
2772 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002773 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002774 case MVT::i32:
2775 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002776 // These can be scalar arguments or elements of an integer array type
2777 // passed directly. Clang may use those instead of "byval" aggregate
2778 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002779 if (GPR_idx != Num_GPR_Regs) {
2780 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2781 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2782
Hal Finkel940ab932014-02-28 00:27:01 +00002783 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002784 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2785 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002786 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002787 } else {
2788 needsLoad = true;
2789 ArgSize = PtrByteSize;
2790 }
2791 ArgOffset += 8;
2792 break;
2793
2794 case MVT::f32:
2795 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002796 // These can be scalar arguments or elements of a float array type
2797 // passed directly. The latter are used to implement ELFv2 homogenous
2798 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002799 if (FPR_idx != Num_FPR_Regs) {
2800 unsigned VReg;
2801
2802 if (ObjectVT == MVT::f32)
2803 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2804 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002805 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002806 &PPC::VSFRCRegClass :
2807 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002808
2809 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2810 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002811 } else if (GPR_idx != Num_GPR_Regs) {
2812 // This can only ever happen in the presence of f32 array types,
2813 // since otherwise we never run out of FPRs before running out
2814 // of GPRs.
2815 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2816 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2817
2818 if (ObjectVT == MVT::f32) {
2819 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2820 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2821 DAG.getConstant(32, MVT::i32));
2822 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2823 }
2824
2825 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002826 } else {
2827 needsLoad = true;
2828 }
2829
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002830 // When passing an array of floats, the array occupies consecutive
2831 // space in the argument area; only round up to the next doubleword
2832 // at the end of the array. Otherwise, each float takes 8 bytes.
2833 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2834 ArgOffset += ArgSize;
2835 if (Flags.isInConsecutiveRegsLast())
2836 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002837 break;
2838 case MVT::v4f32:
2839 case MVT::v4i32:
2840 case MVT::v8i16:
2841 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002842 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002843 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002844 // These can be scalar arguments or elements of a vector array type
2845 // passed directly. The latter are used to implement ELFv2 homogenous
2846 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002847 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002848 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2849 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2850 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002851 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002852 ++VR_idx;
2853 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002854 needsLoad = true;
2855 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002856 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002857 break;
2858 }
2859
2860 // We need to load the argument to a virtual register if we determined
2861 // above that we ran out of physical registers of the appropriate type.
2862 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002863 if (ObjSize < ArgSize && !isLittleEndian)
2864 CurArgOffset += ArgSize - ObjSize;
2865 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002866 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2867 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2868 false, false, false, 0);
2869 }
2870
2871 InVals.push_back(ArgVal);
2872 }
2873
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002874 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002875 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002876 if (HasParameterArea)
2877 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2878 else
2879 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002880
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002881 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002882 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 // taking the difference between two stack areas will result in an aligned
2884 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002885 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2886 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002887
2888 // If the function takes variable number of arguments, make a frame index for
2889 // the start of the first vararg value... for expansion of llvm.va_start.
2890 if (isVarArg) {
2891 int Depth = ArgOffset;
2892
2893 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002894 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002895 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2896
2897 // If this function is vararg, store any remaining integer argument regs
2898 // to their spots on the stack so that they may be loaded by deferencing the
2899 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002900 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2901 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002902 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2903 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2904 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2905 MachinePointerInfo(), false, false, 0);
2906 MemOps.push_back(Store);
2907 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002908 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002909 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2910 }
2911 }
2912
2913 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002914 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002915
2916 return Chain;
2917}
2918
2919SDValue
2920PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002921 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002922 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002923 const SmallVectorImpl<ISD::InputArg>
2924 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002925 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002926 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002927 // TODO: add description of PPC stack frame format, or at least some docs.
2928 //
2929 MachineFunction &MF = DAG.getMachineFunction();
2930 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002931 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002932
Owen Anderson53aa7a92009-08-10 22:56:29 +00002933 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002934 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002935 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002936 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2937 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002938 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002939
Ulrich Weigand8658f172014-07-20 23:43:15 +00002940 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2941 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002942 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002943 // Area that is at least reserved in caller of this function.
2944 unsigned MinReservedArea = ArgOffset;
2945
Craig Topper840beec2014-04-04 05:16:06 +00002946 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002947 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2948 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2949 };
Craig Topper840beec2014-04-04 05:16:06 +00002950 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002951 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2952 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2953 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002954
Craig Topper840beec2014-04-04 05:16:06 +00002955 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002956
Craig Topper840beec2014-04-04 05:16:06 +00002957 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002958 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2959 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2960 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002961
Owen Andersone2f23a32007-09-07 04:06:50 +00002962 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002963 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002964 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002965
2966 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002967
Craig Topper840beec2014-04-04 05:16:06 +00002968 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002969
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002970 // In 32-bit non-varargs functions, the stack space for vectors is after the
2971 // stack space for non-vectors. We do not use this space unless we have
2972 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002973 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002974 // that out...for the pathological case, compute VecArgOffset as the
2975 // start of the vector parameter area. Computing VecArgOffset is the
2976 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002977 unsigned VecArgOffset = ArgOffset;
2978 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002979 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002980 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002981 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002982 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002983
Duncan Sandsd97eea32008-03-21 09:14:45 +00002984 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002985 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002986 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002987 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002988 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2989 VecArgOffset += ArgSize;
2990 continue;
2991 }
2992
Owen Anderson9f944592009-08-11 20:47:22 +00002993 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002994 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002995 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002996 case MVT::i32:
2997 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002998 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002999 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003000 case MVT::i64: // PPC64
3001 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003002 // FIXME: We are guaranteed to be !isPPC64 at this point.
3003 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003004 VecArgOffset += 8;
3005 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003006 case MVT::v4f32:
3007 case MVT::v4i32:
3008 case MVT::v8i16:
3009 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003010 // Nothing to do, we're only looking at Nonvector args here.
3011 break;
3012 }
3013 }
3014 }
3015 // We've found where the vector parameter area in memory is. Skip the
3016 // first 12 parameters; these don't use that memory.
3017 VecArgOffset = ((VecArgOffset+15)/16)*16;
3018 VecArgOffset += 12*16;
3019
Chris Lattner4302e8f2006-05-16 18:18:50 +00003020 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003021 // entry to a function on PPC, the arguments start after the linkage area,
3022 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003023
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003024 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003025 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003026 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003027 unsigned CurArgIdx = 0;
3028 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003029 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003030 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003031 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003032 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003033 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003034 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003035 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3036 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003037
Chris Lattner318f0d22006-05-16 18:51:52 +00003038 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003039
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003040 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003041 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3042 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003043 if (isVarArg || isPPC64) {
3044 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003045 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003046 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003047 PtrByteSize);
3048 } else nAltivecParamsAtEnd++;
3049 } else
3050 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003051 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003052 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003053 PtrByteSize);
3054
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003055 // FIXME the codegen can be much improved in some cases.
3056 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003057 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003058 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003059 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003060 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003061 // Objects of size 1 and 2 are right justified, everything else is
3062 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003063 if (ObjSize==1 || ObjSize==2) {
3064 CurArgOffset = CurArgOffset + (4 - ObjSize);
3065 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003066 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00003067 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003068 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003069 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003070 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003071 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003072 unsigned VReg;
3073 if (isPPC64)
3074 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3075 else
3076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003077 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003078 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003079 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003080 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003081 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003082 MemOps.push_back(Store);
3083 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003084 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003085
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003086 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003087
Dale Johannesen21a8f142008-03-08 01:41:42 +00003088 continue;
3089 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003090 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3091 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003092 // to memory. ArgOffset will be the address of the beginning
3093 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003094 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003095 unsigned VReg;
3096 if (isPPC64)
3097 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3098 else
3099 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003100 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003101 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003102 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003103 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003104 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003105 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003106 MemOps.push_back(Store);
3107 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003108 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003109 } else {
3110 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3111 break;
3112 }
3113 }
3114 continue;
3115 }
3116
Owen Anderson9f944592009-08-11 20:47:22 +00003117 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003118 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003119 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003120 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003121 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003122 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003123 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003124 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003125
3126 if (ObjectVT == MVT::i1)
3127 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3128
Bill Wendling968f32c2008-03-07 20:49:02 +00003129 ++GPR_idx;
3130 } else {
3131 needsLoad = true;
3132 ArgSize = PtrByteSize;
3133 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003134 // All int arguments reserve stack space in the Darwin ABI.
3135 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003136 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003137 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003138 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003139 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003140 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003141 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003142 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003143
Hal Finkel940ab932014-02-28 00:27:01 +00003144 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003145 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003146 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003147 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003148
Chris Lattnerec78cad2006-06-26 22:48:35 +00003149 ++GPR_idx;
3150 } else {
3151 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003152 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003153 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003154 // All int arguments reserve stack space in the Darwin ABI.
3155 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003156 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003157
Owen Anderson9f944592009-08-11 20:47:22 +00003158 case MVT::f32:
3159 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003160 // Every 4 bytes of argument space consumes one of the GPRs available for
3161 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003162 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003163 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003164 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003165 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003166 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003167 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003168 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003169
Owen Anderson9f944592009-08-11 20:47:22 +00003170 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003171 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003172 else
Devang Patelf3292b22011-02-21 23:21:26 +00003173 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003174
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003175 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003176 ++FPR_idx;
3177 } else {
3178 needsLoad = true;
3179 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003180
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003181 // All FP arguments reserve stack space in the Darwin ABI.
3182 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003183 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003184 case MVT::v4f32:
3185 case MVT::v4i32:
3186 case MVT::v8i16:
3187 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003188 // Note that vector arguments in registers don't reserve stack space,
3189 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003190 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003191 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003192 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003193 if (isVarArg) {
3194 while ((ArgOffset % 16) != 0) {
3195 ArgOffset += PtrByteSize;
3196 if (GPR_idx != Num_GPR_Regs)
3197 GPR_idx++;
3198 }
3199 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003200 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003201 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003202 ++VR_idx;
3203 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003204 if (!isVarArg && !isPPC64) {
3205 // Vectors go after all the nonvectors.
3206 CurArgOffset = VecArgOffset;
3207 VecArgOffset += 16;
3208 } else {
3209 // Vectors are aligned.
3210 ArgOffset = ((ArgOffset+15)/16)*16;
3211 CurArgOffset = ArgOffset;
3212 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003213 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003214 needsLoad = true;
3215 }
3216 break;
3217 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003218
Chris Lattner4302e8f2006-05-16 18:18:50 +00003219 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003220 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003221 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003222 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003223 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003224 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003225 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003226 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003227 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003228 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003229
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003230 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003231 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003232
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003233 // Allow for Altivec parameters at the end, if needed.
3234 if (nAltivecParamsAtEnd) {
3235 MinReservedArea = ((MinReservedArea+15)/16)*16;
3236 MinReservedArea += 16*nAltivecParamsAtEnd;
3237 }
3238
3239 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003240 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003241
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003242 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003243 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003244 // taking the difference between two stack areas will result in an aligned
3245 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003246 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3247 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003248
Chris Lattner4302e8f2006-05-16 18:18:50 +00003249 // If the function takes variable number of arguments, make a frame index for
3250 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003251 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003252 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003253
Dan Gohman31ae5862010-04-17 14:41:14 +00003254 FuncInfo->setVarArgsFrameIndex(
3255 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003256 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003257 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003258
Chris Lattner4302e8f2006-05-16 18:18:50 +00003259 // If this function is vararg, store any remaining integer argument regs
3260 // to their spots on the stack so that they may be loaded by deferencing the
3261 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003262 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003263 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003264
Chris Lattner2cca3852006-11-18 01:57:19 +00003265 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003266 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003267 else
Devang Patelf3292b22011-02-21 23:21:26 +00003268 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003269
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003270 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003271 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3272 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003273 MemOps.push_back(Store);
3274 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003275 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003276 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003277 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003278 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003279
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003280 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003281 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003282
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003283 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003284}
3285
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003286/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003287/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003288static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003289 unsigned ParamSize) {
3290
Dale Johannesen86dcae12009-11-24 01:09:07 +00003291 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003292
3293 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3294 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3295 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3296 // Remember only if the new adjustement is bigger.
3297 if (SPDiff < FI->getTailCallSPDelta())
3298 FI->setTailCallSPDelta(SPDiff);
3299
3300 return SPDiff;
3301}
3302
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003303/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3304/// for tail call optimization. Targets which want to do tail call
3305/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003306bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003307PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003308 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003309 bool isVarArg,
3310 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003311 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003312 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003313 return false;
3314
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003315 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003316 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003317 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003318
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003319 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003320 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003321 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3322 // Functions containing by val parameters are not supported.
3323 for (unsigned i = 0; i != Ins.size(); i++) {
3324 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3325 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003326 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003327
Alp Tokerf907b892013-12-05 05:44:44 +00003328 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003329 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3330 return true;
3331
3332 // At the moment we can only do local tail calls (in same module, hidden
3333 // or protected) if we are generating PIC.
3334 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3335 return G->getGlobal()->hasHiddenVisibility()
3336 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003337 }
3338
3339 return false;
3340}
3341
Chris Lattnereb755fc2006-05-17 19:00:46 +00003342/// isCallCompatibleAddress - Return the immediate to use if the specified
3343/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003344static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003345 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003346 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003347
Dan Gohmaneffb8942008-09-12 16:56:44 +00003348 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003349 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003350 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003351 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003352
Dan Gohmaneffb8942008-09-12 16:56:44 +00003353 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003354 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003355}
3356
Dan Gohmand78c4002008-05-13 00:00:25 +00003357namespace {
3358
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003359struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003360 SDValue Arg;
3361 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003362 int FrameIdx;
3363
3364 TailCallArgumentInfo() : FrameIdx(0) {}
3365};
3366
Dan Gohmand78c4002008-05-13 00:00:25 +00003367}
3368
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003369/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3370static void
3371StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003372 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003373 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3374 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003375 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003376 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003377 SDValue Arg = TailCallArgs[i].Arg;
3378 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003379 int FI = TailCallArgs[i].FrameIdx;
3380 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003381 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003382 MachinePointerInfo::getFixedStack(FI),
3383 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003384 }
3385}
3386
3387/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3388/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003389static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003390 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003391 SDValue Chain,
3392 SDValue OldRetAddr,
3393 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003394 int SPDiff,
3395 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003396 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003397 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003398 if (SPDiff) {
3399 // Calculate the new stack slot for the return address.
3400 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003401 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003402 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003403 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003404 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003405 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003406 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003407 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003408 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003409 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003410
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003411 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3412 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003413 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003414 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003415 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003416 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003417 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003418 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3419 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003420 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003421 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003422 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003423 }
3424 return Chain;
3425}
3426
3427/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3428/// the position of the argument.
3429static void
3430CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003431 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003432 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003433 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003434 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003435 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003436 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003437 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003438 TailCallArgumentInfo Info;
3439 Info.Arg = Arg;
3440 Info.FrameIdxOp = FIN;
3441 Info.FrameIdx = FI;
3442 TailCallArguments.push_back(Info);
3443}
3444
3445/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3446/// stack slot. Returns the chain as result and the loaded frame pointers in
3447/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003448SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003449 int SPDiff,
3450 SDValue Chain,
3451 SDValue &LROpOut,
3452 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003453 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003454 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003455 if (SPDiff) {
3456 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003457 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003458 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003459 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003460 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003461 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003462
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003463 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3464 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003465 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003466 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003467 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003468 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003469 Chain = SDValue(FPOpOut.getNode(), 1);
3470 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003471 }
3472 return Chain;
3473}
3474
Dale Johannesen85d41a12008-03-04 23:17:14 +00003475/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003476/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003477/// specified by the specific parameter attribute. The copy will be passed as
3478/// a byval function parameter.
3479/// Sometimes what we are copying is the end of a larger object, the part that
3480/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003481static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003482CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003483 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003484 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003485 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003486 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003487 false, false, MachinePointerInfo(),
3488 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003489}
Chris Lattner43df5b32007-02-25 05:34:32 +00003490
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003491/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3492/// tail calls.
3493static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003494LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3495 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003496 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003497 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3498 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003499 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003500 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003501 if (!isTailCall) {
3502 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003503 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003504 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003505 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003506 else
Owen Anderson9f944592009-08-11 20:47:22 +00003507 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003508 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003509 DAG.getConstant(ArgOffset, PtrVT));
3510 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003511 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3512 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003513 // Calculate and remember argument location.
3514 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3515 TailCallArguments);
3516}
3517
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003518static
3519void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003520 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003521 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003522 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 MachineFunction &MF = DAG.getMachineFunction();
3524
3525 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3526 // might overwrite each other in case of tail call optimization.
3527 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003528 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003529 InFlag = SDValue();
3530 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3531 MemOpChains2, dl);
3532 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003533 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003534
3535 // Store the return address to the appropriate stack slot.
3536 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3537 isPPC64, isDarwinABI, dl);
3538
3539 // Emit callseq_end just before tailcall node.
3540 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003541 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003542 InFlag = Chain.getValue(1);
3543}
3544
3545static
3546unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003547 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003548 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3549 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003550 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003551
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003552 bool isPPC64 = Subtarget.isPPC64();
3553 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003554 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003555
Owen Anderson53aa7a92009-08-10 22:56:29 +00003556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003557 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003558 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003559
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003560 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003561
Torok Edwin31e90d22010-08-04 20:47:44 +00003562 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003563 if (!isSVR4ABI || !isPPC64)
3564 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3565 // If this is an absolute destination address, use the munged value.
3566 Callee = SDValue(Dest, 0);
3567 needIndirectCall = false;
3568 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003569
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003570 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3571 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3572 // Use indirect calls for ALL functions calls in JIT mode, since the
3573 // far-call stubs may be outside relocation limits for a BL instruction.
3574 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3575 unsigned OpFlags = 0;
Hal Finkel3ee2af72014-07-18 23:29:49 +00003576 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003577 (Subtarget.getTargetTriple().isMacOSX() &&
3578 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003579 (G->getGlobal()->isDeclaration() ||
Hal Finkel3ee2af72014-07-18 23:29:49 +00003580 G->getGlobal()->isWeakForLinker())) ||
3581 (Subtarget.isTargetELF() && !isPPC64 &&
3582 !G->getGlobal()->hasLocalLinkage() &&
3583 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003584 // PC-relative references to external symbols should go through $stub,
3585 // unless we're building with the leopard linker or later, which
3586 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003587 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003588 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003589
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003590 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3591 // every direct call is) turn it into a TargetGlobalAddress /
3592 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003593 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003594 Callee.getValueType(),
3595 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003596 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003597 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003598 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003599
Torok Edwin31e90d22010-08-04 20:47:44 +00003600 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003601 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003602
Hal Finkel3ee2af72014-07-18 23:29:49 +00003603 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3604 (Subtarget.getTargetTriple().isMacOSX() &&
3605 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3606 (Subtarget.isTargetELF() && !isPPC64 &&
3607 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003608 // PC-relative references to external symbols should go through $stub,
3609 // unless we're building with the leopard linker or later, which
3610 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003611 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003612 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003613
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003614 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3615 OpFlags);
3616 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003617 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003618
Torok Edwin31e90d22010-08-04 20:47:44 +00003619 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003620 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3621 // to do the call, we can't use PPCISD::CALL.
3622 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003623
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003624 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003625 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3626 // entry point, but to the function descriptor (the function entry point
3627 // address is part of the function descriptor though).
3628 // The function descriptor is a three doubleword structure with the
3629 // following fields: function entry point, TOC base address and
3630 // environment pointer.
3631 // Thus for a call through a function pointer, the following actions need
3632 // to be performed:
3633 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003634 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003635 // 2. Load the address of the function entry point from the function
3636 // descriptor.
3637 // 3. Load the TOC of the callee from the function descriptor into r2.
3638 // 4. Load the environment pointer from the function descriptor into
3639 // r11.
3640 // 5. Branch to the function entry point address.
3641 // 6. On return of the callee, the TOC of the caller needs to be
3642 // restored (this is done in FinishCall()).
3643 //
3644 // All those operations are flagged together to ensure that no other
3645 // operations can be scheduled in between. E.g. without flagging the
3646 // operations together, a TOC access in the caller could be scheduled
3647 // between the load of the callee TOC and the branch to the callee, which
3648 // results in the TOC access going through the TOC of the callee instead
3649 // of going through the TOC of the caller, which leads to incorrect code.
3650
3651 // Load the address of the function entry point from the function
3652 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003653 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003654 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003655 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003656 Chain = LoadFuncPtr.getValue(1);
3657 InFlag = LoadFuncPtr.getValue(2);
3658
3659 // Load environment pointer into r11.
3660 // Offset of the environment pointer within the function descriptor.
3661 SDValue PtrOff = DAG.getIntPtrConstant(16);
3662
3663 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3664 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3665 InFlag);
3666 Chain = LoadEnvPtr.getValue(1);
3667 InFlag = LoadEnvPtr.getValue(2);
3668
3669 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3670 InFlag);
3671 Chain = EnvVal.getValue(0);
3672 InFlag = EnvVal.getValue(1);
3673
3674 // Load TOC of the callee into r2. We are using a target-specific load
3675 // with r2 hard coded, because the result of a target-independent load
3676 // would never go directly into r2, since r2 is a reserved register (which
3677 // prevents the register allocator from allocating it), resulting in an
3678 // additional register being allocated and an unnecessary move instruction
3679 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003680 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003681 SDValue TOCOff = DAG.getIntPtrConstant(8);
3682 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003683 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003684 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003685 Chain = LoadTOCPtr.getValue(0);
3686 InFlag = LoadTOCPtr.getValue(1);
3687
3688 MTCTROps[0] = Chain;
3689 MTCTROps[1] = LoadFuncPtr;
3690 MTCTROps[2] = InFlag;
3691 }
3692
Craig Topper48d114b2014-04-26 18:35:24 +00003693 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003694 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003695 InFlag = Chain.getValue(1);
3696
3697 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003698 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003699 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003700 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003701 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003702 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003703 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003704 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003705 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003706 // Add CTR register as callee so a bctr can be emitted later.
3707 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003708 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003709 }
3710
3711 // If this is a direct call, pass the chain and the callee.
3712 if (Callee.getNode()) {
3713 Ops.push_back(Chain);
3714 Ops.push_back(Callee);
3715 }
3716 // If this is a tail call add stack pointer delta.
3717 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003718 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003719
3720 // Add argument registers to the end of the list so that they are known live
3721 // into the call.
3722 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3723 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3724 RegsToPass[i].second.getValueType()));
3725
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003726 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3727 if (Callee.getNode() && isELFv2ABI)
3728 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3729
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003730 return CallOpc;
3731}
3732
Roman Divacky76293062012-09-18 16:47:58 +00003733static
3734bool isLocalCall(const SDValue &Callee)
3735{
3736 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003737 return !G->getGlobal()->isDeclaration() &&
3738 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003739 return false;
3740}
3741
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003742SDValue
3743PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003744 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003745 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003746 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003747 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003748
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003749 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003750 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003751 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003752 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003753
3754 // Copy all of the result registers out of their specified physreg.
3755 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3756 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003757 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003758
3759 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3760 VA.getLocReg(), VA.getLocVT(), InFlag);
3761 Chain = Val.getValue(1);
3762 InFlag = Val.getValue(2);
3763
3764 switch (VA.getLocInfo()) {
3765 default: llvm_unreachable("Unknown loc info!");
3766 case CCValAssign::Full: break;
3767 case CCValAssign::AExt:
3768 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3769 break;
3770 case CCValAssign::ZExt:
3771 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3772 DAG.getValueType(VA.getValVT()));
3773 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3774 break;
3775 case CCValAssign::SExt:
3776 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3777 DAG.getValueType(VA.getValVT()));
3778 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3779 break;
3780 }
3781
3782 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003783 }
3784
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003785 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003786}
3787
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003788SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003789PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003790 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003791 SelectionDAG &DAG,
3792 SmallVector<std::pair<unsigned, SDValue>, 8>
3793 &RegsToPass,
3794 SDValue InFlag, SDValue Chain,
3795 SDValue &Callee,
3796 int SPDiff, unsigned NumBytes,
3797 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003798 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003799
3800 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003801 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003802 SmallVector<SDValue, 8> Ops;
3803 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3804 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003805 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003806
Hal Finkel5ab37802012-08-28 02:10:27 +00003807 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003808 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003809 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3810
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003811 // When performing tail call optimization the callee pops its arguments off
3812 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003813 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003814 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003815 (CallConv == CallingConv::Fast &&
3816 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003817
Roman Divackyef21be22012-03-06 16:41:49 +00003818 // Add a register mask operand representing the call-preserved registers.
3819 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3820 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3821 assert(Mask && "Missing call preserved mask for calling convention");
3822 Ops.push_back(DAG.getRegisterMask(Mask));
3823
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003824 if (InFlag.getNode())
3825 Ops.push_back(InFlag);
3826
3827 // Emit tail call.
3828 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003829 assert(((Callee.getOpcode() == ISD::Register &&
3830 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3831 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3832 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3833 isa<ConstantSDNode>(Callee)) &&
3834 "Expecting an global address, external symbol, absolute value or register");
3835
Craig Topper48d114b2014-04-26 18:35:24 +00003836 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003837 }
3838
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003839 // Add a NOP immediately after the branch instruction when using the 64-bit
3840 // SVR4 ABI. At link time, if caller and callee are in a different module and
3841 // thus have a different TOC, the call will be replaced with a call to a stub
3842 // function which saves the current TOC, loads the TOC of the callee and
3843 // branches to the callee. The NOP will be replaced with a load instruction
3844 // which restores the TOC of the caller from the TOC save slot of the current
3845 // stack frame. If caller and callee belong to the same module (and have the
3846 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003847
3848 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003849 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003850 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003851 // This is a call through a function pointer.
3852 // Restore the caller TOC from the save area into R2.
3853 // See PrepareCall() for more information about calls through function
3854 // pointers in the 64-bit SVR4 ABI.
3855 // We are using a target-specific load with r2 hard coded, because the
3856 // result of a target-independent load would never go directly into r2,
3857 // since r2 is a reserved register (which prevents the register allocator
3858 // from allocating it), resulting in an additional register being
3859 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003860 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003861 } else if ((CallOpc == PPCISD::CALL) &&
3862 (!isLocalCall(Callee) ||
3863 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003864 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003865 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003866 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003867 }
3868
Craig Topper48d114b2014-04-26 18:35:24 +00003869 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003870 InFlag = Chain.getValue(1);
3871
3872 if (needsTOCRestore) {
3873 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003874 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3875 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003876 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003877 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3878 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3879 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003880 InFlag = Chain.getValue(1);
3881 }
3882
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003883 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3884 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003885 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003886 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003887 InFlag = Chain.getValue(1);
3888
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003889 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3890 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003891}
3892
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003893SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003894PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003895 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003896 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003897 SDLoc &dl = CLI.DL;
3898 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3899 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3900 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003901 SDValue Chain = CLI.Chain;
3902 SDValue Callee = CLI.Callee;
3903 bool &isTailCall = CLI.IsTailCall;
3904 CallingConv::ID CallConv = CLI.CallConv;
3905 bool isVarArg = CLI.IsVarArg;
3906
Evan Cheng67a69dd2010-01-27 00:07:07 +00003907 if (isTailCall)
3908 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3909 Ins, DAG);
3910
Reid Kleckner5772b772014-04-24 20:14:34 +00003911 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3912 report_fatal_error("failed to perform tail call elimination on a call "
3913 "site marked musttail");
3914
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003915 if (Subtarget.isSVR4ABI()) {
3916 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003917 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3918 isTailCall, Outs, OutVals, Ins,
3919 dl, DAG, InVals);
3920 else
3921 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3922 isTailCall, Outs, OutVals, Ins,
3923 dl, DAG, InVals);
3924 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003925
Bill Schmidt57d6de52012-10-23 15:51:16 +00003926 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3927 isTailCall, Outs, OutVals, Ins,
3928 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003929}
3930
3931SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003932PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3933 CallingConv::ID CallConv, bool isVarArg,
3934 bool isTailCall,
3935 const SmallVectorImpl<ISD::OutputArg> &Outs,
3936 const SmallVectorImpl<SDValue> &OutVals,
3937 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003938 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003939 SmallVectorImpl<SDValue> &InVals) const {
3940 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003941 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003942
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003943 assert((CallConv == CallingConv::C ||
3944 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003945
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003946 unsigned PtrByteSize = 4;
3947
3948 MachineFunction &MF = DAG.getMachineFunction();
3949
3950 // Mark this function as potentially containing a function that contains a
3951 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3952 // and restoring the callers stack pointer in this functions epilog. This is
3953 // done because by tail calling the called function might overwrite the value
3954 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003955 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3956 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003957 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003958
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003959 // Count how many bytes are to be pushed on the stack, including the linkage
3960 // area, parameter list area and the part of the local variable space which
3961 // contains copies of aggregates which are passed by value.
3962
3963 // Assign locations to all of the outgoing arguments.
3964 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003965 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003966 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003967
3968 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003969 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3970 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003971
3972 if (isVarArg) {
3973 // Handle fixed and variable vector arguments differently.
3974 // Fixed vector arguments go into registers as long as registers are
3975 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003976 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003977
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003978 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003979 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003980 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003981 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003982
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003983 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003984 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3985 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003986 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003987 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3988 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003989 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003990
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003991 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003992#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003993 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003994 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003995#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003996 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003997 }
3998 }
3999 } else {
4000 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004001 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004002 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004003
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004004 // Assign locations to all of the outgoing aggregate by value arguments.
4005 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004006 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004007 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004008
4009 // Reserve stack space for the allocations in CCInfo.
4010 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4011
Bill Schmidtef17c142013-02-06 17:33:58 +00004012 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004013
4014 // Size of the linkage area, parameter list area and the part of the local
4015 // space variable where copies of aggregates which are passed by value are
4016 // stored.
4017 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004018
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004019 // Calculate by how many bytes the stack has to be adjusted in case of tail
4020 // call optimization.
4021 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4022
4023 // Adjust the stack pointer for the new arguments...
4024 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004025 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4026 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004027 SDValue CallSeqStart = Chain;
4028
4029 // Load the return address and frame pointer so it can be moved somewhere else
4030 // later.
4031 SDValue LROp, FPOp;
4032 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4033 dl);
4034
4035 // Set up a copy of the stack pointer for use loading and storing any
4036 // arguments that may not fit in the registers available for argument
4037 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004038 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004039
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004040 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4041 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4042 SmallVector<SDValue, 8> MemOpChains;
4043
Roman Divacky71038e72011-08-30 17:04:16 +00004044 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004045 // Walk the register/memloc assignments, inserting copies/loads.
4046 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4047 i != e;
4048 ++i) {
4049 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004050 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004051 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004052
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004053 if (Flags.isByVal()) {
4054 // Argument is an aggregate which is passed by value, thus we need to
4055 // create a copy of it in the local variable space of the current stack
4056 // frame (which is the stack frame of the caller) and pass the address of
4057 // this copy to the callee.
4058 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4059 CCValAssign &ByValVA = ByValArgLocs[j++];
4060 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004061
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004062 // Memory reserved in the local variable space of the callers stack frame.
4063 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4066 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004067
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004068 // Create a copy of the argument in the local area of the current
4069 // stack frame.
4070 SDValue MemcpyCall =
4071 CreateCopyOfByValArgument(Arg, PtrOff,
4072 CallSeqStart.getNode()->getOperand(0),
4073 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004074
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004075 // This must go outside the CALLSEQ_START..END.
4076 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004077 CallSeqStart.getNode()->getOperand(1),
4078 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004079 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4080 NewCallSeqStart.getNode());
4081 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004082
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004083 // Pass the address of the aggregate copy on the stack either in a
4084 // physical register or in the parameter list area of the current stack
4085 // frame to the callee.
4086 Arg = PtrOff;
4087 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004088
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004089 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004090 if (Arg.getValueType() == MVT::i1)
4091 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4092
Roman Divacky71038e72011-08-30 17:04:16 +00004093 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004094 // Put argument in a physical register.
4095 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4096 } else {
4097 // Put argument in the parameter list area of the current stack frame.
4098 assert(VA.isMemLoc());
4099 unsigned LocMemOffset = VA.getLocMemOffset();
4100
4101 if (!isTailCall) {
4102 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4103 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4104
4105 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004106 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004107 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004108 } else {
4109 // Calculate and remember argument location.
4110 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4111 TailCallArguments);
4112 }
4113 }
4114 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004115
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004116 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004117 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004118
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004119 // Build a sequence of copy-to-reg nodes chained together with token chain
4120 // and flag operands which copy the outgoing args into the appropriate regs.
4121 SDValue InFlag;
4122 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4123 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4124 RegsToPass[i].second, InFlag);
4125 InFlag = Chain.getValue(1);
4126 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004127
Hal Finkel5ab37802012-08-28 02:10:27 +00004128 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4129 // registers.
4130 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004131 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4132 SDValue Ops[] = { Chain, InFlag };
4133
Hal Finkel5ab37802012-08-28 02:10:27 +00004134 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004135 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004136
Hal Finkel5ab37802012-08-28 02:10:27 +00004137 InFlag = Chain.getValue(1);
4138 }
4139
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004140 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004141 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4142 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004143
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004144 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4145 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4146 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004147}
4148
Bill Schmidt57d6de52012-10-23 15:51:16 +00004149// Copy an argument into memory, being careful to do this outside the
4150// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004151SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004152PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4153 SDValue CallSeqStart,
4154 ISD::ArgFlagsTy Flags,
4155 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004156 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004157 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4158 CallSeqStart.getNode()->getOperand(0),
4159 Flags, DAG, dl);
4160 // The MEMCPY must go outside the CALLSEQ_START..END.
4161 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004162 CallSeqStart.getNode()->getOperand(1),
4163 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004164 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4165 NewCallSeqStart.getNode());
4166 return NewCallSeqStart;
4167}
4168
4169SDValue
4170PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004171 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004172 bool isTailCall,
4173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004174 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004175 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004176 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004177 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004178
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004179 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004180 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004181 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004182
Bill Schmidt57d6de52012-10-23 15:51:16 +00004183 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4184 unsigned PtrByteSize = 8;
4185
4186 MachineFunction &MF = DAG.getMachineFunction();
4187
4188 // Mark this function as potentially containing a function that contains a
4189 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4190 // and restoring the callers stack pointer in this functions epilog. This is
4191 // done because by tail calling the called function might overwrite the value
4192 // in this function's (MF) stack pointer stack slot 0(SP).
4193 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4194 CallConv == CallingConv::Fast)
4195 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4196
Bill Schmidt57d6de52012-10-23 15:51:16 +00004197 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004198 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4199 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4200 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4201 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4202 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004203 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004204
4205 // Add up all the space actually used.
4206 for (unsigned i = 0; i != NumOps; ++i) {
4207 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4208 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004209 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004210
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004211 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004212 unsigned Align =
4213 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004214 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004215
4216 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004217 if (Flags.isInConsecutiveRegsLast())
4218 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004219 }
4220
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004221 unsigned NumBytesActuallyUsed = NumBytes;
4222
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004223 // The prolog code of the callee may store up to 8 GPR argument registers to
4224 // the stack, allowing va_start to index over them in memory if its varargs.
4225 // Because we cannot tell if this is needed on the caller side, we have to
4226 // conservatively assume that it is needed. As such, make sure we have at
4227 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004228 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004229 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004230
4231 // Tail call needs the stack to be aligned.
4232 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4233 CallConv == CallingConv::Fast)
4234 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004235
4236 // Calculate by how many bytes the stack has to be adjusted in case of tail
4237 // call optimization.
4238 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4239
4240 // To protect arguments on the stack from being clobbered in a tail call,
4241 // force all the loads to happen before doing any other lowering.
4242 if (isTailCall)
4243 Chain = DAG.getStackArgumentTokenFactor(Chain);
4244
4245 // Adjust the stack pointer for the new arguments...
4246 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004247 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4248 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004249 SDValue CallSeqStart = Chain;
4250
4251 // Load the return address and frame pointer so it can be move somewhere else
4252 // later.
4253 SDValue LROp, FPOp;
4254 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4255 dl);
4256
4257 // Set up a copy of the stack pointer for use loading and storing any
4258 // arguments that may not fit in the registers available for argument
4259 // passing.
4260 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4261
4262 // Figure out which arguments are going to go in registers, and which in
4263 // memory. Also, if this is a vararg function, floating point operations
4264 // must be stored to our stack, and loaded into integer regs as well, if
4265 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004266 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004267 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004268
Craig Topper840beec2014-04-04 05:16:06 +00004269 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004270 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4271 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4272 };
Craig Topper840beec2014-04-04 05:16:06 +00004273 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004274
Craig Topper840beec2014-04-04 05:16:06 +00004275 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004276 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4277 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4278 };
Craig Topper840beec2014-04-04 05:16:06 +00004279 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004280 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4281 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4282 };
4283
Bill Schmidt57d6de52012-10-23 15:51:16 +00004284 const unsigned NumGPRs = array_lengthof(GPR);
4285 const unsigned NumFPRs = 13;
4286 const unsigned NumVRs = array_lengthof(VR);
4287
4288 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4289 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4290
4291 SmallVector<SDValue, 8> MemOpChains;
4292 for (unsigned i = 0; i != NumOps; ++i) {
4293 SDValue Arg = OutVals[i];
4294 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004295 EVT ArgVT = Outs[i].VT;
4296 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004297
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004298 /* Respect alignment of argument on the stack. */
4299 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004300 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004301 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4302
4303 /* Compute GPR index associated with argument offset. */
4304 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4305 GPR_idx = std::min(GPR_idx, NumGPRs);
4306
Bill Schmidt57d6de52012-10-23 15:51:16 +00004307 // PtrOff will be used to store the current argument to the stack if a
4308 // register cannot be found for it.
4309 SDValue PtrOff;
4310
4311 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4312
4313 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4314
4315 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004316 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004317 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4318 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4319 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4320 }
4321
4322 // FIXME memcpy is used way more than necessary. Correctness first.
4323 // Note: "by value" is code for passing a structure by value, not
4324 // basic types.
4325 if (Flags.isByVal()) {
4326 // Note: Size includes alignment padding, so
4327 // struct x { short a; char b; }
4328 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4329 // These are the proper values we need for right-justifying the
4330 // aggregate in a parameter register.
4331 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004332
4333 // An empty aggregate parameter takes up no storage and no
4334 // registers.
4335 if (Size == 0)
4336 continue;
4337
Bill Schmidt57d6de52012-10-23 15:51:16 +00004338 // All aggregates smaller than 8 bytes must be passed right-justified.
4339 if (Size==1 || Size==2 || Size==4) {
4340 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4341 if (GPR_idx != NumGPRs) {
4342 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4343 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004344 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004345 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004346 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004347
4348 ArgOffset += PtrByteSize;
4349 continue;
4350 }
4351 }
4352
4353 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004354 SDValue AddPtr = PtrOff;
4355 if (!isLittleEndian) {
4356 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4357 PtrOff.getValueType());
4358 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4359 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004360 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4361 CallSeqStart,
4362 Flags, DAG, dl);
4363 ArgOffset += PtrByteSize;
4364 continue;
4365 }
4366 // Copy entire object into memory. There are cases where gcc-generated
4367 // code assumes it is there, even if it could be put entirely into
4368 // registers. (This is not what the doc says.)
4369
4370 // FIXME: The above statement is likely due to a misunderstanding of the
4371 // documents. All arguments must be copied into the parameter area BY
4372 // THE CALLEE in the event that the callee takes the address of any
4373 // formal argument. That has not yet been implemented. However, it is
4374 // reasonable to use the stack area as a staging area for the register
4375 // load.
4376
4377 // Skip this for small aggregates, as we will use the same slot for a
4378 // right-justified copy, below.
4379 if (Size >= 8)
4380 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4381 CallSeqStart,
4382 Flags, DAG, dl);
4383
4384 // When a register is available, pass a small aggregate right-justified.
4385 if (Size < 8 && GPR_idx != NumGPRs) {
4386 // The easiest way to get this right-justified in a register
4387 // is to copy the structure into the rightmost portion of a
4388 // local variable slot, then load the whole slot into the
4389 // register.
4390 // FIXME: The memcpy seems to produce pretty awful code for
4391 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004392 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004393 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004394 SDValue AddPtr = PtrOff;
4395 if (!isLittleEndian) {
4396 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4397 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4398 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004399 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4400 CallSeqStart,
4401 Flags, DAG, dl);
4402
4403 // Load the slot into the register.
4404 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4405 MachinePointerInfo(),
4406 false, false, false, 0);
4407 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004408 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004409
4410 // Done with this argument.
4411 ArgOffset += PtrByteSize;
4412 continue;
4413 }
4414
4415 // For aggregates larger than PtrByteSize, copy the pieces of the
4416 // object that fit into registers from the parameter save area.
4417 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4418 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4419 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4420 if (GPR_idx != NumGPRs) {
4421 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4422 MachinePointerInfo(),
4423 false, false, false, 0);
4424 MemOpChains.push_back(Load.getValue(1));
4425 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4426 ArgOffset += PtrByteSize;
4427 } else {
4428 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4429 break;
4430 }
4431 }
4432 continue;
4433 }
4434
Craig Topper56710102013-08-15 02:33:50 +00004435 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004436 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004437 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004438 case MVT::i32:
4439 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004440 // These can be scalar arguments or elements of an integer array type
4441 // passed directly. Clang may use those instead of "byval" aggregate
4442 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004443 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004444 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004445 } else {
4446 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4447 true, isTailCall, false, MemOpChains,
4448 TailCallArguments, dl);
4449 }
4450 ArgOffset += PtrByteSize;
4451 break;
4452 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004453 case MVT::f64: {
4454 // These can be scalar arguments or elements of a float array type
4455 // passed directly. The latter are used to implement ELFv2 homogenous
4456 // float aggregates.
4457
4458 // Named arguments go into FPRs first, and once they overflow, the
4459 // remaining arguments go into GPRs and then the parameter save area.
4460 // Unnamed arguments for vararg functions always go to GPRs and
4461 // then the parameter save area. For now, put all arguments to vararg
4462 // routines always in both locations (FPR *and* GPR or stack slot).
4463 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4464
4465 // First load the argument into the next available FPR.
4466 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004467 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4468
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004469 // Next, load the argument into GPR or stack slot if needed.
4470 if (!NeedGPROrStack)
4471 ;
4472 else if (GPR_idx != NumGPRs) {
4473 // In the non-vararg case, this can only ever happen in the
4474 // presence of f32 array types, since otherwise we never run
4475 // out of FPRs before running out of GPRs.
4476 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004477
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004478 // Double values are always passed in a single GPR.
4479 if (Arg.getValueType() != MVT::f32) {
4480 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004481
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004482 // Non-array float values are extended and passed in a GPR.
4483 } else if (!Flags.isInConsecutiveRegs()) {
4484 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4485 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4486
4487 // If we have an array of floats, we collect every odd element
4488 // together with its predecessor into one GPR.
4489 } else if (ArgOffset % PtrByteSize != 0) {
4490 SDValue Lo, Hi;
4491 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4492 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4493 if (!isLittleEndian)
4494 std::swap(Lo, Hi);
4495 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4496
4497 // The final element, if even, goes into the first half of a GPR.
4498 } else if (Flags.isInConsecutiveRegsLast()) {
4499 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4500 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4501 if (!isLittleEndian)
4502 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4503 DAG.getConstant(32, MVT::i32));
4504
4505 // Non-final even elements are skipped; they will be handled
4506 // together the with subsequent argument on the next go-around.
4507 } else
4508 ArgVal = SDValue();
4509
4510 if (ArgVal.getNode())
4511 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004512 } else {
4513 // Single-precision floating-point values are mapped to the
4514 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004515 if (Arg.getValueType() == MVT::f32 &&
4516 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004517 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4518 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4519 }
4520
4521 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4522 true, isTailCall, false, MemOpChains,
4523 TailCallArguments, dl);
4524 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004525 // When passing an array of floats, the array occupies consecutive
4526 // space in the argument area; only round up to the next doubleword
4527 // at the end of the array. Otherwise, each float takes 8 bytes.
4528 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4529 Flags.isInConsecutiveRegs()) ? 4 : 8;
4530 if (Flags.isInConsecutiveRegsLast())
4531 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004532 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004533 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004534 case MVT::v4f32:
4535 case MVT::v4i32:
4536 case MVT::v8i16:
4537 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004538 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004539 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004540 // These can be scalar arguments or elements of a vector array type
4541 // passed directly. The latter are used to implement ELFv2 homogenous
4542 // vector aggregates.
4543
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004544 // For a varargs call, named arguments go into VRs or on the stack as
4545 // usual; unnamed arguments always go to the stack or the corresponding
4546 // GPRs when within range. For now, we always put the value in both
4547 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004548 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004549 // We could elide this store in the case where the object fits
4550 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004551 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4552 MachinePointerInfo(), false, false, 0);
4553 MemOpChains.push_back(Store);
4554 if (VR_idx != NumVRs) {
4555 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4556 MachinePointerInfo(),
4557 false, false, false, 0);
4558 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004559
4560 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4561 Arg.getSimpleValueType() == MVT::v2i64) ?
4562 VSRH[VR_idx] : VR[VR_idx];
4563 ++VR_idx;
4564
4565 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004566 }
4567 ArgOffset += 16;
4568 for (unsigned i=0; i<16; i+=PtrByteSize) {
4569 if (GPR_idx == NumGPRs)
4570 break;
4571 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4572 DAG.getConstant(i, PtrVT));
4573 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4574 false, false, false, 0);
4575 MemOpChains.push_back(Load.getValue(1));
4576 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4577 }
4578 break;
4579 }
4580
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004581 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004582 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004583 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4584 Arg.getSimpleValueType() == MVT::v2i64) ?
4585 VSRH[VR_idx] : VR[VR_idx];
4586 ++VR_idx;
4587
4588 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004589 } else {
4590 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4591 true, isTailCall, true, MemOpChains,
4592 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004593 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004594 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004595 break;
4596 }
4597 }
4598
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004599 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004600 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004601
Bill Schmidt57d6de52012-10-23 15:51:16 +00004602 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004603 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004604
4605 // Check if this is an indirect call (MTCTR/BCTRL).
4606 // See PrepareCall() for more information about calls through function
4607 // pointers in the 64-bit SVR4 ABI.
4608 if (!isTailCall &&
4609 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004610 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004611 // Load r2 into a virtual register and store it to the TOC save area.
4612 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4613 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004614 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004615 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004616 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4617 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4618 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004619 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4620 // This does not mean the MTCTR instruction must use R12; it's easier
4621 // to model this as an extra parameter, so do that.
4622 if (isELFv2ABI)
4623 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004624 }
4625
4626 // Build a sequence of copy-to-reg nodes chained together with token chain
4627 // and flag operands which copy the outgoing args into the appropriate regs.
4628 SDValue InFlag;
4629 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4630 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4631 RegsToPass[i].second, InFlag);
4632 InFlag = Chain.getValue(1);
4633 }
4634
4635 if (isTailCall)
4636 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4637 FPOp, true, TailCallArguments);
4638
4639 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4640 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4641 Ins, InVals);
4642}
4643
4644SDValue
4645PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4646 CallingConv::ID CallConv, bool isVarArg,
4647 bool isTailCall,
4648 const SmallVectorImpl<ISD::OutputArg> &Outs,
4649 const SmallVectorImpl<SDValue> &OutVals,
4650 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004651 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004652 SmallVectorImpl<SDValue> &InVals) const {
4653
4654 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004655
Owen Anderson53aa7a92009-08-10 22:56:29 +00004656 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004657 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004658 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004659
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004660 MachineFunction &MF = DAG.getMachineFunction();
4661
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004662 // Mark this function as potentially containing a function that contains a
4663 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4664 // and restoring the callers stack pointer in this functions epilog. This is
4665 // done because by tail calling the called function might overwrite the value
4666 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004667 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4668 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004669 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4670
Chris Lattneraa40ec12006-05-16 22:56:08 +00004671 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004672 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004673 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004674 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4675 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004676 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004677
4678 // Add up all the space actually used.
4679 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4680 // they all go in registers, but we must reserve stack space for them for
4681 // possible use by the caller. In varargs or 64-bit calls, parameters are
4682 // assigned stack space in order, with padding so Altivec parameters are
4683 // 16-byte aligned.
4684 unsigned nAltivecParamsAtEnd = 0;
4685 for (unsigned i = 0; i != NumOps; ++i) {
4686 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4687 EVT ArgVT = Outs[i].VT;
4688 // Varargs Altivec parameters are padded to a 16 byte boundary.
4689 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4690 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4691 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4692 if (!isVarArg && !isPPC64) {
4693 // Non-varargs Altivec parameters go after all the non-Altivec
4694 // parameters; handle those later so we know how much padding we need.
4695 nAltivecParamsAtEnd++;
4696 continue;
4697 }
4698 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4699 NumBytes = ((NumBytes+15)/16)*16;
4700 }
4701 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4702 }
4703
4704 // Allow for Altivec parameters at the end, if needed.
4705 if (nAltivecParamsAtEnd) {
4706 NumBytes = ((NumBytes+15)/16)*16;
4707 NumBytes += 16*nAltivecParamsAtEnd;
4708 }
4709
4710 // The prolog code of the callee may store up to 8 GPR argument registers to
4711 // the stack, allowing va_start to index over them in memory if its varargs.
4712 // Because we cannot tell if this is needed on the caller side, we have to
4713 // conservatively assume that it is needed. As such, make sure we have at
4714 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004715 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004716
4717 // Tail call needs the stack to be aligned.
4718 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4719 CallConv == CallingConv::Fast)
4720 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004721
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004722 // Calculate by how many bytes the stack has to be adjusted in case of tail
4723 // call optimization.
4724 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004725
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004726 // To protect arguments on the stack from being clobbered in a tail call,
4727 // force all the loads to happen before doing any other lowering.
4728 if (isTailCall)
4729 Chain = DAG.getStackArgumentTokenFactor(Chain);
4730
Chris Lattnerb7552a82006-05-17 00:15:40 +00004731 // Adjust the stack pointer for the new arguments...
4732 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004733 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4734 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004735 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004736
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004737 // Load the return address and frame pointer so it can be move somewhere else
4738 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004739 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004740 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4741 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004742
Chris Lattnerb7552a82006-05-17 00:15:40 +00004743 // Set up a copy of the stack pointer for use loading and storing any
4744 // arguments that may not fit in the registers available for argument
4745 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004746 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004747 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004748 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004749 else
Owen Anderson9f944592009-08-11 20:47:22 +00004750 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004751
Chris Lattnerb7552a82006-05-17 00:15:40 +00004752 // Figure out which arguments are going to go in registers, and which in
4753 // memory. Also, if this is a vararg function, floating point operations
4754 // must be stored to our stack, and loaded into integer regs as well, if
4755 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004756 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004757 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004758
Craig Topper840beec2014-04-04 05:16:06 +00004759 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004760 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4761 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4762 };
Craig Topper840beec2014-04-04 05:16:06 +00004763 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004764 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4765 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4766 };
Craig Topper840beec2014-04-04 05:16:06 +00004767 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004768
Craig Topper840beec2014-04-04 05:16:06 +00004769 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004770 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4771 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4772 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004773 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004774 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004775 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004776
Craig Topper840beec2014-04-04 05:16:06 +00004777 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004778
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004779 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004780 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4781
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004782 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004783 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004784 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004785 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004786
Chris Lattnerb7552a82006-05-17 00:15:40 +00004787 // PtrOff will be used to store the current argument to the stack if a
4788 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004789 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004790
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004791 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004792
Dale Johannesen679073b2009-02-04 02:34:38 +00004793 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004794
4795 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004796 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004797 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4798 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004799 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004800 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004801
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004802 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004803 // Note: "by value" is code for passing a structure by value, not
4804 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004805 if (Flags.isByVal()) {
4806 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004807 // Very small objects are passed right-justified. Everything else is
4808 // passed left-justified.
4809 if (Size==1 || Size==2) {
4810 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004811 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004812 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004813 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004814 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004815 MemOpChains.push_back(Load.getValue(1));
4816 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004817
4818 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004819 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004820 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4821 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004822 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004823 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4824 CallSeqStart,
4825 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004826 ArgOffset += PtrByteSize;
4827 }
4828 continue;
4829 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004830 // Copy entire object into memory. There are cases where gcc-generated
4831 // code assumes it is there, even if it could be put entirely into
4832 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004833 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4834 CallSeqStart,
4835 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004836
4837 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4838 // copy the pieces of the object that fit into registers from the
4839 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004840 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004841 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004842 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004843 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004844 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4845 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004846 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004847 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004848 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004849 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004850 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004851 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004852 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004853 }
4854 }
4855 continue;
4856 }
4857
Craig Topper56710102013-08-15 02:33:50 +00004858 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004859 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004860 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004861 case MVT::i32:
4862 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004863 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004864 if (Arg.getValueType() == MVT::i1)
4865 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4866
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004867 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004868 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004869 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4870 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004871 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004872 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004873 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004874 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004875 case MVT::f32:
4876 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004877 if (FPR_idx != NumFPRs) {
4878 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4879
Chris Lattnerb7552a82006-05-17 00:15:40 +00004880 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004881 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4882 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004883 MemOpChains.push_back(Store);
4884
Chris Lattnerb7552a82006-05-17 00:15:40 +00004885 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004886 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004887 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004888 MachinePointerInfo(), false, false,
4889 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004890 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004891 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004892 }
Owen Anderson9f944592009-08-11 20:47:22 +00004893 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004894 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004895 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004896 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4897 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004898 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004899 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004900 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004901 }
4902 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004903 // If we have any FPRs remaining, we may also have GPRs remaining.
4904 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4905 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004906 if (GPR_idx != NumGPRs)
4907 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004908 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004909 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4910 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004911 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004912 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004913 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4914 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004915 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004916 if (isPPC64)
4917 ArgOffset += 8;
4918 else
Owen Anderson9f944592009-08-11 20:47:22 +00004919 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004920 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004921 case MVT::v4f32:
4922 case MVT::v4i32:
4923 case MVT::v8i16:
4924 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004925 if (isVarArg) {
4926 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004927 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004928 // V registers; in fact gcc does this only for arguments that are
4929 // prototyped, not for those that match the ... We do it for all
4930 // arguments, seems to work.
4931 while (ArgOffset % 16 !=0) {
4932 ArgOffset += PtrByteSize;
4933 if (GPR_idx != NumGPRs)
4934 GPR_idx++;
4935 }
4936 // We could elide this store in the case where the object fits
4937 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004938 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004939 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004940 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4941 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004942 MemOpChains.push_back(Store);
4943 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004944 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004945 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004946 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004947 MemOpChains.push_back(Load.getValue(1));
4948 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4949 }
4950 ArgOffset += 16;
4951 for (unsigned i=0; i<16; i+=PtrByteSize) {
4952 if (GPR_idx == NumGPRs)
4953 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004954 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004955 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004956 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004957 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004958 MemOpChains.push_back(Load.getValue(1));
4959 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4960 }
4961 break;
4962 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004963
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004964 // Non-varargs Altivec params generally go in registers, but have
4965 // stack space allocated at the end.
4966 if (VR_idx != NumVRs) {
4967 // Doesn't have GPR space allocated.
4968 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4969 } else if (nAltivecParamsAtEnd==0) {
4970 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004971 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4972 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004973 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004974 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004975 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004976 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004977 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004978 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004979 // If all Altivec parameters fit in registers, as they usually do,
4980 // they get stack space following the non-Altivec parameters. We
4981 // don't track this here because nobody below needs it.
4982 // If there are more Altivec parameters than fit in registers emit
4983 // the stores here.
4984 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4985 unsigned j = 0;
4986 // Offset is aligned; skip 1st 12 params which go in V registers.
4987 ArgOffset = ((ArgOffset+15)/16)*16;
4988 ArgOffset += 12*16;
4989 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004990 SDValue Arg = OutVals[i];
4991 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004992 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4993 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004994 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004995 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004996 // We are emitting Altivec params in order.
4997 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4998 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004999 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005000 ArgOffset += 16;
5001 }
5002 }
5003 }
5004 }
5005
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005006 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005007 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005008
Dale Johannesen90eab672010-03-09 20:15:42 +00005009 // On Darwin, R12 must contain the address of an indirect callee. This does
5010 // not mean the MTCTR instruction must use R12; it's easier to model this as
5011 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005012 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005013 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5014 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5015 !isBLACompatibleAddress(Callee, DAG))
5016 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5017 PPC::R12), Callee));
5018
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005019 // Build a sequence of copy-to-reg nodes chained together with token chain
5020 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005021 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005022 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005023 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005024 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005025 InFlag = Chain.getValue(1);
5026 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005027
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005028 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005029 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5030 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005031
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005032 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5033 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5034 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005035}
5036
Hal Finkel450128a2011-10-14 19:51:36 +00005037bool
5038PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5039 MachineFunction &MF, bool isVarArg,
5040 const SmallVectorImpl<ISD::OutputArg> &Outs,
5041 LLVMContext &Context) const {
5042 SmallVector<CCValAssign, 16> RVLocs;
5043 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
5044 RVLocs, Context);
5045 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5046}
5047
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005048SDValue
5049PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005050 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005051 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005052 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005053 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005054
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005055 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00005056 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00005057 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005058 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005059
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005060 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005061 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005062
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005063 // Copy the result values into the output registers.
5064 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5065 CCValAssign &VA = RVLocs[i];
5066 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005067
5068 SDValue Arg = OutVals[i];
5069
5070 switch (VA.getLocInfo()) {
5071 default: llvm_unreachable("Unknown loc info!");
5072 case CCValAssign::Full: break;
5073 case CCValAssign::AExt:
5074 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5075 break;
5076 case CCValAssign::ZExt:
5077 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5078 break;
5079 case CCValAssign::SExt:
5080 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5081 break;
5082 }
5083
5084 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005085 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005086 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005087 }
5088
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005089 RetOps[0] = Chain; // Update chain.
5090
5091 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005092 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005093 RetOps.push_back(Flag);
5094
Craig Topper48d114b2014-04-26 18:35:24 +00005095 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005096}
5097
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005098SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005099 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005100 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005101 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005102
Jim Laskeye4f4d042006-12-04 22:04:42 +00005103 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005104 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005105
5106 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005107 bool isPPC64 = Subtarget.isPPC64();
5108 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005109 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005110
5111 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005112 SDValue Chain = Op.getOperand(0);
5113 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005114
Jim Laskeye4f4d042006-12-04 22:04:42 +00005115 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005116 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5117 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005118 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005119
Jim Laskeye4f4d042006-12-04 22:04:42 +00005120 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005121 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005122
Jim Laskeye4f4d042006-12-04 22:04:42 +00005123 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005124 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005125 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005126}
5127
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005128
5129
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005130SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005131PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005132 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005133 bool isPPC64 = Subtarget.isPPC64();
5134 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005135 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005136
5137 // Get current frame pointer save index. The users of this index will be
5138 // primarily DYNALLOC instructions.
5139 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5140 int RASI = FI->getReturnAddrSaveIndex();
5141
5142 // If the frame pointer save index hasn't been defined yet.
5143 if (!RASI) {
5144 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005145 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005146 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005147 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005148 // Save the result.
5149 FI->setReturnAddrSaveIndex(RASI);
5150 }
5151 return DAG.getFrameIndex(RASI, PtrVT);
5152}
5153
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005154SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005155PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5156 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005157 bool isPPC64 = Subtarget.isPPC64();
5158 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005159 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005160
5161 // Get current frame pointer save index. The users of this index will be
5162 // primarily DYNALLOC instructions.
5163 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5164 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005165
Jim Laskey48850c12006-11-16 22:43:37 +00005166 // If the frame pointer save index hasn't been defined yet.
5167 if (!FPSI) {
5168 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005169 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005170 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005171
Jim Laskey48850c12006-11-16 22:43:37 +00005172 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005173 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005174 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005175 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005176 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005177 return DAG.getFrameIndex(FPSI, PtrVT);
5178}
Jim Laskey48850c12006-11-16 22:43:37 +00005179
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005180SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005181 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005182 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005183 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005184 SDValue Chain = Op.getOperand(0);
5185 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005186 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005187
Jim Laskey48850c12006-11-16 22:43:37 +00005188 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005189 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005190 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005191 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005192 DAG.getConstant(0, PtrVT), Size);
5193 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005194 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005195 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005196 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005197 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005198 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005199}
5200
Hal Finkel756810f2013-03-21 21:37:52 +00005201SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5202 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005203 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005204 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5205 DAG.getVTList(MVT::i32, MVT::Other),
5206 Op.getOperand(0), Op.getOperand(1));
5207}
5208
5209SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5210 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005211 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005212 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5213 Op.getOperand(0), Op.getOperand(1));
5214}
5215
Hal Finkel940ab932014-02-28 00:27:01 +00005216SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5217 assert(Op.getValueType() == MVT::i1 &&
5218 "Custom lowering only for i1 loads");
5219
5220 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5221
5222 SDLoc dl(Op);
5223 LoadSDNode *LD = cast<LoadSDNode>(Op);
5224
5225 SDValue Chain = LD->getChain();
5226 SDValue BasePtr = LD->getBasePtr();
5227 MachineMemOperand *MMO = LD->getMemOperand();
5228
5229 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5230 BasePtr, MVT::i8, MMO);
5231 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5232
5233 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005234 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005235}
5236
5237SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5238 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5239 "Custom lowering only for i1 stores");
5240
5241 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5242
5243 SDLoc dl(Op);
5244 StoreSDNode *ST = cast<StoreSDNode>(Op);
5245
5246 SDValue Chain = ST->getChain();
5247 SDValue BasePtr = ST->getBasePtr();
5248 SDValue Value = ST->getValue();
5249 MachineMemOperand *MMO = ST->getMemOperand();
5250
5251 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5252 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5253}
5254
5255// FIXME: Remove this once the ANDI glue bug is fixed:
5256SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5257 assert(Op.getValueType() == MVT::i1 &&
5258 "Custom lowering only for i1 results");
5259
5260 SDLoc DL(Op);
5261 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5262 Op.getOperand(0));
5263}
5264
Chris Lattner4211ca92006-04-14 06:01:58 +00005265/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5266/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005267SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005268 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005269 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5270 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005271 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005272
Hal Finkel81f87992013-04-07 22:11:09 +00005273 // We might be able to do better than this under some circumstances, but in
5274 // general, fsel-based lowering of select is a finite-math-only optimization.
5275 // For more information, see section F.3 of the 2.06 ISA specification.
5276 if (!DAG.getTarget().Options.NoInfsFPMath ||
5277 !DAG.getTarget().Options.NoNaNsFPMath)
5278 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005279
Hal Finkel81f87992013-04-07 22:11:09 +00005280 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005281
Owen Anderson53aa7a92009-08-10 22:56:29 +00005282 EVT ResVT = Op.getValueType();
5283 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005284 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5285 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005286 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005287
Chris Lattner4211ca92006-04-14 06:01:58 +00005288 // If the RHS of the comparison is a 0.0, we don't need to do the
5289 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005290 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005291 if (isFloatingPointZero(RHS))
5292 switch (CC) {
5293 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005294 case ISD::SETNE:
5295 std::swap(TV, FV);
5296 case ISD::SETEQ:
5297 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5298 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5299 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5300 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5301 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5302 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5303 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005304 case ISD::SETULT:
5305 case ISD::SETLT:
5306 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005307 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005308 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005309 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5310 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005311 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005312 case ISD::SETUGT:
5313 case ISD::SETGT:
5314 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005315 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005316 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005317 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5318 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005319 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005320 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005321 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005322
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005323 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005324 switch (CC) {
5325 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005326 case ISD::SETNE:
5327 std::swap(TV, FV);
5328 case ISD::SETEQ:
5329 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5330 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5331 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5332 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5333 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5334 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5335 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5336 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005337 case ISD::SETULT:
5338 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005339 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005340 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5341 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005342 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005343 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005344 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005345 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005346 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5347 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005348 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005349 case ISD::SETUGT:
5350 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005351 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005352 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5353 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005354 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005355 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005356 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005357 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005358 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5359 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005360 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005361 }
Eli Friedman5806e182009-05-28 04:31:08 +00005362 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005363}
5364
Chris Lattner57ee7c62007-11-28 18:44:47 +00005365// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005366SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005367 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005368 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005369 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005370 if (Src.getValueType() == MVT::f32)
5371 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005372
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005373 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005374 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005375 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005376 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005377 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005378 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005379 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005380 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005381 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005382 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005383 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005384 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005385 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5386 PPCISD::FCTIDUZ,
5387 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005388 break;
5389 }
Duncan Sands2a287912008-07-19 16:26:02 +00005390
Chris Lattner4211ca92006-04-14 06:01:58 +00005391 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005392 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5393 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005394 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5395 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5396 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005397
Chris Lattner06a49542007-10-15 20:14:52 +00005398 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005399 SDValue Chain;
5400 if (i32Stack) {
5401 MachineFunction &MF = DAG.getMachineFunction();
5402 MachineMemOperand *MMO =
5403 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5404 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5405 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005406 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005407 } else
5408 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5409 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005410
5411 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5412 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005413 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005414 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005415 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005416 MPI = MachinePointerInfo();
5417 }
5418
5419 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005420 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005421}
5422
Hal Finkelf6d45f22013-04-01 17:52:07 +00005423SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005424 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005425 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005426 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005427 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005428 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005429
Hal Finkel6a56b212014-03-05 22:14:00 +00005430 if (Op.getOperand(0).getValueType() == MVT::i1)
5431 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5432 DAG.getConstantFP(1.0, Op.getValueType()),
5433 DAG.getConstantFP(0.0, Op.getValueType()));
5434
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005435 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005436 "UINT_TO_FP is supported only with FPCVT");
5437
5438 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005439 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005440 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005441 (Op.getOpcode() == ISD::UINT_TO_FP ?
5442 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5443 (Op.getOpcode() == ISD::UINT_TO_FP ?
5444 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005445 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005446 MVT::f32 : MVT::f64;
5447
Owen Anderson9f944592009-08-11 20:47:22 +00005448 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005449 SDValue SINT = Op.getOperand(0);
5450 // When converting to single-precision, we actually need to convert
5451 // to double-precision first and then round to single-precision.
5452 // To avoid double-rounding effects during that operation, we have
5453 // to prepare the input operand. Bits that might be truncated when
5454 // converting to double-precision are replaced by a bit that won't
5455 // be lost at this stage, but is below the single-precision rounding
5456 // position.
5457 //
5458 // However, if -enable-unsafe-fp-math is in effect, accept double
5459 // rounding to avoid the extra overhead.
5460 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005461 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005462 !DAG.getTarget().Options.UnsafeFPMath) {
5463
5464 // Twiddle input to make sure the low 11 bits are zero. (If this
5465 // is the case, we are guaranteed the value will fit into the 53 bit
5466 // mantissa of an IEEE double-precision value without rounding.)
5467 // If any of those low 11 bits were not zero originally, make sure
5468 // bit 12 (value 2048) is set instead, so that the final rounding
5469 // to single-precision gets the correct result.
5470 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5471 SINT, DAG.getConstant(2047, MVT::i64));
5472 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5473 Round, DAG.getConstant(2047, MVT::i64));
5474 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5475 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5476 Round, DAG.getConstant(-2048, MVT::i64));
5477
5478 // However, we cannot use that value unconditionally: if the magnitude
5479 // of the input value is small, the bit-twiddling we did above might
5480 // end up visibly changing the output. Fortunately, in that case, we
5481 // don't need to twiddle bits since the original input will convert
5482 // exactly to double-precision floating-point already. Therefore,
5483 // construct a conditional to use the original value if the top 11
5484 // bits are all sign-bit copies, and use the rounded value computed
5485 // above otherwise.
5486 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5487 SINT, DAG.getConstant(53, MVT::i32));
5488 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5489 Cond, DAG.getConstant(1, MVT::i64));
5490 Cond = DAG.getSetCC(dl, MVT::i32,
5491 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5492
5493 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5494 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005495
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005496 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005497 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5498
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005499 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005500 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005501 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005502 return FP;
5503 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005504
Owen Anderson9f944592009-08-11 20:47:22 +00005505 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005506 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005507 // Since we only generate this in 64-bit mode, we can take advantage of
5508 // 64-bit registers. In particular, sign extend the input value into the
5509 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5510 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005511 MachineFunction &MF = DAG.getMachineFunction();
5512 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005514
Hal Finkelbeb296b2013-03-31 10:12:51 +00005515 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005516 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005517 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5518 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005519
Hal Finkelbeb296b2013-03-31 10:12:51 +00005520 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5521 MachinePointerInfo::getFixedStack(FrameIdx),
5522 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005523
Hal Finkelbeb296b2013-03-31 10:12:51 +00005524 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5525 "Expected an i32 store");
5526 MachineMemOperand *MMO =
5527 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5528 MachineMemOperand::MOLoad, 4, 4);
5529 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005530 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5531 PPCISD::LFIWZX : PPCISD::LFIWAX,
5532 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005533 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005534 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005535 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005536 "i32->FP without LFIWAX supported only on PPC64");
5537
Hal Finkelbeb296b2013-03-31 10:12:51 +00005538 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5539 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5540
5541 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5542 Op.getOperand(0));
5543
5544 // STD the extended value into the stack slot.
5545 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5546 MachinePointerInfo::getFixedStack(FrameIdx),
5547 false, false, 0);
5548
5549 // Load the value as a double.
5550 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5551 MachinePointerInfo::getFixedStack(FrameIdx),
5552 false, false, false, 0);
5553 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005554
Chris Lattner4211ca92006-04-14 06:01:58 +00005555 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005556 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005557 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005558 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005559 return FP;
5560}
5561
Dan Gohman21cea8a2010-04-17 15:26:15 +00005562SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5563 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005564 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005565 /*
5566 The rounding mode is in bits 30:31 of FPSR, and has the following
5567 settings:
5568 00 Round to nearest
5569 01 Round to 0
5570 10 Round to +inf
5571 11 Round to -inf
5572
5573 FLT_ROUNDS, on the other hand, expects the following:
5574 -1 Undefined
5575 0 Round to 0
5576 1 Round to nearest
5577 2 Round to +inf
5578 3 Round to -inf
5579
5580 To perform the conversion, we do:
5581 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5582 */
5583
5584 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005585 EVT VT = Op.getValueType();
5586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005587
5588 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005589 EVT NodeTys[] = {
5590 MVT::f64, // return register
5591 MVT::Glue // unused in this context
5592 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005593 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005594
5595 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005596 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005597 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005598 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005599 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005600
5601 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005602 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005603 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005604 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005605 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005606
5607 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005608 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005609 DAG.getNode(ISD::AND, dl, MVT::i32,
5610 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005611 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005612 DAG.getNode(ISD::SRL, dl, MVT::i32,
5613 DAG.getNode(ISD::AND, dl, MVT::i32,
5614 DAG.getNode(ISD::XOR, dl, MVT::i32,
5615 CWD, DAG.getConstant(3, MVT::i32)),
5616 DAG.getConstant(3, MVT::i32)),
5617 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005618
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005619 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005620 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005621
Duncan Sands13237ac2008-06-06 12:08:01 +00005622 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005623 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005624}
5625
Dan Gohman21cea8a2010-04-17 15:26:15 +00005626SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005627 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005628 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005629 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005630 assert(Op.getNumOperands() == 3 &&
5631 VT == Op.getOperand(1).getValueType() &&
5632 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005633
Chris Lattner601b8652006-09-20 03:47:40 +00005634 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005635 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005636 SDValue Lo = Op.getOperand(0);
5637 SDValue Hi = Op.getOperand(1);
5638 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005639 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005640
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005641 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005642 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005643 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5644 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5645 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5646 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005647 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005648 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5649 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5650 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005651 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005652 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005653}
5654
Dan Gohman21cea8a2010-04-17 15:26:15 +00005655SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005656 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005657 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005658 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005659 assert(Op.getNumOperands() == 3 &&
5660 VT == Op.getOperand(1).getValueType() &&
5661 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005662
Dan Gohman8d2ead22008-03-07 20:36:53 +00005663 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005664 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005665 SDValue Lo = Op.getOperand(0);
5666 SDValue Hi = Op.getOperand(1);
5667 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005668 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005669
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005670 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005671 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005672 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5673 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5674 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5675 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005676 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005677 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5678 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5679 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005680 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005681 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005682}
5683
Dan Gohman21cea8a2010-04-17 15:26:15 +00005684SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005685 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005686 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005687 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005688 assert(Op.getNumOperands() == 3 &&
5689 VT == Op.getOperand(1).getValueType() &&
5690 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005691
Dan Gohman8d2ead22008-03-07 20:36:53 +00005692 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005693 SDValue Lo = Op.getOperand(0);
5694 SDValue Hi = Op.getOperand(1);
5695 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005696 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005697
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005698 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005699 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005700 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5701 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5702 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5703 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005704 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005705 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5706 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5707 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005708 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005709 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005710 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005711}
5712
5713//===----------------------------------------------------------------------===//
5714// Vector related lowering.
5715//
5716
Chris Lattner2a099c02006-04-17 06:00:21 +00005717/// BuildSplatI - Build a canonical splati of Val with an element size of
5718/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005719static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005720 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005721 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005722
Owen Anderson53aa7a92009-08-10 22:56:29 +00005723 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005724 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005725 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005726
Owen Anderson9f944592009-08-11 20:47:22 +00005727 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005728
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005729 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5730 if (Val == -1)
5731 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005732
Owen Anderson53aa7a92009-08-10 22:56:29 +00005733 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005734
Chris Lattner2a099c02006-04-17 06:00:21 +00005735 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005736 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005737 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005738 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005739 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005740 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005741}
5742
Hal Finkelcf2e9082013-05-24 23:00:14 +00005743/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5744/// specified intrinsic ID.
5745static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005746 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005747 EVT DestVT = MVT::Other) {
5748 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5749 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5750 DAG.getConstant(IID, MVT::i32), Op);
5751}
5752
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005753/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005754/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005755static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005756 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005757 EVT DestVT = MVT::Other) {
5758 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005759 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005760 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005761}
5762
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005763/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5764/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005765static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005766 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005767 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005768 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005769 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005770 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005771}
5772
5773
Chris Lattner264c9082006-04-17 17:55:10 +00005774/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5775/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005776static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005777 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005778 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005779 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5780 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005781
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005782 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005783 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005784 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005785 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005786 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005787}
5788
Chris Lattner19e90552006-04-14 05:19:18 +00005789// If this is a case we can't handle, return null and let the default
5790// expansion code take care of it. If we CAN select this case, and if it
5791// selects to a single instruction, return Op. Otherwise, if we can codegen
5792// this case more efficiently than a constant pool load, lower it to the
5793// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005794SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5795 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005796 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005797 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005798 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005799
Bob Wilson85cefe82009-03-02 23:24:16 +00005800 // Check if this is a splat of a constant value.
5801 APInt APSplatBits, APSplatUndef;
5802 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005803 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005804 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005805 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005806 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005807
Bob Wilson530e0382009-03-03 19:26:27 +00005808 unsigned SplatBits = APSplatBits.getZExtValue();
5809 unsigned SplatUndef = APSplatUndef.getZExtValue();
5810 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005811
Bob Wilson530e0382009-03-03 19:26:27 +00005812 // First, handle single instruction cases.
5813
5814 // All zeros?
5815 if (SplatBits == 0) {
5816 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005817 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5818 SDValue Z = DAG.getConstant(0, MVT::i32);
5819 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005820 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005821 }
Bob Wilson530e0382009-03-03 19:26:27 +00005822 return Op;
5823 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005824
Bob Wilson530e0382009-03-03 19:26:27 +00005825 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5826 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5827 (32-SplatBitSize));
5828 if (SextVal >= -16 && SextVal <= 15)
5829 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005830
5831
Bob Wilson530e0382009-03-03 19:26:27 +00005832 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005833
Bob Wilson530e0382009-03-03 19:26:27 +00005834 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005835 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5836 // If this value is in the range [17,31] and is odd, use:
5837 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5838 // If this value is in the range [-31,-17] and is odd, use:
5839 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5840 // Note the last two are three-instruction sequences.
5841 if (SextVal >= -32 && SextVal <= 31) {
5842 // To avoid having these optimizations undone by constant folding,
5843 // we convert to a pseudo that will be expanded later into one of
5844 // the above forms.
5845 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005846 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5847 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5848 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5849 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5850 if (VT == Op.getValueType())
5851 return RetVal;
5852 else
5853 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005854 }
5855
5856 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5857 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5858 // for fneg/fabs.
5859 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5860 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005861 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005862
5863 // Make the VSLW intrinsic, computing 0x8000_0000.
5864 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5865 OnesV, DAG, dl);
5866
5867 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005868 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005869 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005870 }
5871
Bill Schmidt4aedff82014-06-06 14:06:26 +00005872 // The remaining cases assume either big endian element order or
5873 // a splat-size that equates to the element size of the vector
5874 // to be built. An example that doesn't work for little endian is
5875 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5876 // and a vector element size of 16 bits. The code below will
5877 // produce the vector in big endian element order, which for little
5878 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5879
5880 // For now, just avoid these optimizations in that case.
5881 // FIXME: Develop correct optimizations for LE with mismatched
5882 // splat and element sizes.
5883
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005884 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005885 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5886 return SDValue();
5887
Bob Wilson530e0382009-03-03 19:26:27 +00005888 // Check to see if this is a wide variety of vsplti*, binop self cases.
5889 static const signed char SplatCsts[] = {
5890 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5891 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5892 };
5893
5894 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5895 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5896 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5897 int i = SplatCsts[idx];
5898
5899 // Figure out what shift amount will be used by altivec if shifted by i in
5900 // this splat size.
5901 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5902
5903 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005904 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005905 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005906 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5907 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5908 Intrinsic::ppc_altivec_vslw
5909 };
5910 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005911 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005912 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005913
Bob Wilson530e0382009-03-03 19:26:27 +00005914 // vsplti + srl self.
5915 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005916 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005917 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5918 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5919 Intrinsic::ppc_altivec_vsrw
5920 };
5921 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005922 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005923 }
5924
Bob Wilson530e0382009-03-03 19:26:27 +00005925 // vsplti + sra self.
5926 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005927 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005928 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5929 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5930 Intrinsic::ppc_altivec_vsraw
5931 };
5932 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005933 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005934 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005935
Bob Wilson530e0382009-03-03 19:26:27 +00005936 // vsplti + rol self.
5937 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5938 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005939 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005940 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5941 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5942 Intrinsic::ppc_altivec_vrlw
5943 };
5944 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005945 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005946 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005947
Bob Wilson530e0382009-03-03 19:26:27 +00005948 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005949 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005950 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005951 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005952 }
Bob Wilson530e0382009-03-03 19:26:27 +00005953 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005954 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005955 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005956 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005957 }
Bob Wilson530e0382009-03-03 19:26:27 +00005958 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005959 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005960 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005961 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5962 }
5963 }
5964
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005965 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005966}
5967
Chris Lattner071ad012006-04-17 05:28:54 +00005968/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5969/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005970static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005971 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005972 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005973 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005974 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005975 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005976
Chris Lattner071ad012006-04-17 05:28:54 +00005977 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005978 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005979 OP_VMRGHW,
5980 OP_VMRGLW,
5981 OP_VSPLTISW0,
5982 OP_VSPLTISW1,
5983 OP_VSPLTISW2,
5984 OP_VSPLTISW3,
5985 OP_VSLDOI4,
5986 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005987 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005988 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005989
Chris Lattner071ad012006-04-17 05:28:54 +00005990 if (OpNum == OP_COPY) {
5991 if (LHSID == (1*9+2)*9+3) return LHS;
5992 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5993 return RHS;
5994 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005995
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005996 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005997 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5998 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005999
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006000 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006001 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006002 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006003 case OP_VMRGHW:
6004 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6005 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6006 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6007 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6008 break;
6009 case OP_VMRGLW:
6010 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6011 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6012 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6013 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6014 break;
6015 case OP_VSPLTISW0:
6016 for (unsigned i = 0; i != 16; ++i)
6017 ShufIdxs[i] = (i&3)+0;
6018 break;
6019 case OP_VSPLTISW1:
6020 for (unsigned i = 0; i != 16; ++i)
6021 ShufIdxs[i] = (i&3)+4;
6022 break;
6023 case OP_VSPLTISW2:
6024 for (unsigned i = 0; i != 16; ++i)
6025 ShufIdxs[i] = (i&3)+8;
6026 break;
6027 case OP_VSPLTISW3:
6028 for (unsigned i = 0; i != 16; ++i)
6029 ShufIdxs[i] = (i&3)+12;
6030 break;
6031 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006032 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006033 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006034 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006035 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006036 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006037 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006038 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006039 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6040 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006041 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006042 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006043}
6044
Chris Lattner19e90552006-04-14 05:19:18 +00006045/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6046/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6047/// return the code it can be lowered into. Worst case, it can always be
6048/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006049SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006050 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006051 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006052 SDValue V1 = Op.getOperand(0);
6053 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006054 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006055 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006056 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006057
Chris Lattner19e90552006-04-14 05:19:18 +00006058 // Cases that are handled by instructions that take permute immediates
6059 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6060 // selected by the instruction selector.
6061 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006062 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6063 PPC::isSplatShuffleMask(SVOp, 2) ||
6064 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006065 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6066 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00006067 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006068 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6069 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6070 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6071 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6072 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6073 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006074 return Op;
6075 }
6076 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006077
Chris Lattner19e90552006-04-14 05:19:18 +00006078 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6079 // and produce a fixed permutation. If any of these match, do not lower to
6080 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006081 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006082 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6083 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00006084 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006085 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6086 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6087 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6088 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6089 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6090 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006091 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006092
Chris Lattner071ad012006-04-17 05:28:54 +00006093 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6094 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006095 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006096
Chris Lattner071ad012006-04-17 05:28:54 +00006097 unsigned PFIndexes[4];
6098 bool isFourElementShuffle = true;
6099 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6100 unsigned EltNo = 8; // Start out undef.
6101 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006102 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006103 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006104
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006105 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006106 if ((ByteSource & 3) != j) {
6107 isFourElementShuffle = false;
6108 break;
6109 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006110
Chris Lattner071ad012006-04-17 05:28:54 +00006111 if (EltNo == 8) {
6112 EltNo = ByteSource/4;
6113 } else if (EltNo != ByteSource/4) {
6114 isFourElementShuffle = false;
6115 break;
6116 }
6117 }
6118 PFIndexes[i] = EltNo;
6119 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006120
6121 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006122 // perfect shuffle vector to determine if it is cost effective to do this as
6123 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006124 // For now, we skip this for little endian until such time as we have a
6125 // little-endian perfect shuffle table.
6126 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006127 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006128 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006129 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006130
Chris Lattner071ad012006-04-17 05:28:54 +00006131 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6132 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006133
Chris Lattner071ad012006-04-17 05:28:54 +00006134 // Determining when to avoid vperm is tricky. Many things affect the cost
6135 // of vperm, particularly how many times the perm mask needs to be computed.
6136 // For example, if the perm mask can be hoisted out of a loop or is already
6137 // used (perhaps because there are multiple permutes with the same shuffle
6138 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6139 // the loop requires an extra register.
6140 //
6141 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006142 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006143 // available, if this block is within a loop, we should avoid using vperm
6144 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006145 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006146 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006147 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006148
Chris Lattner19e90552006-04-14 05:19:18 +00006149 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6150 // vector that will get spilled to the constant pool.
6151 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006152
Chris Lattner19e90552006-04-14 05:19:18 +00006153 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6154 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006155
6156 // For little endian, the order of the input vectors is reversed, and
6157 // the permutation mask is complemented with respect to 31. This is
6158 // necessary to produce proper semantics with the big-endian-biased vperm
6159 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006160 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006161 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006162
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006163 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006164 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6165 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006166
Chris Lattner19e90552006-04-14 05:19:18 +00006167 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006168 if (isLittleEndian)
6169 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6170 MVT::i32));
6171 else
6172 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6173 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006174 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006175
Owen Anderson9f944592009-08-11 20:47:22 +00006176 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006177 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006178 if (isLittleEndian)
6179 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6180 V2, V1, VPermMask);
6181 else
6182 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6183 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006184}
6185
Chris Lattner9754d142006-04-18 17:59:36 +00006186/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6187/// altivec comparison. If it is, return true and fill in Opc/isDot with
6188/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006189static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006190 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006191 unsigned IntrinsicID =
6192 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006193 CompareOpc = -1;
6194 isDot = false;
6195 switch (IntrinsicID) {
6196 default: return false;
6197 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006198 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6199 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6200 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6201 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6202 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6203 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6204 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6205 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6206 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6207 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6208 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6209 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6210 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006211
Chris Lattner4211ca92006-04-14 06:01:58 +00006212 // Normal Comparisons.
6213 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6214 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6215 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6216 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6217 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6218 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6219 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6220 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6221 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6222 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6223 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6224 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6225 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6226 }
Chris Lattner9754d142006-04-18 17:59:36 +00006227 return true;
6228}
6229
6230/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6231/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006232SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006233 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006234 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6235 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006236 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006237 int CompareOpc;
6238 bool isDot;
6239 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006240 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006241
Chris Lattner9754d142006-04-18 17:59:36 +00006242 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006243 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006244 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006245 Op.getOperand(1), Op.getOperand(2),
6246 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006247 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006248 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006249
Chris Lattner4211ca92006-04-14 06:01:58 +00006250 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006251 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006252 Op.getOperand(2), // LHS
6253 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006254 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006255 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006256 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006257 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006258
Chris Lattner4211ca92006-04-14 06:01:58 +00006259 // Now that we have the comparison, emit a copy from the CR to a GPR.
6260 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006261 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006262 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006263 CompNode.getValue(1));
6264
Chris Lattner4211ca92006-04-14 06:01:58 +00006265 // Unpack the result based on how the target uses it.
6266 unsigned BitNo; // Bit # of CR6.
6267 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006268 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006269 default: // Can't happen, don't crash on invalid number though.
6270 case 0: // Return the value of the EQ bit of CR6.
6271 BitNo = 0; InvertBit = false;
6272 break;
6273 case 1: // Return the inverted value of the EQ bit of CR6.
6274 BitNo = 0; InvertBit = true;
6275 break;
6276 case 2: // Return the value of the LT bit of CR6.
6277 BitNo = 2; InvertBit = false;
6278 break;
6279 case 3: // Return the inverted value of the LT bit of CR6.
6280 BitNo = 2; InvertBit = true;
6281 break;
6282 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006283
Chris Lattner4211ca92006-04-14 06:01:58 +00006284 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006285 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6286 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006287 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006288 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6289 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006290
Chris Lattner4211ca92006-04-14 06:01:58 +00006291 // If we are supposed to, toggle the bit.
6292 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006293 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6294 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006295 return Flags;
6296}
6297
Hal Finkel5c0d1452014-03-30 13:22:59 +00006298SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6299 SelectionDAG &DAG) const {
6300 SDLoc dl(Op);
6301 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6302 // instructions), but for smaller types, we need to first extend up to v2i32
6303 // before doing going farther.
6304 if (Op.getValueType() == MVT::v2i64) {
6305 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6306 if (ExtVT != MVT::v2i32) {
6307 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6308 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6309 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6310 ExtVT.getVectorElementType(), 4)));
6311 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6312 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6313 DAG.getValueType(MVT::v2i32));
6314 }
6315
6316 return Op;
6317 }
6318
6319 return SDValue();
6320}
6321
Scott Michelcf0da6c2009-02-17 22:15:04 +00006322SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006323 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006324 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006325 // Create a stack slot that is 16-byte aligned.
6326 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006327 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006328 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006329 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006330
Chris Lattner4211ca92006-04-14 06:01:58 +00006331 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006332 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006333 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006334 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006335 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006336 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006337 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006338}
6339
Dan Gohman21cea8a2010-04-17 15:26:15 +00006340SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006341 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006342 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006343 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006344
Owen Anderson9f944592009-08-11 20:47:22 +00006345 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6346 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006347
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006348 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006349 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006350
Chris Lattner7e4398742006-04-18 03:43:48 +00006351 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006352 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6353 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6354 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006355
Chris Lattner7e4398742006-04-18 03:43:48 +00006356 // Low parts multiplied together, generating 32-bit results (we ignore the
6357 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006358 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006359 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006360
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006361 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006362 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006363 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006364 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006365 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006366 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6367 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006368 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006369
Owen Anderson9f944592009-08-11 20:47:22 +00006370 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006371
Chris Lattner96d50482006-04-18 04:28:57 +00006372 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006373 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006374 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006375 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006376 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006377
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006378 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006379 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006380 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006381 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006382
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006383 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006384 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006385 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006386 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006387
Bill Schmidt42995e82014-06-09 16:06:29 +00006388 // Merge the results together. Because vmuleub and vmuloub are
6389 // instructions with a big-endian bias, we must reverse the
6390 // element numbering and reverse the meaning of "odd" and "even"
6391 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006392 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006393 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006394 if (isLittleEndian) {
6395 Ops[i*2 ] = 2*i;
6396 Ops[i*2+1] = 2*i+16;
6397 } else {
6398 Ops[i*2 ] = 2*i+1;
6399 Ops[i*2+1] = 2*i+1+16;
6400 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006401 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006402 if (isLittleEndian)
6403 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6404 else
6405 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006406 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006407 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006408 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006409}
6410
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006411/// LowerOperation - Provide custom lowering hooks for some operations.
6412///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006413SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006414 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006415 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006416 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006417 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006418 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006419 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006420 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006421 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006422 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6423 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006424 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006425 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006426
6427 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006428 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006429
Roman Divackyc3825df2013-07-25 21:36:47 +00006430 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006431 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006432
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006433 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006434 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006435 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006436
Hal Finkel756810f2013-03-21 21:37:52 +00006437 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6438 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6439
Hal Finkel940ab932014-02-28 00:27:01 +00006440 case ISD::LOAD: return LowerLOAD(Op, DAG);
6441 case ISD::STORE: return LowerSTORE(Op, DAG);
6442 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006443 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006444 case ISD::FP_TO_UINT:
6445 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006446 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006447 case ISD::UINT_TO_FP:
6448 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006449 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006450
Chris Lattner4211ca92006-04-14 06:01:58 +00006451 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006452 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6453 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6454 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006455
Chris Lattner4211ca92006-04-14 06:01:58 +00006456 // Vector-related lowering.
6457 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6458 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6459 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6460 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006461 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006462 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006463
Hal Finkel25c19922013-05-15 21:37:41 +00006464 // For counter-based loop handling.
6465 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6466
Chris Lattnerf6a81562007-12-08 06:59:59 +00006467 // Frame & Return address.
6468 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006469 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006470 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006471}
6472
Duncan Sands6ed40142008-12-01 11:39:25 +00006473void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6474 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006475 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006476 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006477 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006478 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006479 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006480 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006481 case ISD::INTRINSIC_W_CHAIN: {
6482 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6483 Intrinsic::ppc_is_decremented_ctr_nonzero)
6484 break;
6485
6486 assert(N->getValueType(0) == MVT::i1 &&
6487 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006488 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006489 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6490 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6491 N->getOperand(1));
6492
6493 Results.push_back(NewInt);
6494 Results.push_back(NewInt.getValue(1));
6495 break;
6496 }
Roman Divacky4394e682011-06-28 15:30:42 +00006497 case ISD::VAARG: {
6498 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6499 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6500 return;
6501
6502 EVT VT = N->getValueType(0);
6503
6504 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006505 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006506
6507 Results.push_back(NewNode);
6508 Results.push_back(NewNode.getValue(1));
6509 }
6510 return;
6511 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006512 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006513 assert(N->getValueType(0) == MVT::ppcf128);
6514 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006515 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006516 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006517 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006518 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006519 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006520 DAG.getIntPtrConstant(1));
6521
Ulrich Weigand874fc622013-03-26 10:56:22 +00006522 // Add the two halves of the long double in round-to-zero mode.
6523 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006524
6525 // We know the low half is about to be thrown away, so just use something
6526 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006527 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006528 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006529 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006530 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006531 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006532 // LowerFP_TO_INT() can only handle f32 and f64.
6533 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6534 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006535 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006536 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006537 }
6538}
6539
6540
Chris Lattner4211ca92006-04-14 06:01:58 +00006541//===----------------------------------------------------------------------===//
6542// Other Lowering Code
6543//===----------------------------------------------------------------------===//
6544
Chris Lattner9b577f12005-08-26 21:23:58 +00006545MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006546PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006547 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006548 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006549 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6550
6551 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6552 MachineFunction *F = BB->getParent();
6553 MachineFunction::iterator It = BB;
6554 ++It;
6555
6556 unsigned dest = MI->getOperand(0).getReg();
6557 unsigned ptrA = MI->getOperand(1).getReg();
6558 unsigned ptrB = MI->getOperand(2).getReg();
6559 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006560 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006561
6562 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6563 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6564 F->insert(It, loopMBB);
6565 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006566 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006567 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006568 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006569
6570 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006571 unsigned TmpReg = (!BinOpcode) ? incr :
6572 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006573 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6574 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006575
6576 // thisMBB:
6577 // ...
6578 // fallthrough --> loopMBB
6579 BB->addSuccessor(loopMBB);
6580
6581 // loopMBB:
6582 // l[wd]arx dest, ptr
6583 // add r0, dest, incr
6584 // st[wd]cx. r0, ptr
6585 // bne- loopMBB
6586 // fallthrough --> exitMBB
6587 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006588 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006589 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006590 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006591 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6592 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006593 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006594 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006595 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006596 BB->addSuccessor(loopMBB);
6597 BB->addSuccessor(exitMBB);
6598
6599 // exitMBB:
6600 // ...
6601 BB = exitMBB;
6602 return BB;
6603}
6604
6605MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006606PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006607 MachineBasicBlock *BB,
6608 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006609 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006610 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006611 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6612 // In 64 bit mode we have to use 64 bits for addresses, even though the
6613 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6614 // registers without caring whether they're 32 or 64, but here we're
6615 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006616 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006617 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006618
6619 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6620 MachineFunction *F = BB->getParent();
6621 MachineFunction::iterator It = BB;
6622 ++It;
6623
6624 unsigned dest = MI->getOperand(0).getReg();
6625 unsigned ptrA = MI->getOperand(1).getReg();
6626 unsigned ptrB = MI->getOperand(2).getReg();
6627 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006628 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006629
6630 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6631 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6632 F->insert(It, loopMBB);
6633 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006634 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006635 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006636 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006637
6638 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006639 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006640 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6641 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006642 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6643 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6644 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6645 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6646 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6647 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6648 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6649 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6650 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6651 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006652 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006653 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006654 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006655
6656 // thisMBB:
6657 // ...
6658 // fallthrough --> loopMBB
6659 BB->addSuccessor(loopMBB);
6660
6661 // The 4-byte load must be aligned, while a char or short may be
6662 // anywhere in the word. Hence all this nasty bookkeeping code.
6663 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6664 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006665 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006666 // rlwinm ptr, ptr1, 0, 0, 29
6667 // slw incr2, incr, shift
6668 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6669 // slw mask, mask2, shift
6670 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006671 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006672 // add tmp, tmpDest, incr2
6673 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006674 // and tmp3, tmp, mask
6675 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006676 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006677 // bne- loopMBB
6678 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006679 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006680 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006681 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006682 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006683 .addReg(ptrA).addReg(ptrB);
6684 } else {
6685 Ptr1Reg = ptrB;
6686 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006687 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006688 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006689 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006690 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6691 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006692 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006693 .addReg(Ptr1Reg).addImm(0).addImm(61);
6694 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006695 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006696 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006697 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006698 .addReg(incr).addReg(ShiftReg);
6699 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006700 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006701 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006702 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6703 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006704 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006705 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006706 .addReg(Mask2Reg).addReg(ShiftReg);
6707
6708 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006709 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006710 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006711 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006712 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006713 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006714 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006715 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006716 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006717 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006718 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006719 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006720 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006721 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006722 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006723 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006724 BB->addSuccessor(loopMBB);
6725 BB->addSuccessor(exitMBB);
6726
6727 // exitMBB:
6728 // ...
6729 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006730 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6731 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006732 return BB;
6733}
6734
Hal Finkel756810f2013-03-21 21:37:52 +00006735llvm::MachineBasicBlock*
6736PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6737 MachineBasicBlock *MBB) const {
6738 DebugLoc DL = MI->getDebugLoc();
6739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6740
6741 MachineFunction *MF = MBB->getParent();
6742 MachineRegisterInfo &MRI = MF->getRegInfo();
6743
6744 const BasicBlock *BB = MBB->getBasicBlock();
6745 MachineFunction::iterator I = MBB;
6746 ++I;
6747
6748 // Memory Reference
6749 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6750 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6751
6752 unsigned DstReg = MI->getOperand(0).getReg();
6753 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6754 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6755 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6756 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6757
6758 MVT PVT = getPointerTy();
6759 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6760 "Invalid Pointer Size!");
6761 // For v = setjmp(buf), we generate
6762 //
6763 // thisMBB:
6764 // SjLjSetup mainMBB
6765 // bl mainMBB
6766 // v_restore = 1
6767 // b sinkMBB
6768 //
6769 // mainMBB:
6770 // buf[LabelOffset] = LR
6771 // v_main = 0
6772 //
6773 // sinkMBB:
6774 // v = phi(main, restore)
6775 //
6776
6777 MachineBasicBlock *thisMBB = MBB;
6778 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6779 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6780 MF->insert(I, mainMBB);
6781 MF->insert(I, sinkMBB);
6782
6783 MachineInstrBuilder MIB;
6784
6785 // Transfer the remainder of BB and its successor edges to sinkMBB.
6786 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006787 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006788 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6789
6790 // Note that the structure of the jmp_buf used here is not compatible
6791 // with that used by libc, and is not designed to be. Specifically, it
6792 // stores only those 'reserved' registers that LLVM does not otherwise
6793 // understand how to spill. Also, by convention, by the time this
6794 // intrinsic is called, Clang has already stored the frame address in the
6795 // first slot of the buffer and stack address in the third. Following the
6796 // X86 target code, we'll store the jump address in the second slot. We also
6797 // need to save the TOC pointer (R2) to handle jumps between shared
6798 // libraries, and that will be stored in the fourth slot. The thread
6799 // identifier (R13) is not affected.
6800
6801 // thisMBB:
6802 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6803 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006804 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006805
6806 // Prepare IP either in reg.
6807 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6808 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6809 unsigned BufReg = MI->getOperand(1).getReg();
6810
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006811 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006812 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6813 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006814 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006815 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006816 MIB.setMemRefs(MMOBegin, MMOEnd);
6817 }
6818
Hal Finkelf05d6c72013-07-17 23:50:51 +00006819 // Naked functions never have a base pointer, and so we use r1. For all
6820 // other functions, this decision must be delayed until during PEI.
6821 unsigned BaseReg;
6822 if (MF->getFunction()->getAttributes().hasAttribute(
6823 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006824 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006825 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006826 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006827
6828 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006829 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006830 .addReg(BaseReg)
6831 .addImm(BPOffset)
6832 .addReg(BufReg);
6833 MIB.setMemRefs(MMOBegin, MMOEnd);
6834
Hal Finkel756810f2013-03-21 21:37:52 +00006835 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006836 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006837 const PPCRegisterInfo *TRI =
6838 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6839 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006840
6841 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6842
6843 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6844 .addMBB(mainMBB);
6845 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6846
6847 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6848 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6849
6850 // mainMBB:
6851 // mainDstReg = 0
6852 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006853 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006854
6855 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006856 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006857 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6858 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006859 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006860 .addReg(BufReg);
6861 } else {
6862 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6863 .addReg(LabelReg)
6864 .addImm(LabelOffset)
6865 .addReg(BufReg);
6866 }
6867
6868 MIB.setMemRefs(MMOBegin, MMOEnd);
6869
6870 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6871 mainMBB->addSuccessor(sinkMBB);
6872
6873 // sinkMBB:
6874 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6875 TII->get(PPC::PHI), DstReg)
6876 .addReg(mainDstReg).addMBB(mainMBB)
6877 .addReg(restoreDstReg).addMBB(thisMBB);
6878
6879 MI->eraseFromParent();
6880 return sinkMBB;
6881}
6882
6883MachineBasicBlock *
6884PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6885 MachineBasicBlock *MBB) const {
6886 DebugLoc DL = MI->getDebugLoc();
6887 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6888
6889 MachineFunction *MF = MBB->getParent();
6890 MachineRegisterInfo &MRI = MF->getRegInfo();
6891
6892 // Memory Reference
6893 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6894 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6895
6896 MVT PVT = getPointerTy();
6897 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6898 "Invalid Pointer Size!");
6899
6900 const TargetRegisterClass *RC =
6901 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6902 unsigned Tmp = MRI.createVirtualRegister(RC);
6903 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6904 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6905 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006906 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6907 (Subtarget.isSVR4ABI() &&
6908 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6909 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006910
6911 MachineInstrBuilder MIB;
6912
6913 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6914 const int64_t SPOffset = 2 * PVT.getStoreSize();
6915 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006916 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006917
6918 unsigned BufReg = MI->getOperand(0).getReg();
6919
6920 // Reload FP (the jumped-to function may not have had a
6921 // frame pointer, and if so, then its r31 will be restored
6922 // as necessary).
6923 if (PVT == MVT::i64) {
6924 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6925 .addImm(0)
6926 .addReg(BufReg);
6927 } else {
6928 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6929 .addImm(0)
6930 .addReg(BufReg);
6931 }
6932 MIB.setMemRefs(MMOBegin, MMOEnd);
6933
6934 // Reload IP
6935 if (PVT == MVT::i64) {
6936 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006937 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006938 .addReg(BufReg);
6939 } else {
6940 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6941 .addImm(LabelOffset)
6942 .addReg(BufReg);
6943 }
6944 MIB.setMemRefs(MMOBegin, MMOEnd);
6945
6946 // Reload SP
6947 if (PVT == MVT::i64) {
6948 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006949 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006950 .addReg(BufReg);
6951 } else {
6952 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6953 .addImm(SPOffset)
6954 .addReg(BufReg);
6955 }
6956 MIB.setMemRefs(MMOBegin, MMOEnd);
6957
Hal Finkelf05d6c72013-07-17 23:50:51 +00006958 // Reload BP
6959 if (PVT == MVT::i64) {
6960 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6961 .addImm(BPOffset)
6962 .addReg(BufReg);
6963 } else {
6964 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6965 .addImm(BPOffset)
6966 .addReg(BufReg);
6967 }
6968 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006969
6970 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006971 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006972 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006973 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006974 .addReg(BufReg);
6975
6976 MIB.setMemRefs(MMOBegin, MMOEnd);
6977 }
6978
6979 // Jump
6980 BuildMI(*MBB, MI, DL,
6981 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6982 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6983
6984 MI->eraseFromParent();
6985 return MBB;
6986}
6987
Dale Johannesena32affb2008-08-28 17:53:09 +00006988MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006989PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006990 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006991 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6992 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6993 return emitEHSjLjSetJmp(MI, BB);
6994 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6995 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6996 return emitEHSjLjLongJmp(MI, BB);
6997 }
6998
Evan Cheng20350c42006-11-27 23:37:22 +00006999 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007000
7001 // To "insert" these instructions we actually have to insert their
7002 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007003 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007004 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007005 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007006
Dan Gohman3b460302008-07-07 23:14:23 +00007007 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007008
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007009 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007010 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7011 MI->getOpcode() == PPC::SELECT_I4 ||
7012 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007013 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007014 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7015 MI->getOpcode() == PPC::SELECT_CC_I8)
7016 Cond.push_back(MI->getOperand(4));
7017 else
7018 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007019 Cond.push_back(MI->getOperand(1));
7020
Hal Finkel460e94d2012-06-22 23:10:08 +00007021 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007022 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7023 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7024 Cond, MI->getOperand(2).getReg(),
7025 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007026 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7027 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7028 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7029 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007030 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
7031 MI->getOpcode() == PPC::SELECT_I4 ||
7032 MI->getOpcode() == PPC::SELECT_I8 ||
7033 MI->getOpcode() == PPC::SELECT_F4 ||
7034 MI->getOpcode() == PPC::SELECT_F8 ||
7035 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007036 // The incoming instruction knows the destination vreg to set, the
7037 // condition code register to branch on, the true/false values to
7038 // select between, and a branch opcode to use.
7039
7040 // thisMBB:
7041 // ...
7042 // TrueVal = ...
7043 // cmpTY ccX, r1, r2
7044 // bCC copy1MBB
7045 // fallthrough --> copy0MBB
7046 MachineBasicBlock *thisMBB = BB;
7047 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7048 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007049 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007050 F->insert(It, copy0MBB);
7051 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007052
7053 // Transfer the remainder of BB and its successor edges to sinkMBB.
7054 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007055 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007056 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7057
Evan Cheng32e376f2008-07-12 02:23:19 +00007058 // Next, add the true and fallthrough blocks as its successors.
7059 BB->addSuccessor(copy0MBB);
7060 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007061
Hal Finkel940ab932014-02-28 00:27:01 +00007062 if (MI->getOpcode() == PPC::SELECT_I4 ||
7063 MI->getOpcode() == PPC::SELECT_I8 ||
7064 MI->getOpcode() == PPC::SELECT_F4 ||
7065 MI->getOpcode() == PPC::SELECT_F8 ||
7066 MI->getOpcode() == PPC::SELECT_VRRC) {
7067 BuildMI(BB, dl, TII->get(PPC::BC))
7068 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7069 } else {
7070 unsigned SelectPred = MI->getOperand(4).getImm();
7071 BuildMI(BB, dl, TII->get(PPC::BCC))
7072 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7073 }
Dan Gohman34396292010-07-06 20:24:04 +00007074
Evan Cheng32e376f2008-07-12 02:23:19 +00007075 // copy0MBB:
7076 // %FalseValue = ...
7077 // # fallthrough to sinkMBB
7078 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007079
Evan Cheng32e376f2008-07-12 02:23:19 +00007080 // Update machine-CFG edges
7081 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007082
Evan Cheng32e376f2008-07-12 02:23:19 +00007083 // sinkMBB:
7084 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7085 // ...
7086 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007087 BuildMI(*BB, BB->begin(), dl,
7088 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007089 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7090 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7091 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7093 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7094 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7095 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007096 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7097 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7098 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7099 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007100
7101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7102 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7103 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7104 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007105 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7106 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7107 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7108 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007109
7110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7111 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7112 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7113 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007114 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7115 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7116 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7117 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007118
7119 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7120 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7121 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7122 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007123 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7124 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7125 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7126 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007127
7128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007129 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007130 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007131 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007132 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007133 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007134 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007135 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007136
7137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7138 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7139 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7140 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007141 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7142 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7143 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7144 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007145
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007146 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7147 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7148 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7149 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7150 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7151 BB = EmitAtomicBinary(MI, BB, false, 0);
7152 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7153 BB = EmitAtomicBinary(MI, BB, true, 0);
7154
Evan Cheng32e376f2008-07-12 02:23:19 +00007155 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7156 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7157 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7158
7159 unsigned dest = MI->getOperand(0).getReg();
7160 unsigned ptrA = MI->getOperand(1).getReg();
7161 unsigned ptrB = MI->getOperand(2).getReg();
7162 unsigned oldval = MI->getOperand(3).getReg();
7163 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007164 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007165
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007166 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7167 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7168 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007169 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007170 F->insert(It, loop1MBB);
7171 F->insert(It, loop2MBB);
7172 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007173 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007174 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007175 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007176 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007177
7178 // thisMBB:
7179 // ...
7180 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007181 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007182
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007183 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007184 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007185 // cmp[wd] dest, oldval
7186 // bne- midMBB
7187 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007188 // st[wd]cx. newval, ptr
7189 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007190 // b exitBB
7191 // midMBB:
7192 // st[wd]cx. dest, ptr
7193 // exitBB:
7194 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007195 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007196 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007197 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007198 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007199 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007200 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7201 BB->addSuccessor(loop2MBB);
7202 BB->addSuccessor(midMBB);
7203
7204 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007205 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007206 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007207 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007208 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007209 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007210 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007211 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007212
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007213 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007214 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007215 .addReg(dest).addReg(ptrA).addReg(ptrB);
7216 BB->addSuccessor(exitMBB);
7217
Evan Cheng32e376f2008-07-12 02:23:19 +00007218 // exitMBB:
7219 // ...
7220 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007221 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7222 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7223 // We must use 64-bit registers for addresses when targeting 64-bit,
7224 // since we're actually doing arithmetic on them. Other registers
7225 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007226 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007227 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7228
7229 unsigned dest = MI->getOperand(0).getReg();
7230 unsigned ptrA = MI->getOperand(1).getReg();
7231 unsigned ptrB = MI->getOperand(2).getReg();
7232 unsigned oldval = MI->getOperand(3).getReg();
7233 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007234 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007235
7236 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7237 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7238 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7239 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7240 F->insert(It, loop1MBB);
7241 F->insert(It, loop2MBB);
7242 F->insert(It, midMBB);
7243 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007244 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007245 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007246 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007247
7248 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007249 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007250 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7251 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007252 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7253 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7254 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7255 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7256 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7257 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7258 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7259 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7260 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7261 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7262 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7263 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7264 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7265 unsigned Ptr1Reg;
7266 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007267 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007268 // thisMBB:
7269 // ...
7270 // fallthrough --> loopMBB
7271 BB->addSuccessor(loop1MBB);
7272
7273 // The 4-byte load must be aligned, while a char or short may be
7274 // anywhere in the word. Hence all this nasty bookkeeping code.
7275 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7276 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007277 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007278 // rlwinm ptr, ptr1, 0, 0, 29
7279 // slw newval2, newval, shift
7280 // slw oldval2, oldval,shift
7281 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7282 // slw mask, mask2, shift
7283 // and newval3, newval2, mask
7284 // and oldval3, oldval2, mask
7285 // loop1MBB:
7286 // lwarx tmpDest, ptr
7287 // and tmp, tmpDest, mask
7288 // cmpw tmp, oldval3
7289 // bne- midMBB
7290 // loop2MBB:
7291 // andc tmp2, tmpDest, mask
7292 // or tmp4, tmp2, newval3
7293 // stwcx. tmp4, ptr
7294 // bne- loop1MBB
7295 // b exitBB
7296 // midMBB:
7297 // stwcx. tmpDest, ptr
7298 // exitBB:
7299 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007300 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007301 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007302 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007303 .addReg(ptrA).addReg(ptrB);
7304 } else {
7305 Ptr1Reg = ptrB;
7306 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007307 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007308 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007309 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007310 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7311 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007312 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007313 .addReg(Ptr1Reg).addImm(0).addImm(61);
7314 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007315 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007316 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007317 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007318 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007319 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007320 .addReg(oldval).addReg(ShiftReg);
7321 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007322 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007323 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007324 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7325 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7326 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007327 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007328 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007329 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007330 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007331 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007332 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007333 .addReg(OldVal2Reg).addReg(MaskReg);
7334
7335 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007336 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007337 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007338 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7339 .addReg(TmpDestReg).addReg(MaskReg);
7340 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007341 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007342 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007343 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7344 BB->addSuccessor(loop2MBB);
7345 BB->addSuccessor(midMBB);
7346
7347 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007348 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7349 .addReg(TmpDestReg).addReg(MaskReg);
7350 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7351 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7352 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007353 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007354 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007355 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007356 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007357 BB->addSuccessor(loop1MBB);
7358 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007359
Dale Johannesen340d2642008-08-30 00:08:53 +00007360 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007361 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007362 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007363 BB->addSuccessor(exitMBB);
7364
7365 // exitMBB:
7366 // ...
7367 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007368 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7369 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007370 } else if (MI->getOpcode() == PPC::FADDrtz) {
7371 // This pseudo performs an FADD with rounding mode temporarily forced
7372 // to round-to-zero. We emit this via custom inserter since the FPSCR
7373 // is not modeled at the SelectionDAG level.
7374 unsigned Dest = MI->getOperand(0).getReg();
7375 unsigned Src1 = MI->getOperand(1).getReg();
7376 unsigned Src2 = MI->getOperand(2).getReg();
7377 DebugLoc dl = MI->getDebugLoc();
7378
7379 MachineRegisterInfo &RegInfo = F->getRegInfo();
7380 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7381
7382 // Save FPSCR value.
7383 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7384
7385 // Set rounding mode to round-to-zero.
7386 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7387 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7388
7389 // Perform addition.
7390 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7391
7392 // Restore FPSCR value.
7393 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007394 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7395 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7396 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7397 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7398 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7399 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7400 PPC::ANDIo8 : PPC::ANDIo;
7401 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7402 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7403
7404 MachineRegisterInfo &RegInfo = F->getRegInfo();
7405 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7406 &PPC::GPRCRegClass :
7407 &PPC::G8RCRegClass);
7408
7409 DebugLoc dl = MI->getDebugLoc();
7410 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7411 .addReg(MI->getOperand(1).getReg()).addImm(1);
7412 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7413 MI->getOperand(0).getReg())
7414 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007415 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007416 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007417 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007418
Dan Gohman34396292010-07-06 20:24:04 +00007419 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007420 return BB;
7421}
7422
Chris Lattner4211ca92006-04-14 06:01:58 +00007423//===----------------------------------------------------------------------===//
7424// Target Optimization Hooks
7425//===----------------------------------------------------------------------===//
7426
Hal Finkelb0c810f2013-04-03 17:44:56 +00007427SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7428 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007429 if (DCI.isAfterLegalizeVectorOps())
7430 return SDValue();
7431
Hal Finkelb0c810f2013-04-03 17:44:56 +00007432 EVT VT = Op.getValueType();
7433
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007434 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7435 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7436 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7437 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007438
7439 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7440 // For the reciprocal, we need to find the zero of the function:
7441 // F(X) = A X - 1 [which has a zero at X = 1/A]
7442 // =>
7443 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7444 // does not require additional intermediate precision]
7445
7446 // Convergence is quadratic, so we essentially double the number of digits
7447 // correct after every iteration. The minimum architected relative
7448 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7449 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007450 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007451 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007452 ++Iterations;
7453
7454 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007455 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007456
7457 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007458 DAG.getConstantFP(1.0, VT.getScalarType());
7459 if (VT.isVector()) {
7460 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007461 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007462 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007463 FPOne, FPOne, FPOne, FPOne);
7464 }
7465
Hal Finkelb0c810f2013-04-03 17:44:56 +00007466 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007467 DCI.AddToWorklist(Est.getNode());
7468
7469 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7470 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007471 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007472 DCI.AddToWorklist(NewEst.getNode());
7473
Hal Finkelb0c810f2013-04-03 17:44:56 +00007474 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007475 DCI.AddToWorklist(NewEst.getNode());
7476
Hal Finkelb0c810f2013-04-03 17:44:56 +00007477 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007478 DCI.AddToWorklist(NewEst.getNode());
7479
Hal Finkelb0c810f2013-04-03 17:44:56 +00007480 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007481 DCI.AddToWorklist(Est.getNode());
7482 }
7483
7484 return Est;
7485 }
7486
7487 return SDValue();
7488}
7489
Hal Finkelb0c810f2013-04-03 17:44:56 +00007490SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007491 DAGCombinerInfo &DCI) const {
7492 if (DCI.isAfterLegalizeVectorOps())
7493 return SDValue();
7494
Hal Finkelb0c810f2013-04-03 17:44:56 +00007495 EVT VT = Op.getValueType();
7496
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007497 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7498 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7499 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7500 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007501
7502 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7503 // For the reciprocal sqrt, we need to find the zero of the function:
7504 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7505 // =>
7506 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7507 // As a result, we precompute A/2 prior to the iteration loop.
7508
7509 // Convergence is quadratic, so we essentially double the number of digits
7510 // correct after every iteration. The minimum architected relative
7511 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7512 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007513 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007514 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007515 ++Iterations;
7516
7517 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007518 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007519
Hal Finkelb0c810f2013-04-03 17:44:56 +00007520 SDValue FPThreeHalves =
7521 DAG.getConstantFP(1.5, VT.getScalarType());
7522 if (VT.isVector()) {
7523 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007524 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007525 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7526 FPThreeHalves, FPThreeHalves,
7527 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007528 }
7529
Hal Finkelb0c810f2013-04-03 17:44:56 +00007530 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007531 DCI.AddToWorklist(Est.getNode());
7532
7533 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7534 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007535 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007536 DCI.AddToWorklist(HalfArg.getNode());
7537
Hal Finkelb0c810f2013-04-03 17:44:56 +00007538 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007539 DCI.AddToWorklist(HalfArg.getNode());
7540
7541 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7542 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007543 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007544 DCI.AddToWorklist(NewEst.getNode());
7545
Hal Finkelb0c810f2013-04-03 17:44:56 +00007546 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007547 DCI.AddToWorklist(NewEst.getNode());
7548
Hal Finkelb0c810f2013-04-03 17:44:56 +00007549 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007550 DCI.AddToWorklist(NewEst.getNode());
7551
Hal Finkelb0c810f2013-04-03 17:44:56 +00007552 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007553 DCI.AddToWorklist(Est.getNode());
7554 }
7555
7556 return Est;
7557 }
7558
7559 return SDValue();
7560}
7561
Hal Finkel3604bf72014-08-01 01:02:01 +00007562static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007563 unsigned Bytes, int Dist,
7564 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007565 if (VT.getSizeInBits() / 8 != Bytes)
7566 return false;
7567
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007568 SDValue BaseLoc = Base->getBasePtr();
7569 if (Loc.getOpcode() == ISD::FrameIndex) {
7570 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7571 return false;
7572 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7573 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7574 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7575 int FS = MFI->getObjectSize(FI);
7576 int BFS = MFI->getObjectSize(BFI);
7577 if (FS != BFS || FS != (int)Bytes) return false;
7578 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7579 }
7580
7581 // Handle X+C
7582 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7583 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7584 return true;
7585
7586 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007587 const GlobalValue *GV1 = nullptr;
7588 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007589 int64_t Offset1 = 0;
7590 int64_t Offset2 = 0;
7591 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7592 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7593 if (isGA1 && isGA2 && GV1 == GV2)
7594 return Offset1 == (Offset2 + Dist*Bytes);
7595 return false;
7596}
7597
Hal Finkel3604bf72014-08-01 01:02:01 +00007598// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7599// not enforce equality of the chain operands.
7600static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7601 unsigned Bytes, int Dist,
7602 SelectionDAG &DAG) {
7603 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7604 EVT VT = LS->getMemoryVT();
7605 SDValue Loc = LS->getBasePtr();
7606 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7607 }
7608
7609 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7610 EVT VT;
7611 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7612 default: return false;
7613 case Intrinsic::ppc_altivec_lvx:
7614 case Intrinsic::ppc_altivec_lvxl:
7615 VT = MVT::v4i32;
7616 break;
7617 case Intrinsic::ppc_altivec_lvebx:
7618 VT = MVT::i8;
7619 break;
7620 case Intrinsic::ppc_altivec_lvehx:
7621 VT = MVT::i16;
7622 break;
7623 case Intrinsic::ppc_altivec_lvewx:
7624 VT = MVT::i32;
7625 break;
7626 }
7627
7628 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7629 }
7630
7631 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7632 EVT VT;
7633 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7634 default: return false;
7635 case Intrinsic::ppc_altivec_stvx:
7636 case Intrinsic::ppc_altivec_stvxl:
7637 VT = MVT::v4i32;
7638 break;
7639 case Intrinsic::ppc_altivec_stvebx:
7640 VT = MVT::i8;
7641 break;
7642 case Intrinsic::ppc_altivec_stvehx:
7643 VT = MVT::i16;
7644 break;
7645 case Intrinsic::ppc_altivec_stvewx:
7646 VT = MVT::i32;
7647 break;
7648 }
7649
7650 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7651 }
7652
7653 return false;
7654}
7655
Hal Finkel7d8a6912013-05-26 18:08:30 +00007656// Return true is there is a nearyby consecutive load to the one provided
7657// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007658// token factors and other loads (but nothing else). As a result, a true result
7659// indicates that it is safe to create a new consecutive load adjacent to the
7660// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007661static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7662 SDValue Chain = LD->getChain();
7663 EVT VT = LD->getMemoryVT();
7664
7665 SmallSet<SDNode *, 16> LoadRoots;
7666 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7667 SmallSet<SDNode *, 16> Visited;
7668
7669 // First, search up the chain, branching to follow all token-factor operands.
7670 // If we find a consecutive load, then we're done, otherwise, record all
7671 // nodes just above the top-level loads and token factors.
7672 while (!Queue.empty()) {
7673 SDNode *ChainNext = Queue.pop_back_val();
7674 if (!Visited.insert(ChainNext))
7675 continue;
7676
Hal Finkel3604bf72014-08-01 01:02:01 +00007677 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007678 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007679 return true;
7680
7681 if (!Visited.count(ChainLD->getChain().getNode()))
7682 Queue.push_back(ChainLD->getChain().getNode());
7683 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007684 for (const SDUse &O : ChainNext->ops())
7685 if (!Visited.count(O.getNode()))
7686 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007687 } else
7688 LoadRoots.insert(ChainNext);
7689 }
7690
7691 // Second, search down the chain, starting from the top-level nodes recorded
7692 // in the first phase. These top-level nodes are the nodes just above all
7693 // loads and token factors. Starting with their uses, recursively look though
7694 // all loads (just the chain uses) and token factors to find a consecutive
7695 // load.
7696 Visited.clear();
7697 Queue.clear();
7698
7699 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7700 IE = LoadRoots.end(); I != IE; ++I) {
7701 Queue.push_back(*I);
7702
7703 while (!Queue.empty()) {
7704 SDNode *LoadRoot = Queue.pop_back_val();
7705 if (!Visited.insert(LoadRoot))
7706 continue;
7707
Hal Finkel3604bf72014-08-01 01:02:01 +00007708 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007709 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007710 return true;
7711
7712 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7713 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007714 if (((isa<MemSDNode>(*UI) &&
7715 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007716 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7717 Queue.push_back(*UI);
7718 }
7719 }
7720
7721 return false;
7722}
7723
Hal Finkel940ab932014-02-28 00:27:01 +00007724SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7725 DAGCombinerInfo &DCI) const {
7726 SelectionDAG &DAG = DCI.DAG;
7727 SDLoc dl(N);
7728
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007729 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007730 "Expecting to be tracking CR bits");
7731 // If we're tracking CR bits, we need to be careful that we don't have:
7732 // trunc(binary-ops(zext(x), zext(y)))
7733 // or
7734 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7735 // such that we're unnecessarily moving things into GPRs when it would be
7736 // better to keep them in CR bits.
7737
7738 // Note that trunc here can be an actual i1 trunc, or can be the effective
7739 // truncation that comes from a setcc or select_cc.
7740 if (N->getOpcode() == ISD::TRUNCATE &&
7741 N->getValueType(0) != MVT::i1)
7742 return SDValue();
7743
7744 if (N->getOperand(0).getValueType() != MVT::i32 &&
7745 N->getOperand(0).getValueType() != MVT::i64)
7746 return SDValue();
7747
7748 if (N->getOpcode() == ISD::SETCC ||
7749 N->getOpcode() == ISD::SELECT_CC) {
7750 // If we're looking at a comparison, then we need to make sure that the
7751 // high bits (all except for the first) don't matter the result.
7752 ISD::CondCode CC =
7753 cast<CondCodeSDNode>(N->getOperand(
7754 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7755 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7756
7757 if (ISD::isSignedIntSetCC(CC)) {
7758 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7759 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7760 return SDValue();
7761 } else if (ISD::isUnsignedIntSetCC(CC)) {
7762 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7763 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7764 !DAG.MaskedValueIsZero(N->getOperand(1),
7765 APInt::getHighBitsSet(OpBits, OpBits-1)))
7766 return SDValue();
7767 } else {
7768 // This is neither a signed nor an unsigned comparison, just make sure
7769 // that the high bits are equal.
7770 APInt Op1Zero, Op1One;
7771 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007772 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7773 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007774
7775 // We don't really care about what is known about the first bit (if
7776 // anything), so clear it in all masks prior to comparing them.
7777 Op1Zero.clearBit(0); Op1One.clearBit(0);
7778 Op2Zero.clearBit(0); Op2One.clearBit(0);
7779
7780 if (Op1Zero != Op2Zero || Op1One != Op2One)
7781 return SDValue();
7782 }
7783 }
7784
7785 // We now know that the higher-order bits are irrelevant, we just need to
7786 // make sure that all of the intermediate operations are bit operations, and
7787 // all inputs are extensions.
7788 if (N->getOperand(0).getOpcode() != ISD::AND &&
7789 N->getOperand(0).getOpcode() != ISD::OR &&
7790 N->getOperand(0).getOpcode() != ISD::XOR &&
7791 N->getOperand(0).getOpcode() != ISD::SELECT &&
7792 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7793 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7794 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7795 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7796 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7797 return SDValue();
7798
7799 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7800 N->getOperand(1).getOpcode() != ISD::AND &&
7801 N->getOperand(1).getOpcode() != ISD::OR &&
7802 N->getOperand(1).getOpcode() != ISD::XOR &&
7803 N->getOperand(1).getOpcode() != ISD::SELECT &&
7804 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7805 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7806 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7807 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7808 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7809 return SDValue();
7810
7811 SmallVector<SDValue, 4> Inputs;
7812 SmallVector<SDValue, 8> BinOps, PromOps;
7813 SmallPtrSet<SDNode *, 16> Visited;
7814
7815 for (unsigned i = 0; i < 2; ++i) {
7816 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7817 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7818 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7819 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7820 isa<ConstantSDNode>(N->getOperand(i)))
7821 Inputs.push_back(N->getOperand(i));
7822 else
7823 BinOps.push_back(N->getOperand(i));
7824
7825 if (N->getOpcode() == ISD::TRUNCATE)
7826 break;
7827 }
7828
7829 // Visit all inputs, collect all binary operations (and, or, xor and
7830 // select) that are all fed by extensions.
7831 while (!BinOps.empty()) {
7832 SDValue BinOp = BinOps.back();
7833 BinOps.pop_back();
7834
7835 if (!Visited.insert(BinOp.getNode()))
7836 continue;
7837
7838 PromOps.push_back(BinOp);
7839
7840 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7841 // The condition of the select is not promoted.
7842 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7843 continue;
7844 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7845 continue;
7846
7847 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7848 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7849 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7850 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7851 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7852 Inputs.push_back(BinOp.getOperand(i));
7853 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7854 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7855 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7856 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7857 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7858 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7859 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7860 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7861 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7862 BinOps.push_back(BinOp.getOperand(i));
7863 } else {
7864 // We have an input that is not an extension or another binary
7865 // operation; we'll abort this transformation.
7866 return SDValue();
7867 }
7868 }
7869 }
7870
7871 // Make sure that this is a self-contained cluster of operations (which
7872 // is not quite the same thing as saying that everything has only one
7873 // use).
7874 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7875 if (isa<ConstantSDNode>(Inputs[i]))
7876 continue;
7877
7878 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7879 UE = Inputs[i].getNode()->use_end();
7880 UI != UE; ++UI) {
7881 SDNode *User = *UI;
7882 if (User != N && !Visited.count(User))
7883 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007884
7885 // Make sure that we're not going to promote the non-output-value
7886 // operand(s) or SELECT or SELECT_CC.
7887 // FIXME: Although we could sometimes handle this, and it does occur in
7888 // practice that one of the condition inputs to the select is also one of
7889 // the outputs, we currently can't deal with this.
7890 if (User->getOpcode() == ISD::SELECT) {
7891 if (User->getOperand(0) == Inputs[i])
7892 return SDValue();
7893 } else if (User->getOpcode() == ISD::SELECT_CC) {
7894 if (User->getOperand(0) == Inputs[i] ||
7895 User->getOperand(1) == Inputs[i])
7896 return SDValue();
7897 }
Hal Finkel940ab932014-02-28 00:27:01 +00007898 }
7899 }
7900
7901 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7902 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7903 UE = PromOps[i].getNode()->use_end();
7904 UI != UE; ++UI) {
7905 SDNode *User = *UI;
7906 if (User != N && !Visited.count(User))
7907 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007908
7909 // Make sure that we're not going to promote the non-output-value
7910 // operand(s) or SELECT or SELECT_CC.
7911 // FIXME: Although we could sometimes handle this, and it does occur in
7912 // practice that one of the condition inputs to the select is also one of
7913 // the outputs, we currently can't deal with this.
7914 if (User->getOpcode() == ISD::SELECT) {
7915 if (User->getOperand(0) == PromOps[i])
7916 return SDValue();
7917 } else if (User->getOpcode() == ISD::SELECT_CC) {
7918 if (User->getOperand(0) == PromOps[i] ||
7919 User->getOperand(1) == PromOps[i])
7920 return SDValue();
7921 }
Hal Finkel940ab932014-02-28 00:27:01 +00007922 }
7923 }
7924
7925 // Replace all inputs with the extension operand.
7926 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7927 // Constants may have users outside the cluster of to-be-promoted nodes,
7928 // and so we need to replace those as we do the promotions.
7929 if (isa<ConstantSDNode>(Inputs[i]))
7930 continue;
7931 else
7932 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7933 }
7934
7935 // Replace all operations (these are all the same, but have a different
7936 // (i1) return type). DAG.getNode will validate that the types of
7937 // a binary operator match, so go through the list in reverse so that
7938 // we've likely promoted both operands first. Any intermediate truncations or
7939 // extensions disappear.
7940 while (!PromOps.empty()) {
7941 SDValue PromOp = PromOps.back();
7942 PromOps.pop_back();
7943
7944 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7945 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7946 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7947 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7948 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7949 PromOp.getOperand(0).getValueType() != MVT::i1) {
7950 // The operand is not yet ready (see comment below).
7951 PromOps.insert(PromOps.begin(), PromOp);
7952 continue;
7953 }
7954
7955 SDValue RepValue = PromOp.getOperand(0);
7956 if (isa<ConstantSDNode>(RepValue))
7957 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7958
7959 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7960 continue;
7961 }
7962
7963 unsigned C;
7964 switch (PromOp.getOpcode()) {
7965 default: C = 0; break;
7966 case ISD::SELECT: C = 1; break;
7967 case ISD::SELECT_CC: C = 2; break;
7968 }
7969
7970 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7971 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7972 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7973 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7974 // The to-be-promoted operands of this node have not yet been
7975 // promoted (this should be rare because we're going through the
7976 // list backward, but if one of the operands has several users in
7977 // this cluster of to-be-promoted nodes, it is possible).
7978 PromOps.insert(PromOps.begin(), PromOp);
7979 continue;
7980 }
7981
7982 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7983 PromOp.getNode()->op_end());
7984
7985 // If there are any constant inputs, make sure they're replaced now.
7986 for (unsigned i = 0; i < 2; ++i)
7987 if (isa<ConstantSDNode>(Ops[C+i]))
7988 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7989
7990 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007991 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007992 }
7993
7994 // Now we're left with the initial truncation itself.
7995 if (N->getOpcode() == ISD::TRUNCATE)
7996 return N->getOperand(0);
7997
7998 // Otherwise, this is a comparison. The operands to be compared have just
7999 // changed type (to i1), but everything else is the same.
8000 return SDValue(N, 0);
8001}
8002
8003SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8004 DAGCombinerInfo &DCI) const {
8005 SelectionDAG &DAG = DCI.DAG;
8006 SDLoc dl(N);
8007
Hal Finkel940ab932014-02-28 00:27:01 +00008008 // If we're tracking CR bits, we need to be careful that we don't have:
8009 // zext(binary-ops(trunc(x), trunc(y)))
8010 // or
8011 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8012 // such that we're unnecessarily moving things into CR bits that can more
8013 // efficiently stay in GPRs. Note that if we're not certain that the high
8014 // bits are set as required by the final extension, we still may need to do
8015 // some masking to get the proper behavior.
8016
Hal Finkel46043ed2014-03-01 21:36:57 +00008017 // This same functionality is important on PPC64 when dealing with
8018 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8019 // the return values of functions. Because it is so similar, it is handled
8020 // here as well.
8021
Hal Finkel940ab932014-02-28 00:27:01 +00008022 if (N->getValueType(0) != MVT::i32 &&
8023 N->getValueType(0) != MVT::i64)
8024 return SDValue();
8025
Hal Finkel46043ed2014-03-01 21:36:57 +00008026 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008027 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008028 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008029 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008030 return SDValue();
8031
8032 if (N->getOperand(0).getOpcode() != ISD::AND &&
8033 N->getOperand(0).getOpcode() != ISD::OR &&
8034 N->getOperand(0).getOpcode() != ISD::XOR &&
8035 N->getOperand(0).getOpcode() != ISD::SELECT &&
8036 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8037 return SDValue();
8038
8039 SmallVector<SDValue, 4> Inputs;
8040 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8041 SmallPtrSet<SDNode *, 16> Visited;
8042
8043 // Visit all inputs, collect all binary operations (and, or, xor and
8044 // select) that are all fed by truncations.
8045 while (!BinOps.empty()) {
8046 SDValue BinOp = BinOps.back();
8047 BinOps.pop_back();
8048
8049 if (!Visited.insert(BinOp.getNode()))
8050 continue;
8051
8052 PromOps.push_back(BinOp);
8053
8054 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8055 // The condition of the select is not promoted.
8056 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8057 continue;
8058 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8059 continue;
8060
8061 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8062 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8063 Inputs.push_back(BinOp.getOperand(i));
8064 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8065 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8066 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8067 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8068 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8069 BinOps.push_back(BinOp.getOperand(i));
8070 } else {
8071 // We have an input that is not a truncation or another binary
8072 // operation; we'll abort this transformation.
8073 return SDValue();
8074 }
8075 }
8076 }
8077
8078 // Make sure that this is a self-contained cluster of operations (which
8079 // is not quite the same thing as saying that everything has only one
8080 // use).
8081 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8082 if (isa<ConstantSDNode>(Inputs[i]))
8083 continue;
8084
8085 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8086 UE = Inputs[i].getNode()->use_end();
8087 UI != UE; ++UI) {
8088 SDNode *User = *UI;
8089 if (User != N && !Visited.count(User))
8090 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008091
8092 // Make sure that we're not going to promote the non-output-value
8093 // operand(s) or SELECT or SELECT_CC.
8094 // FIXME: Although we could sometimes handle this, and it does occur in
8095 // practice that one of the condition inputs to the select is also one of
8096 // the outputs, we currently can't deal with this.
8097 if (User->getOpcode() == ISD::SELECT) {
8098 if (User->getOperand(0) == Inputs[i])
8099 return SDValue();
8100 } else if (User->getOpcode() == ISD::SELECT_CC) {
8101 if (User->getOperand(0) == Inputs[i] ||
8102 User->getOperand(1) == Inputs[i])
8103 return SDValue();
8104 }
Hal Finkel940ab932014-02-28 00:27:01 +00008105 }
8106 }
8107
8108 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8109 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8110 UE = PromOps[i].getNode()->use_end();
8111 UI != UE; ++UI) {
8112 SDNode *User = *UI;
8113 if (User != N && !Visited.count(User))
8114 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008115
8116 // Make sure that we're not going to promote the non-output-value
8117 // operand(s) or SELECT or SELECT_CC.
8118 // FIXME: Although we could sometimes handle this, and it does occur in
8119 // practice that one of the condition inputs to the select is also one of
8120 // the outputs, we currently can't deal with this.
8121 if (User->getOpcode() == ISD::SELECT) {
8122 if (User->getOperand(0) == PromOps[i])
8123 return SDValue();
8124 } else if (User->getOpcode() == ISD::SELECT_CC) {
8125 if (User->getOperand(0) == PromOps[i] ||
8126 User->getOperand(1) == PromOps[i])
8127 return SDValue();
8128 }
Hal Finkel940ab932014-02-28 00:27:01 +00008129 }
8130 }
8131
Hal Finkel46043ed2014-03-01 21:36:57 +00008132 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008133 bool ReallyNeedsExt = false;
8134 if (N->getOpcode() != ISD::ANY_EXTEND) {
8135 // If all of the inputs are not already sign/zero extended, then
8136 // we'll still need to do that at the end.
8137 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8138 if (isa<ConstantSDNode>(Inputs[i]))
8139 continue;
8140
8141 unsigned OpBits =
8142 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008143 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8144
Hal Finkel940ab932014-02-28 00:27:01 +00008145 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8146 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008147 APInt::getHighBitsSet(OpBits,
8148 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008149 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008150 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8151 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008152 ReallyNeedsExt = true;
8153 break;
8154 }
8155 }
8156 }
8157
8158 // Replace all inputs, either with the truncation operand, or a
8159 // truncation or extension to the final output type.
8160 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8161 // Constant inputs need to be replaced with the to-be-promoted nodes that
8162 // use them because they might have users outside of the cluster of
8163 // promoted nodes.
8164 if (isa<ConstantSDNode>(Inputs[i]))
8165 continue;
8166
8167 SDValue InSrc = Inputs[i].getOperand(0);
8168 if (Inputs[i].getValueType() == N->getValueType(0))
8169 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8170 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8171 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8172 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8173 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8174 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8175 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8176 else
8177 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8178 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8179 }
8180
8181 // Replace all operations (these are all the same, but have a different
8182 // (promoted) return type). DAG.getNode will validate that the types of
8183 // a binary operator match, so go through the list in reverse so that
8184 // we've likely promoted both operands first.
8185 while (!PromOps.empty()) {
8186 SDValue PromOp = PromOps.back();
8187 PromOps.pop_back();
8188
8189 unsigned C;
8190 switch (PromOp.getOpcode()) {
8191 default: C = 0; break;
8192 case ISD::SELECT: C = 1; break;
8193 case ISD::SELECT_CC: C = 2; break;
8194 }
8195
8196 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8197 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8198 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8199 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8200 // The to-be-promoted operands of this node have not yet been
8201 // promoted (this should be rare because we're going through the
8202 // list backward, but if one of the operands has several users in
8203 // this cluster of to-be-promoted nodes, it is possible).
8204 PromOps.insert(PromOps.begin(), PromOp);
8205 continue;
8206 }
8207
8208 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8209 PromOp.getNode()->op_end());
8210
8211 // If this node has constant inputs, then they'll need to be promoted here.
8212 for (unsigned i = 0; i < 2; ++i) {
8213 if (!isa<ConstantSDNode>(Ops[C+i]))
8214 continue;
8215 if (Ops[C+i].getValueType() == N->getValueType(0))
8216 continue;
8217
8218 if (N->getOpcode() == ISD::SIGN_EXTEND)
8219 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8220 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8221 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8222 else
8223 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8224 }
8225
8226 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008227 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008228 }
8229
8230 // Now we're left with the initial extension itself.
8231 if (!ReallyNeedsExt)
8232 return N->getOperand(0);
8233
Hal Finkel46043ed2014-03-01 21:36:57 +00008234 // To zero extend, just mask off everything except for the first bit (in the
8235 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008236 if (N->getOpcode() == ISD::ZERO_EXTEND)
8237 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008238 DAG.getConstant(APInt::getLowBitsSet(
8239 N->getValueSizeInBits(0), PromBits),
8240 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008241
8242 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8243 "Invalid extension type");
8244 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8245 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008246 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008247 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8248 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8249 N->getOperand(0), ShiftCst), ShiftCst);
8250}
8251
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008252SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8253 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008254 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008255 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008256 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008257 switch (N->getOpcode()) {
8258 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008259 case PPCISD::SHL:
8260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008261 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008262 return N->getOperand(0);
8263 }
8264 break;
8265 case PPCISD::SRL:
8266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008267 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008268 return N->getOperand(0);
8269 }
8270 break;
8271 case PPCISD::SRA:
8272 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008273 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008274 C->isAllOnesValue()) // -1 >>s V -> -1.
8275 return N->getOperand(0);
8276 }
8277 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008278 case ISD::SIGN_EXTEND:
8279 case ISD::ZERO_EXTEND:
8280 case ISD::ANY_EXTEND:
8281 return DAGCombineExtBoolTrunc(N, DCI);
8282 case ISD::TRUNCATE:
8283 case ISD::SETCC:
8284 case ISD::SELECT_CC:
8285 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00008286 case ISD::FDIV: {
8287 assert(TM.Options.UnsafeFPMath &&
8288 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008289
Hal Finkel2e103312013-04-03 04:01:11 +00008290 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00008291 SDValue RV =
8292 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008293 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008294 DCI.AddToWorklist(RV.getNode());
8295 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8296 N->getOperand(0), RV);
8297 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00008298 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
8299 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8300 SDValue RV =
8301 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8302 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008303 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008304 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008305 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008306 N->getValueType(0), RV);
8307 DCI.AddToWorklist(RV.getNode());
8308 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8309 N->getOperand(0), RV);
8310 }
8311 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
8312 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8313 SDValue RV =
8314 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8315 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008316 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008317 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008318 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008319 N->getValueType(0), RV,
8320 N->getOperand(1).getOperand(1));
8321 DCI.AddToWorklist(RV.getNode());
8322 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8323 N->getOperand(0), RV);
8324 }
Hal Finkel2e103312013-04-03 04:01:11 +00008325 }
8326
Hal Finkelb0c810f2013-04-03 17:44:56 +00008327 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008328 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008329 DCI.AddToWorklist(RV.getNode());
8330 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8331 N->getOperand(0), RV);
8332 }
8333
8334 }
8335 break;
8336 case ISD::FSQRT: {
8337 assert(TM.Options.UnsafeFPMath &&
8338 "Reciprocal estimates require UnsafeFPMath");
8339
8340 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8341 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008342 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008343 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008344 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008345 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008346 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008347 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8348 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008349
8350 EVT VT = RV.getValueType();
8351
8352 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8353 if (VT.isVector()) {
8354 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8355 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8356 }
8357
8358 SDValue ZeroCmp =
8359 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8360 N->getOperand(0), Zero, ISD::SETEQ);
8361 DCI.AddToWorklist(ZeroCmp.getNode());
8362 DCI.AddToWorklist(RV.getNode());
8363
8364 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8365 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008366 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008367 }
Hal Finkel2e103312013-04-03 04:01:11 +00008368 }
8369
8370 }
8371 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008372 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008373 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008374 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8375 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8376 // We allow the src/dst to be either f32/f64, but the intermediate
8377 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008378 if (N->getOperand(0).getValueType() == MVT::i64 &&
8379 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008380 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008381 if (Val.getValueType() == MVT::f32) {
8382 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008383 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008384 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008385
Owen Anderson9f944592009-08-11 20:47:22 +00008386 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008387 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008388 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008389 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008390 if (N->getValueType(0) == MVT::f32) {
8391 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008392 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008393 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008394 }
8395 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008396 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008397 // If the intermediate type is i32, we can avoid the load/store here
8398 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008399 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008400 }
8401 }
8402 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008403 case ISD::STORE:
8404 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8405 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008406 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008407 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008408 N->getOperand(1).getValueType() == MVT::i32 &&
8409 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008410 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008411 if (Val.getValueType() == MVT::f32) {
8412 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008413 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008414 }
Owen Anderson9f944592009-08-11 20:47:22 +00008415 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008416 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008417
Hal Finkel60c75102013-04-01 15:37:53 +00008418 SDValue Ops[] = {
8419 N->getOperand(0), Val, N->getOperand(2),
8420 DAG.getValueType(N->getOperand(1).getValueType())
8421 };
8422
8423 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008424 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008425 cast<StoreSDNode>(N)->getMemoryVT(),
8426 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008427 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008428 return Val;
8429 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008430
Chris Lattnera7976d32006-07-10 20:56:58 +00008431 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008432 if (cast<StoreSDNode>(N)->isUnindexed() &&
8433 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008434 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008435 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008436 N->getOperand(1).getValueType() == MVT::i16 ||
8437 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008438 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008439 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008440 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008441 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008442 if (BSwapOp.getValueType() == MVT::i16)
8443 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008444
Dan Gohman48b185d2009-09-25 20:36:54 +00008445 SDValue Ops[] = {
8446 N->getOperand(0), BSwapOp, N->getOperand(2),
8447 DAG.getValueType(N->getOperand(1).getValueType())
8448 };
8449 return
8450 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008451 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008452 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008453 }
8454 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008455 case ISD::LOAD: {
8456 LoadSDNode *LD = cast<LoadSDNode>(N);
8457 EVT VT = LD->getValueType(0);
8458 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8459 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8460 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8461 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008462 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8463 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008464 LD->getAlignment() < ABIAlignment) {
8465 // This is a type-legal unaligned Altivec load.
8466 SDValue Chain = LD->getChain();
8467 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008468 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008469
8470 // This implements the loading of unaligned vectors as described in
8471 // the venerable Apple Velocity Engine overview. Specifically:
8472 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8473 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8474 //
8475 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008476 // loads into an alignment-based permutation-control instruction (lvsl
8477 // or lvsr), a series of regular vector loads (which always truncate
8478 // their input address to an aligned address), and a series of
8479 // permutations. The results of these permutations are the requested
8480 // loaded values. The trick is that the last "extra" load is not taken
8481 // from the address you might suspect (sizeof(vector) bytes after the
8482 // last requested load), but rather sizeof(vector) - 1 bytes after the
8483 // last requested vector. The point of this is to avoid a page fault if
8484 // the base address happened to be aligned. This works because if the
8485 // base address is aligned, then adding less than a full vector length
8486 // will cause the last vector in the sequence to be (re)loaded.
8487 // Otherwise, the next vector will be fetched as you might suspect was
8488 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008489
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008490 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008491 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008492 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8493 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008494 Intrinsic::ID Intr = (isLittleEndian ?
8495 Intrinsic::ppc_altivec_lvsr :
8496 Intrinsic::ppc_altivec_lvsl);
8497 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008498
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008499 // Create the new MMO for the new base load. It is like the original MMO,
8500 // but represents an area in memory almost twice the vector size centered
8501 // on the original address. If the address is unaligned, we might start
8502 // reading up to (sizeof(vector)-1) bytes below the address of the
8503 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008504 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008505 MachineMemOperand *BaseMMO =
8506 MF.getMachineMemOperand(LD->getMemOperand(),
8507 -LD->getMemoryVT().getStoreSize()+1,
8508 2*LD->getMemoryVT().getStoreSize()-1);
8509
8510 // Create the new base load.
8511 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8512 getPointerTy());
8513 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8514 SDValue BaseLoad =
8515 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8516 DAG.getVTList(MVT::v4i32, MVT::Other),
8517 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008518
8519 // Note that the value of IncOffset (which is provided to the next
8520 // load's pointer info offset value, and thus used to calculate the
8521 // alignment), and the value of IncValue (which is actually used to
8522 // increment the pointer value) are different! This is because we
8523 // require the next load to appear to be aligned, even though it
8524 // is actually offset from the base pointer by a lesser amount.
8525 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008526 int IncValue = IncOffset;
8527
8528 // Walk (both up and down) the chain looking for another load at the real
8529 // (aligned) offset (the alignment of the other load does not matter in
8530 // this case). If found, then do not use the offset reduction trick, as
8531 // that will prevent the loads from being later combined (as they would
8532 // otherwise be duplicates).
8533 if (!findConsecutiveLoad(LD, DAG))
8534 --IncValue;
8535
Hal Finkelcf2e9082013-05-24 23:00:14 +00008536 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8537 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8538
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008539 MachineMemOperand *ExtraMMO =
8540 MF.getMachineMemOperand(LD->getMemOperand(),
8541 1, 2*LD->getMemoryVT().getStoreSize()-1);
8542 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008543 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008544 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8545 DAG.getVTList(MVT::v4i32, MVT::Other),
8546 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008547
8548 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8549 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8550
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008551 // Because vperm has a big-endian bias, we must reverse the order
8552 // of the input vectors and complement the permute control vector
8553 // when generating little endian code. We have already handled the
8554 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8555 // and ExtraLoad here.
8556 SDValue Perm;
8557 if (isLittleEndian)
8558 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8559 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8560 else
8561 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8562 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008563
8564 if (VT != MVT::v4i32)
8565 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8566
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008567 // The output of the permutation is our loaded result, the TokenFactor is
8568 // our new chain.
8569 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008570 return SDValue(N, 0);
8571 }
8572 }
8573 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008574 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008575 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008576 Intrinsic::ID Intr = (isLittleEndian ?
8577 Intrinsic::ppc_altivec_lvsr :
8578 Intrinsic::ppc_altivec_lvsl);
8579 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008580 N->getOperand(1)->getOpcode() == ISD::ADD) {
8581 SDValue Add = N->getOperand(1);
8582
8583 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8584 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8585 Add.getValueType().getScalarType().getSizeInBits()))) {
8586 SDNode *BasePtr = Add->getOperand(0).getNode();
8587 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8588 UE = BasePtr->use_end(); UI != UE; ++UI) {
8589 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8590 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008591 Intr) {
8592 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008593 // multiple of that one. The results will be the same, so use the
8594 // one we've just found instead.
8595
8596 return SDValue(*UI, 0);
8597 }
8598 }
8599 }
8600 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008601 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008602
8603 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008604 case ISD::BSWAP:
8605 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008606 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008607 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008608 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8609 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008610 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008611 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008612 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008613 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008614 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008615 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008616 LD->getChain(), // Chain
8617 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008618 DAG.getValueType(N->getValueType(0)) // VT
8619 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008620 SDValue BSLoad =
8621 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008622 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8623 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008624 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008625
Scott Michelcf0da6c2009-02-17 22:15:04 +00008626 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008627 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008628 if (N->getValueType(0) == MVT::i16)
8629 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008630
Chris Lattnera7976d32006-07-10 20:56:58 +00008631 // First, combine the bswap away. This makes the value produced by the
8632 // load dead.
8633 DCI.CombineTo(N, ResVal);
8634
8635 // Next, combine the load away, we give it a bogus result value but a real
8636 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008637 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008638
Chris Lattnera7976d32006-07-10 20:56:58 +00008639 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008640 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008641 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008642
Chris Lattner27f53452006-03-01 05:50:56 +00008643 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008644 case PPCISD::VCMP: {
8645 // If a VCMPo node already exists with exactly the same operands as this
8646 // node, use its result instead of this node (VCMPo computes both a CR6 and
8647 // a normal output).
8648 //
8649 if (!N->getOperand(0).hasOneUse() &&
8650 !N->getOperand(1).hasOneUse() &&
8651 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008652
Chris Lattnerd4058a52006-03-31 06:02:07 +00008653 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008654 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008655
Gabor Greiff304a7a2008-08-28 21:40:38 +00008656 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008657 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8658 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008659 if (UI->getOpcode() == PPCISD::VCMPo &&
8660 UI->getOperand(1) == N->getOperand(1) &&
8661 UI->getOperand(2) == N->getOperand(2) &&
8662 UI->getOperand(0) == N->getOperand(0)) {
8663 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008664 break;
8665 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008666
Chris Lattner518834c2006-04-18 18:28:22 +00008667 // If there is no VCMPo node, or if the flag value has a single use, don't
8668 // transform this.
8669 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8670 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008671
8672 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008673 // chain, this transformation is more complex. Note that multiple things
8674 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008675 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008676 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008677 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008678 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008679 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008680 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008681 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008682 FlagUser = User;
8683 break;
8684 }
8685 }
8686 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008687
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008688 // If the user is a MFOCRF instruction, we know this is safe.
8689 // Otherwise we give up for right now.
8690 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008691 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008692 }
8693 break;
8694 }
Hal Finkel940ab932014-02-28 00:27:01 +00008695 case ISD::BRCOND: {
8696 SDValue Cond = N->getOperand(1);
8697 SDValue Target = N->getOperand(2);
8698
8699 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8700 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8701 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8702
8703 // We now need to make the intrinsic dead (it cannot be instruction
8704 // selected).
8705 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8706 assert(Cond.getNode()->hasOneUse() &&
8707 "Counter decrement has more than one use");
8708
8709 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8710 N->getOperand(0), Target);
8711 }
8712 }
8713 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008714 case ISD::BR_CC: {
8715 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008716 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008717 // lowering is done pre-legalize, because the legalizer lowers the predicate
8718 // compare down to code that is difficult to reassemble.
8719 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008720 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008721
8722 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8723 // value. If so, pass-through the AND to get to the intrinsic.
8724 if (LHS.getOpcode() == ISD::AND &&
8725 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8726 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8727 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8728 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8729 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8730 isZero())
8731 LHS = LHS.getOperand(0);
8732
8733 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8734 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8735 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8736 isa<ConstantSDNode>(RHS)) {
8737 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8738 "Counter decrement comparison is not EQ or NE");
8739
8740 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8741 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8742 (CC == ISD::SETNE && !Val);
8743
8744 // We now need to make the intrinsic dead (it cannot be instruction
8745 // selected).
8746 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8747 assert(LHS.getNode()->hasOneUse() &&
8748 "Counter decrement has more than one use");
8749
8750 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8751 N->getOperand(0), N->getOperand(4));
8752 }
8753
Chris Lattner9754d142006-04-18 17:59:36 +00008754 int CompareOpc;
8755 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008756
Chris Lattner9754d142006-04-18 17:59:36 +00008757 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8758 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8759 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8760 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008761
Chris Lattner9754d142006-04-18 17:59:36 +00008762 // If this is a comparison against something other than 0/1, then we know
8763 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008764 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008765 if (Val != 0 && Val != 1) {
8766 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8767 return N->getOperand(0);
8768 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008769 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008770 N->getOperand(0), N->getOperand(4));
8771 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008772
Chris Lattner9754d142006-04-18 17:59:36 +00008773 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008774
Chris Lattner9754d142006-04-18 17:59:36 +00008775 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008776 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008777 LHS.getOperand(2), // LHS of compare
8778 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008779 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008780 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008781 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008782 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008783
Chris Lattner9754d142006-04-18 17:59:36 +00008784 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008785 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008786 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008787 default: // Can't happen, don't crash on invalid number though.
8788 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008789 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008790 break;
8791 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008792 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008793 break;
8794 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008795 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008796 break;
8797 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008798 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008799 break;
8800 }
8801
Owen Anderson9f944592009-08-11 20:47:22 +00008802 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8803 DAG.getConstant(CompOpc, MVT::i32),
8804 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008805 N->getOperand(4), CompNode.getValue(1));
8806 }
8807 break;
8808 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008809 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008810
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008811 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008812}
8813
Chris Lattner4211ca92006-04-14 06:01:58 +00008814//===----------------------------------------------------------------------===//
8815// Inline Assembly Support
8816//===----------------------------------------------------------------------===//
8817
Jay Foada0653a32014-05-14 21:14:37 +00008818void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8819 APInt &KnownZero,
8820 APInt &KnownOne,
8821 const SelectionDAG &DAG,
8822 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008823 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008824 switch (Op.getOpcode()) {
8825 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008826 case PPCISD::LBRX: {
8827 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008828 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008829 KnownZero = 0xFFFF0000;
8830 break;
8831 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008832 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008833 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008834 default: break;
8835 case Intrinsic::ppc_altivec_vcmpbfp_p:
8836 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8837 case Intrinsic::ppc_altivec_vcmpequb_p:
8838 case Intrinsic::ppc_altivec_vcmpequh_p:
8839 case Intrinsic::ppc_altivec_vcmpequw_p:
8840 case Intrinsic::ppc_altivec_vcmpgefp_p:
8841 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8842 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8843 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8844 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8845 case Intrinsic::ppc_altivec_vcmpgtub_p:
8846 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8847 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8848 KnownZero = ~1U; // All bits but the low one are known to be zero.
8849 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008850 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008851 }
8852 }
8853}
8854
8855
Chris Lattnerd6855142007-03-25 02:14:49 +00008856/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008857/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008858PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008859PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8860 if (Constraint.size() == 1) {
8861 switch (Constraint[0]) {
8862 default: break;
8863 case 'b':
8864 case 'r':
8865 case 'f':
8866 case 'v':
8867 case 'y':
8868 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008869 case 'Z':
8870 // FIXME: While Z does indicate a memory constraint, it specifically
8871 // indicates an r+r address (used in conjunction with the 'y' modifier
8872 // in the replacement string). Currently, we're forcing the base
8873 // register to be r0 in the asm printer (which is interpreted as zero)
8874 // and forming the complete address in the second register. This is
8875 // suboptimal.
8876 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008877 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008878 } else if (Constraint == "wc") { // individual CR bits.
8879 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008880 } else if (Constraint == "wa" || Constraint == "wd" ||
8881 Constraint == "wf" || Constraint == "ws") {
8882 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008883 }
8884 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008885}
8886
John Thompsone8360b72010-10-29 17:29:13 +00008887/// Examine constraint type and operand type and determine a weight value.
8888/// This object must already have been set up with the operand type
8889/// and the current alternative constraint selected.
8890TargetLowering::ConstraintWeight
8891PPCTargetLowering::getSingleConstraintMatchWeight(
8892 AsmOperandInfo &info, const char *constraint) const {
8893 ConstraintWeight weight = CW_Invalid;
8894 Value *CallOperandVal = info.CallOperandVal;
8895 // If we don't have a value, we can't do a match,
8896 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008897 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008898 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008899 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008900
John Thompsone8360b72010-10-29 17:29:13 +00008901 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008902 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8903 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008904 else if ((StringRef(constraint) == "wa" ||
8905 StringRef(constraint) == "wd" ||
8906 StringRef(constraint) == "wf") &&
8907 type->isVectorTy())
8908 return CW_Register;
8909 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8910 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008911
John Thompsone8360b72010-10-29 17:29:13 +00008912 switch (*constraint) {
8913 default:
8914 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8915 break;
8916 case 'b':
8917 if (type->isIntegerTy())
8918 weight = CW_Register;
8919 break;
8920 case 'f':
8921 if (type->isFloatTy())
8922 weight = CW_Register;
8923 break;
8924 case 'd':
8925 if (type->isDoubleTy())
8926 weight = CW_Register;
8927 break;
8928 case 'v':
8929 if (type->isVectorTy())
8930 weight = CW_Register;
8931 break;
8932 case 'y':
8933 weight = CW_Register;
8934 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008935 case 'Z':
8936 weight = CW_Memory;
8937 break;
John Thompsone8360b72010-10-29 17:29:13 +00008938 }
8939 return weight;
8940}
8941
Scott Michelcf0da6c2009-02-17 22:15:04 +00008942std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008943PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008944 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008945 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008946 // GCC RS6000 Constraint Letters
8947 switch (Constraint[0]) {
8948 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008949 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008950 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8951 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008952 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008953 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008954 return std::make_pair(0U, &PPC::G8RCRegClass);
8955 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008956 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008957 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008958 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008959 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008960 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008961 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008962 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008963 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008964 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008965 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008966 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008967 } else if (Constraint == "wc") { // an individual CR bit.
8968 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008969 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008970 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008971 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008972 } else if (Constraint == "ws") {
8973 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008974 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008975
Hal Finkelb176acb2013-08-03 12:25:10 +00008976 std::pair<unsigned, const TargetRegisterClass*> R =
8977 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8978
8979 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8980 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8981 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8982 // register.
8983 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8984 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008985 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008986 PPC::GPRCRegClass.contains(R.first)) {
8987 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8988 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008989 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008990 &PPC::G8RCRegClass);
8991 }
8992
8993 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008994}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008995
Chris Lattner584a11a2006-11-02 01:44:04 +00008996
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008997/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008998/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008999void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009000 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009001 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009002 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009003 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009004
Eric Christopherde9399b2011-06-02 23:16:42 +00009005 // Only support length 1 constraints.
9006 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009007
Eric Christopherde9399b2011-06-02 23:16:42 +00009008 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009009 switch (Letter) {
9010 default: break;
9011 case 'I':
9012 case 'J':
9013 case 'K':
9014 case 'L':
9015 case 'M':
9016 case 'N':
9017 case 'O':
9018 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009019 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009020 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009021 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009022 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009023 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009024 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009025 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009026 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009027 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009028 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
9029 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009030 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009031 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009032 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009033 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009034 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009035 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009036 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009037 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009038 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009039 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009040 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009041 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009042 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009043 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009044 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009045 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009046 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009047 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009048 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009049 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009050 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009051 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009052 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009053 }
9054 break;
9055 }
9056 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009057
Gabor Greiff304a7a2008-08-28 21:40:38 +00009058 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009059 Ops.push_back(Result);
9060 return;
9061 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009062
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009063 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009064 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009065}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009066
Chris Lattner1eb94d92007-03-30 23:15:24 +00009067// isLegalAddressingMode - Return true if the addressing mode represented
9068// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009069bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009070 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009071 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009072
Chris Lattner1eb94d92007-03-30 23:15:24 +00009073 // PPC allows a sign-extended 16-bit immediate field.
9074 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9075 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009076
Chris Lattner1eb94d92007-03-30 23:15:24 +00009077 // No global is ever allowed as a base.
9078 if (AM.BaseGV)
9079 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009080
9081 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009082 switch (AM.Scale) {
9083 case 0: // "r+i" or just "i", depending on HasBaseReg.
9084 break;
9085 case 1:
9086 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9087 return false;
9088 // Otherwise we have r+r or r+i.
9089 break;
9090 case 2:
9091 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9092 return false;
9093 // Allow 2*r as r+r.
9094 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009095 default:
9096 // No other scales are supported.
9097 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009098 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009099
Chris Lattner1eb94d92007-03-30 23:15:24 +00009100 return true;
9101}
9102
Dan Gohman21cea8a2010-04-17 15:26:15 +00009103SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9104 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009105 MachineFunction &MF = DAG.getMachineFunction();
9106 MachineFrameInfo *MFI = MF.getFrameInfo();
9107 MFI->setReturnAddressIsTaken(true);
9108
Bill Wendling908bf812014-01-06 00:43:20 +00009109 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009110 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009111
Andrew Trickef9de2a2013-05-25 02:42:55 +00009112 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009113 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009114
Dale Johannesen81bfca72010-05-03 22:59:34 +00009115 // Make sure the function does not optimize away the store of the RA to
9116 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009117 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009118 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009119 bool isPPC64 = Subtarget.isPPC64();
9120 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009121
9122 if (Depth > 0) {
9123 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9124 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009125
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009126 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009127 isPPC64? MVT::i64 : MVT::i32);
9128 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9129 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9130 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009131 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009132 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009133
Chris Lattnerf6a81562007-12-08 06:59:59 +00009134 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009135 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009136 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009137 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009138}
9139
Dan Gohman21cea8a2010-04-17 15:26:15 +00009140SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9141 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009142 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009143 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009144
Owen Anderson53aa7a92009-08-10 22:56:29 +00009145 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009146 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009147
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009148 MachineFunction &MF = DAG.getMachineFunction();
9149 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009150 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009151
9152 // Naked functions never have a frame pointer, and so we use r1. For all
9153 // other functions, this decision must be delayed until during PEI.
9154 unsigned FrameReg;
9155 if (MF.getFunction()->getAttributes().hasAttribute(
9156 AttributeSet::FunctionIndex, Attribute::Naked))
9157 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9158 else
9159 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9160
Dale Johannesen81bfca72010-05-03 22:59:34 +00009161 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9162 PtrVT);
9163 while (Depth--)
9164 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009165 FrameAddr, MachinePointerInfo(), false, false,
9166 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009167 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009168}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009169
Hal Finkel0d8db462014-05-11 19:29:11 +00009170// FIXME? Maybe this could be a TableGen attribute on some registers and
9171// this table could be generated automatically from RegInfo.
9172unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9173 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009174 bool isPPC64 = Subtarget.isPPC64();
9175 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009176
9177 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9178 (!isPPC64 && VT != MVT::i32))
9179 report_fatal_error("Invalid register global variable type");
9180
9181 bool is64Bit = isPPC64 && VT == MVT::i64;
9182 unsigned Reg = StringSwitch<unsigned>(RegName)
9183 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9184 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9185 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9186 (is64Bit ? PPC::X13 : PPC::R13))
9187 .Default(0);
9188
9189 if (Reg)
9190 return Reg;
9191 report_fatal_error("Invalid register name global variable");
9192}
9193
Dan Gohmanc14e5222008-10-21 03:41:46 +00009194bool
9195PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9196 // The PowerPC target isn't yet aware of offsets.
9197 return false;
9198}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009199
Evan Chengd9929f02010-04-01 20:10:42 +00009200/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009201/// and store operations as a result of memset, memcpy, and memmove
9202/// lowering. If DstAlign is zero that means it's safe to destination
9203/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9204/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009205/// probably because the source does not need to be loaded. If 'IsMemset' is
9206/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9207/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9208/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009209/// It returns EVT::Other if the type should be determined using generic
9210/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009211EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9212 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009213 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009214 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009215 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009216 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009217 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009218 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009219 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009220 }
9221}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009222
Hal Finkel34974ed2014-04-12 21:52:38 +00009223/// \brief Returns true if it is beneficial to convert a load of a constant
9224/// to just the constant itself.
9225bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9226 Type *Ty) const {
9227 assert(Ty->isIntegerTy());
9228
9229 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9230 if (BitSize == 0 || BitSize > 64)
9231 return false;
9232 return true;
9233}
9234
9235bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9236 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9237 return false;
9238 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9239 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9240 return NumBits1 == 64 && NumBits2 == 32;
9241}
9242
9243bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9244 if (!VT1.isInteger() || !VT2.isInteger())
9245 return false;
9246 unsigned NumBits1 = VT1.getSizeInBits();
9247 unsigned NumBits2 = VT2.getSizeInBits();
9248 return NumBits1 == 64 && NumBits2 == 32;
9249}
9250
9251bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9252 return isInt<16>(Imm) || isUInt<16>(Imm);
9253}
9254
9255bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9256 return isInt<16>(Imm) || isUInt<16>(Imm);
9257}
9258
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009259bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9260 unsigned,
9261 unsigned,
9262 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009263 if (DisablePPCUnaligned)
9264 return false;
9265
9266 // PowerPC supports unaligned memory access for simple non-vector types.
9267 // Although accessing unaligned addresses is not as efficient as accessing
9268 // aligned addresses, it is generally more efficient than manual expansion,
9269 // and generally only traps for software emulation when crossing page
9270 // boundaries.
9271
9272 if (!VT.isSimple())
9273 return false;
9274
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009275 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009276 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009277 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9278 return false;
9279 } else {
9280 return false;
9281 }
9282 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009283
9284 if (VT == MVT::ppcf128)
9285 return false;
9286
9287 if (Fast)
9288 *Fast = true;
9289
9290 return true;
9291}
9292
Stephen Lin73de7bf2013-07-09 18:16:56 +00009293bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9294 VT = VT.getScalarType();
9295
Hal Finkel0a479ae2012-06-22 00:49:52 +00009296 if (!VT.isSimple())
9297 return false;
9298
9299 switch (VT.getSimpleVT().SimpleTy) {
9300 case MVT::f32:
9301 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009302 return true;
9303 default:
9304 break;
9305 }
9306
9307 return false;
9308}
9309
Hal Finkelb4240ca2014-03-31 17:48:16 +00009310bool
9311PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9312 EVT VT , unsigned DefinedValues) const {
9313 if (VT == MVT::v2i64)
9314 return false;
9315
9316 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9317}
9318
Hal Finkel88ed4e32012-04-01 19:23:08 +00009319Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009320 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009321 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009322
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009323 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009324}
9325
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009326// Create a fast isel object.
9327FastISel *
9328PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9329 const TargetLibraryInfo *LibInfo) const {
9330 return PPC::createFastISel(FuncInfo, LibInfo);
9331}