blob: 04863a7ecf8f21421e29131fed793485ac11f088 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000046#include "llvm/Support/COFF.h"
Devang Patela52ddc42010-08-04 22:39:39 +000047#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000048#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000050#include "llvm/Support/TargetParser.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
David Blaikie94598322015-01-18 20:29:04 +000059ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
60 std::unique_ptr<MCStreamer> Streamer)
61 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Artyom Skrobove9b3fb82015-12-07 14:22:39 +000062 InConstantPool(false), OptimizationGoals(-1) {}
David Blaikie94598322015-01-18 20:29:04 +000063
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000064void ARMAsmPrinter::EmitFunctionBodyEnd() {
65 // Make sure to terminate any constant pools that were at the end
66 // of the function.
67 if (!InConstantPool)
68 return;
69 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000070 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000071}
Owen Anderson0ca562e2011-10-04 23:26:17 +000072
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000073void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000074 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000075 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
76 OutStreamer->EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000077 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000078
Lang Hames9ff69c82015-04-24 19:11:51 +000079 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000080}
81
Mehdi Aminibd7287e2015-07-16 06:11:10 +000082void ARMAsmPrinter::EmitXXStructor(const DataLayout &DL, const Constant *CV) {
83 uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(Size && "C++ constructor pointer had zero size!");
85
Bill Wendlingdfb45f42012-02-15 09:14:08 +000086 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000087 assert(GV && "C++ constructor pointer was not a GlobalValue!");
88
Jim Grosbach13760bd2015-05-30 01:25:56 +000089 const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV,
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000090 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000091 (Subtarget->isTargetELF()
92 ? MCSymbolRefExpr::VK_ARM_TARGET1
93 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000094 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000095
Lang Hames9ff69c82015-04-24 19:11:51 +000096 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000097}
98
Jim Grosbach080fdf42010-09-30 01:57:53 +000099/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000100/// method to print assembly for each instruction.
101///
102bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000103 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000104 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000105 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000106
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000107 SetupMachineFunction(MF);
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000108 const Function* F = MF.getFunction();
109 const TargetMachine& TM = MF.getTarget();
110
111 // Calculate this function's optimization goal.
112 unsigned OptimizationGoal;
113 if (F->hasFnAttribute(Attribute::OptimizeNone))
114 // For best debugging illusion, speed and small size sacrificed
115 OptimizationGoal = 6;
116 else if (F->optForMinSize())
117 // Aggressively for small size, speed and debug illusion sacrificed
118 OptimizationGoal = 4;
119 else if (F->optForSize())
120 // For small size, but speed and debugging illusion preserved
121 OptimizationGoal = 3;
122 else if (TM.getOptLevel() == CodeGenOpt::Aggressive)
123 // Aggressively for speed, small size and debug illusion sacrificed
124 OptimizationGoal = 2;
125 else if (TM.getOptLevel() > CodeGenOpt::None)
126 // For speed, but small size and good debug illusion preserved
127 OptimizationGoal = 1;
128 else // TM.getOptLevel() == CodeGenOpt::None
129 // For good debugging, but speed and small size preserved
130 OptimizationGoal = 5;
131
132 // Combine a new optimization goal with existing ones.
133 if (OptimizationGoals == -1) // uninitialized goals
134 OptimizationGoals = OptimizationGoal;
135 else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals
136 OptimizationGoals = 0;
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000137
138 if (Subtarget->isTargetCOFF()) {
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000139 bool Internal = F->hasInternalLinkage();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000140 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
141 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
142 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
143
Lang Hames9ff69c82015-04-24 19:11:51 +0000144 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
145 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
146 OutStreamer->EmitCOFFSymbolType(Type);
147 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000148 }
149
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000150 // Emit the rest of the function body.
151 EmitFunctionBody();
152
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000153 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
154 // These are created per function, rather than per TU, since it's
155 // relatively easy to exceed the thumb branch range within a TU.
156 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000157 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000158 EmitAlignment(1);
159 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000160 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
161 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000162 .addReg(ThumbIndirectPads[i].first)
163 // Add predicate operands.
164 .addImm(ARMCC::AL)
165 .addReg(0));
166 }
167 ThumbIndirectPads.clear();
168 }
169
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000170 // We didn't modify anything.
171 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000172}
173
Evan Chengb23b50d2009-06-29 07:51:04 +0000174void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Tim Northoverb4c61f82015-05-13 20:28:41 +0000175 raw_ostream &O) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000176 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177 unsigned TF = MO.getTargetFlags();
178
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000180 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000181 case MachineOperand::MO_Register: {
182 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000183 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000184 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000185 if(ARM::GPRPairRegClass.contains(Reg)) {
186 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000187 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000188 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
189 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000190 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000191 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000192 }
Evan Cheng10043e22007-01-19 07:51:42 +0000193 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000194 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000195 O << '#';
Tim Northoverb4c61f82015-05-13 20:28:41 +0000196 if (TF == ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000197 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000198 else if (TF == ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000199 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000200 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000201 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000202 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000203 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000204 MO.getMBB()->getSymbol()->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000205 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000206 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000207 const GlobalValue *GV = MO.getGlobal();
Tim Northoverb4c61f82015-05-13 20:28:41 +0000208 if (TF & ARMII::MO_LO16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000209 O << ":lower16:";
Tim Northoverb4c61f82015-05-13 20:28:41 +0000210 else if (TF & ARMII::MO_HI16)
Anton Korobeynikov25229082009-11-24 00:44:37 +0000211 O << ":upper16:";
Matt Arsenault8b643552015-06-09 00:31:39 +0000212 GetARMGVSymbol(GV, TF)->print(O, MAI);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000213
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000214 printOffset(MO.getOffset(), O);
Evan Cheng10043e22007-01-19 07:51:42 +0000215 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000216 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000217 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +0000218 GetCPISymbol(MO.getIndex())->print(O, MAI);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000219 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000220 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000221}
222
Evan Chengb23b50d2009-06-29 07:51:04 +0000223//===--------------------------------------------------------------------===//
224
Chris Lattner68d64aa2010-01-25 19:51:38 +0000225MCSymbol *ARMAsmPrinter::
Tim Northover4998a472015-05-13 20:28:38 +0000226GetARMJTIPICJumpTableLabel(unsigned uid) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000227 const DataLayout &DL = getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000228 SmallString<60> Name;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000229 raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI"
Tim Northover4998a472015-05-13 20:28:38 +0000230 << getFunctionNumber() << '_' << uid;
Jim Grosbach6f482002015-05-18 18:43:14 +0000231 return OutContext.getOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000232}
233
Evan Chengb23b50d2009-06-29 07:51:04 +0000234bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000235 unsigned AsmVariant, const char *ExtraCode,
236 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000237 // Does this asm operand have a single letter operand modifier?
238 if (ExtraCode && ExtraCode[0]) {
239 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000240
Evan Cheng10043e22007-01-19 07:51:42 +0000241 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000242 default:
243 // See if this is a generic print operand
244 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000245 case 'a': // Print as a memory address.
246 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000247 O << "["
248 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
249 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000250 return false;
251 }
252 // Fallthrough
253 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000254 if (!MI->getOperand(OpNum).isImm())
255 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000256 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000257 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000258 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000259 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000260 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000261 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000262 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000263 if (MI->getOperand(OpNum).isReg()) {
264 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000265 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000266 // Find the 'd' register that has this 's' register as a sub-register,
267 // and determine the lane number.
268 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
269 if (!ARM::DPRRegClass.contains(*SR))
270 continue;
271 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
272 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
273 return false;
274 }
Eric Christopher76178832011-05-24 22:10:34 +0000275 }
Eric Christopher1b724942011-05-24 23:27:13 +0000276 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000277 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000278 if (!MI->getOperand(OpNum).isImm())
279 return true;
280 O << ~(MI->getOperand(OpNum).getImm());
281 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000282 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000283 if (!MI->getOperand(OpNum).isImm())
284 return true;
285 O << (MI->getOperand(OpNum).getImm() & 0xffff);
286 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000287 case 'M': { // A register range suitable for LDM/STM.
288 if (!MI->getOperand(OpNum).isReg())
289 return true;
290 const MachineOperand &MO = MI->getOperand(OpNum);
291 unsigned RegBegin = MO.getReg();
292 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
293 // already got the operands in registers that are operands to the
294 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000295 O << "{";
296 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000297 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000298 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000299 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000300 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
301 }
302 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000303
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000304 // FIXME: The register allocator not only may not have given us the
305 // registers in sequence, but may not be in ascending registers. This
306 // will require changes in the register allocator that'll need to be
307 // propagated down here if the operands change.
308 unsigned RegOps = OpNum + 1;
309 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000310 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000311 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
312 RegOps++;
313 }
314
315 O << "}";
316
317 return false;
318 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000319 case 'R': // The most significant register of a pair.
320 case 'Q': { // The least significant register of a pair.
321 if (OpNum == 0)
322 return true;
323 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
324 if (!FlagsOP.isImm())
325 return true;
326 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000327
328 // This operand may not be the one that actually provides the register. If
329 // it's tied to a previous one then we should refer instead to that one
330 // for registers and their classes.
331 unsigned TiedIdx;
332 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
333 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
334 unsigned OpFlags = MI->getOperand(OpNum).getImm();
335 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
336 }
337 Flags = MI->getOperand(OpNum).getImm();
338
339 // Later code expects OpNum to be pointing at the register rather than
340 // the flags.
341 OpNum += 1;
342 }
343
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000344 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000345 unsigned RC;
346 InlineAsm::hasRegClassConstraint(Flags, RC);
347 if (RC == ARM::GPRPairRegClassID) {
348 if (NumVals != 1)
349 return true;
350 const MachineOperand &MO = MI->getOperand(OpNum);
351 if (!MO.isReg())
352 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000353 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000354 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
355 ARM::gsub_0 : ARM::gsub_1);
356 O << ARMInstPrinter::getRegisterName(Reg);
357 return false;
358 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000359 if (NumVals != 2)
360 return true;
361 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
362 if (RegOp >= MI->getNumOperands())
363 return true;
364 const MachineOperand &MO = MI->getOperand(RegOp);
365 if (!MO.isReg())
366 return true;
367 unsigned Reg = MO.getReg();
368 O << ARMInstPrinter::getRegisterName(Reg);
369 return false;
370 }
371
Eric Christopherd4562562011-05-24 22:27:43 +0000372 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000373 case 'f': { // The high doubleword register of a NEON quad register.
374 if (!MI->getOperand(OpNum).isReg())
375 return true;
376 unsigned Reg = MI->getOperand(OpNum).getReg();
377 if (!ARM::QPRRegClass.contains(Reg))
378 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000379 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000380 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
381 ARM::dsub_0 : ARM::dsub_1);
382 O << ARMInstPrinter::getRegisterName(SubReg);
383 return false;
384 }
385
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000386 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000387 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000388 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000389 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000390 const MachineOperand &MO = MI->getOperand(OpNum);
391 if (!MO.isReg())
392 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000393 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000394 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000395 unsigned Reg = MO.getReg();
396 if(!ARM::GPRPairRegClass.contains(Reg))
397 return false;
398 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000399 O << ARMInstPrinter::getRegisterName(Reg);
400 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000401 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000402 }
Evan Cheng10043e22007-01-19 07:51:42 +0000403 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000404
Chris Lattner76c564b2010-04-04 04:47:45 +0000405 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000406 return false;
407}
408
Bob Wilsona2c462b2009-05-19 05:53:42 +0000409bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000410 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000411 const char *ExtraCode,
412 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000413 // Does this asm operand have a single letter operand modifier?
414 if (ExtraCode && ExtraCode[0]) {
415 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000416
Eric Christopher8c5e4192011-05-25 20:51:58 +0000417 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000418 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000419 default: return true; // Unknown modifier.
420 case 'm': // The base register of a memory operand.
421 if (!MI->getOperand(OpNum).isReg())
422 return true;
423 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
424 return false;
425 }
426 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000427
Bob Wilson3b515602009-10-13 20:50:28 +0000428 const MachineOperand &MO = MI->getOperand(OpNum);
429 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000430 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000431 return false;
432}
433
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000434static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000435 return STI.getFeatureBits()[ARM::ModeThumb];
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000436}
437
438void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000439 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000440 // If either end mode is unknown (EndInfo == NULL) or different than
441 // the start mode, then restore the start mode.
442 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000443 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000444 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000445 }
446}
447
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000448void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000449 const Triple &TT = TM.getTargetTriple();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000450 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000451 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000452
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000453 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000454 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000455 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000456
Eric Christophera49d68e2015-02-17 20:02:32 +0000457 // Use the triple's architecture and subarchitecture to determine
458 // if we're thumb for the purposes of the top level code16 assembler
459 // flag.
460 bool isThumb = TT.getArch() == Triple::thumb ||
461 TT.getArch() == Triple::thumbeb ||
462 TT.getSubArch() == Triple::ARMSubArch_v7m ||
463 TT.getSubArch() == Triple::ARMSubArch_v6m;
464 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000465 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000466}
467
Tim Northover23723012014-04-29 10:06:05 +0000468static void
469emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
470 MachineModuleInfoImpl::StubValueTy &MCSym) {
471 // L_foo$stub:
472 OutStreamer.EmitLabel(StubLabel);
473 // .indirect_symbol _foo
474 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
475
476 if (MCSym.getInt())
477 // External to current translation unit.
478 OutStreamer.EmitIntValue(0, 4/*size*/);
479 else
480 // Internal to current translation unit.
481 //
482 // When we place the LSDA into the TEXT section, the type info
483 // pointers need to be indirect and pc-rel. We accomplish this by
484 // using NLPs; however, sometimes the types are local to the file.
485 // We need to fill in the value for the NLP in those cases.
486 OutStreamer.EmitValue(
Jim Grosbach13760bd2015-05-30 01:25:56 +0000487 MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()),
Tim Northover23723012014-04-29 10:06:05 +0000488 4 /*size*/);
489}
490
Anton Korobeynikov04083522008-08-07 09:54:23 +0000491
Chris Lattneree9399a2009-10-19 17:59:19 +0000492void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Daniel Sandersc81f4502015-06-16 15:44:21 +0000493 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000494 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000495 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000496 const TargetLoweringObjectFileMachO &TLOFMacho =
497 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000498 MachineModuleInfoMachO &MMIMacho =
499 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000500
Evan Cheng10043e22007-01-19 07:51:42 +0000501 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000502 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000503
Chris Lattner6462adc2009-10-19 18:38:33 +0000504 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000505 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000506 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000507 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000508
Tim Northover23723012014-04-29 10:06:05 +0000509 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000510 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000511
512 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000513 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000514 }
515
Tim Northover5c3140f2016-04-25 21:12:04 +0000516 Stubs = MMIMacho.GetThreadLocalGVStubList();
517 if (!Stubs.empty()) {
518 // Switch with ".non_lazy_symbol_pointer" directive.
519 OutStreamer->SwitchSection(TLOFMacho.getThreadLocalPointerSection());
520 EmitAlignment(2);
521
522 for (auto &Stub : Stubs)
523 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
524
525 Stubs.clear();
526 OutStreamer->AddBlankLine();
527 }
528
Evan Cheng10043e22007-01-19 07:51:42 +0000529 // Funny Darwin hack: This flag tells the linker that no global symbols
530 // contain code that falls through to other global symbols (e.g. the obvious
531 // implementation of multiple entry points). If this doesn't occur, the
532 // linker can safely perform dead code stripping. Since LLVM never
533 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000534 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000535 }
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000536
Saleem Abdulrasool8df2f492016-05-14 18:58:34 +0000537 if (TT.isOSBinFormatCOFF()) {
538 const auto &TLOF =
539 static_cast<const TargetLoweringObjectFileCOFF &>(getObjFileLowering());
540
541 std::string Flags;
542 raw_string_ostream OS(Flags);
543
544 for (const auto &Function : M)
545 TLOF.emitLinkerFlagsForGlobal(OS, &Function, *Mang);
546 for (const auto &Global : M.globals())
547 TLOF.emitLinkerFlagsForGlobal(OS, &Global, *Mang);
548 for (const auto &Alias : M.aliases())
549 TLOF.emitLinkerFlagsForGlobal(OS, &Alias, *Mang);
550
551 OS.flush();
552
553 // Output collected flags
554 if (!Flags.empty()) {
555 OutStreamer->SwitchSection(TLOF.getDrectveSection());
556 OutStreamer->EmitBytes(Flags);
557 }
558 }
559
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000560 // The last attribute to be emitted is ABI_optimization_goals
561 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
562 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
563
Saleem Abdulrasool778c2682015-12-13 05:27:45 +0000564 if (OptimizationGoals > 0 &&
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000565 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
566 Subtarget->isTargetMuslAEABI()))
Artyom Skrobove9b3fb82015-12-07 14:22:39 +0000567 ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals);
568 OptimizationGoals = -1;
569
570 ATS.finishAttributeSection();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000571}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000572
Bradley Smithe26f7992016-01-15 10:24:39 +0000573static bool isV8M(const ARMSubtarget *Subtarget) {
574 // Note that v8M Baseline is a subset of v6T2!
575 return (Subtarget->hasV8MBaselineOps() && !Subtarget->hasV6T2Ops()) ||
576 Subtarget->hasV8MMainlineOps();
577}
578
Chris Lattner71eb0772009-10-19 20:20:46 +0000579//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000580// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
581// FIXME:
582// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000583// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000584// Instead of subclassing the MCELFStreamer, we do the work here.
585
Amara Emerson5035ee02013-10-07 16:55:23 +0000586static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
587 const ARMSubtarget *Subtarget) {
588 if (CPU == "xscale")
589 return ARMBuildAttrs::v5TEJ;
590
591 if (Subtarget->hasV8Ops())
Bradley Smithe26f7992016-01-15 10:24:39 +0000592 return ARMBuildAttrs::v8_A;
593 else if (Subtarget->hasV8MMainlineOps())
594 return ARMBuildAttrs::v8_M_Main;
Amara Emerson5035ee02013-10-07 16:55:23 +0000595 else if (Subtarget->hasV7Ops()) {
Artyom Skrobovcf296442015-09-24 17:31:16 +0000596 if (Subtarget->isMClass() && Subtarget->hasDSP())
Amara Emerson5035ee02013-10-07 16:55:23 +0000597 return ARMBuildAttrs::v7E_M;
598 return ARMBuildAttrs::v7;
599 } else if (Subtarget->hasV6T2Ops())
600 return ARMBuildAttrs::v6T2;
Bradley Smithe26f7992016-01-15 10:24:39 +0000601 else if (Subtarget->hasV8MBaselineOps())
602 return ARMBuildAttrs::v8_M_Base;
Amara Emerson5035ee02013-10-07 16:55:23 +0000603 else if (Subtarget->hasV6MOps())
604 return ARMBuildAttrs::v6S_M;
605 else if (Subtarget->hasV6Ops())
606 return ARMBuildAttrs::v6;
607 else if (Subtarget->hasV5TEOps())
608 return ARMBuildAttrs::v5TE;
609 else if (Subtarget->hasV5TOps())
610 return ARMBuildAttrs::v5T;
611 else if (Subtarget->hasV4TOps())
612 return ARMBuildAttrs::v4T;
613 else
614 return ARMBuildAttrs::v4;
615}
616
Jason W Kimbff84d42010-10-06 22:36:46 +0000617void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000618 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000619 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000620
Charlie Turner8b2caa42015-01-05 13:12:17 +0000621 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
622
Logan Chien8cbb80d2013-10-28 17:51:12 +0000623 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000624
Eric Christophera49d68e2015-02-17 20:02:32 +0000625 // Compute ARM ELF Attributes based on the default subtarget that
626 // we'd have constructed. The existing ARM behavior isn't LTO clean
627 // anyhow.
628 // FIXME: For ifunc related functions we could iterate over and look
629 // for a feature string that doesn't match the default one.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000630 const Triple &TT = TM.getTargetTriple();
Eric Christophera49d68e2015-02-17 20:02:32 +0000631 StringRef CPU = TM.getTargetCPU();
632 StringRef FS = TM.getTargetFeatureString();
Daniel Sanders50f17232015-09-15 16:17:27 +0000633 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Eric Christophera49d68e2015-02-17 20:02:32 +0000634 if (!FS.empty()) {
635 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000636 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000637 else
638 ArchFS = FS;
639 }
640 const ARMBaseTargetMachine &ATM =
641 static_cast<const ARMBaseTargetMachine &>(TM);
642 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
643
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000644 const std::string &CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000645
Benjamin Kramerf6f815b2016-05-27 16:54:57 +0000646 if (!StringRef(CPUString).startswith("generic")) {
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000647 // FIXME: remove krait check when GNU tools support krait cpu
648 if (STI.isKrait()) {
649 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
650 // We consider krait as a "cortex-a9" + hwdiv CPU
651 // Enable hwdiv through ".arch_extension idiv"
652 if (STI.hasDivide() || STI.hasDivideInARMMode())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000653 ATS.emitArchExtension(ARM::AEK_HWDIV | ARM::AEK_HWDIVARM);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000654 } else
655 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
656 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000657
Eric Christophera49d68e2015-02-17 20:02:32 +0000658 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000659
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000660 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000661 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Bradley Smithe26f7992016-01-15 10:24:39 +0000662 if (STI.hasV7Ops() || isV8M(&STI)) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000663 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000664 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
665 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000666 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000667 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
668 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000669 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000670 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
671 ARMBuildAttrs::MicroControllerProfile);
672 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000673 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000674
Eric Christophera49d68e2015-02-17 20:02:32 +0000675 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
676 STI.hasARMOps() ? ARMBuildAttrs::Allowed
677 : ARMBuildAttrs::Not_Allowed);
Bradley Smithe26f7992016-01-15 10:24:39 +0000678 if (isV8M(&STI)) {
679 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
680 ARMBuildAttrs::AllowThumbDerived);
681 } else if (STI.isThumb1Only()) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000682 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
683 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000684 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
685 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000686 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000687
Eric Christophera49d68e2015-02-17 20:02:32 +0000688 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000689 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000690 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000691 if (STI.hasFPARMv8()) {
692 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000693 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000694 else
Renato Golin35de35d2015-05-12 10:33:58 +0000695 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000696 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000697 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000698 else
Javed Absard5526302015-06-29 09:32:29 +0000699 ATS.emitFPU(STI.hasFP16() ? ARM::FK_NEON_FP16 : ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000700 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000701 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000702 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000703 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
704 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000705 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000706 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000707 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
708 // FPU, but there are two different names for it depending on the CPU.
John Brawn985c04e2015-06-05 13:31:19 +0000709 ATS.emitFPU(STI.hasD16()
710 ? (STI.isFPOnlySP() ? ARM::FK_FPV5_SP_D16 : ARM::FK_FPV5_D16)
711 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000712 else if (STI.hasVFP4())
John Brawn985c04e2015-06-05 13:31:19 +0000713 ATS.emitFPU(STI.hasD16()
714 ? (STI.isFPOnlySP() ? ARM::FK_FPV4_SP_D16 : ARM::FK_VFPV4_D16)
715 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000716 else if (STI.hasVFP3())
Javed Absard5526302015-06-29 09:32:29 +0000717 ATS.emitFPU(STI.hasD16()
718 // +d16
719 ? (STI.isFPOnlySP()
720 ? (STI.hasFP16() ? ARM::FK_VFPV3XD_FP16 : ARM::FK_VFPV3XD)
721 : (STI.hasFP16() ? ARM::FK_VFPV3_D16_FP16 : ARM::FK_VFPV3_D16))
722 // -d16
723 : (STI.hasFP16() ? ARM::FK_VFPV3_FP16 : ARM::FK_VFPV3));
Eric Christophera49d68e2015-02-17 20:02:32 +0000724 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000725 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000726 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000727
Rafael Espindola3d6a1302016-06-21 14:21:53 +0000728 if (isPositionIndependent()) {
Amara Emersonceeb1c42014-05-27 13:30:21 +0000729 // PIC specific attributes.
730 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
731 ARMBuildAttrs::AddressRWPCRel);
732 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
733 ARMBuildAttrs::AddressROPCRel);
734 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
735 ARMBuildAttrs::AddressGOT);
736 } else {
737 // Allow direct addressing of imported data for all other relocation models.
738 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
739 ARMBuildAttrs::AddressDirect);
740 }
741
Jason W Kimbff84d42010-10-06 22:36:46 +0000742 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000743 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000744 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
745 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000746 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000747
748 // If the user has permitted this code to choose the IEEE 754
749 // rounding at run-time, emit the rounding attribute.
750 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000751 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000752 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000753 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000754 // When the target doesn't have an FPU (by design or
755 // intention), the assumptions made on the software support
756 // mirror that of the equivalent hardware support *if it
757 // existed*. For v7 and better we indicate that denormals are
758 // flushed preserving sign, and for V6 we indicate that
759 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000760 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000761 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
762 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000763 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000764 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
765 // the sign bit of the zero matches the sign bit of the input or
766 // result that is being flushed to zero.
767 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
768 ARMBuildAttrs::PreserveFPSign);
769 }
770 // For VFPv2 implementations it is implementation defined as
771 // to whether denormals are flushed to positive zero or to
772 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
773 // LLVM has chosen to flush this to positive zero (most likely for
774 // GCC compatibility), so that's the chosen value here (the
775 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000776 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000777
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000778 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
779 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000780 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000781 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
782 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000783 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000784 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
785 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000786
Eric Christophera49d68e2015-02-17 20:02:32 +0000787 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000788 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
789 ARMBuildAttrs::Allowed);
790 else
791 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
792 ARMBuildAttrs::Not_Allowed);
793
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000794 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000795 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000796 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
797 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000798
Bradley Smithc848beb2013-11-01 11:21:16 +0000799 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000800 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000801 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
802 ARMBuildAttrs::HardFPSinglePrecision);
803
Jason W Kimbff84d42010-10-06 22:36:46 +0000804 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000805 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000806 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
807
Jason W Kimbff84d42010-10-06 22:36:46 +0000808 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000809
Eric Christophera49d68e2015-02-17 20:02:32 +0000810 if (STI.hasFP16())
811 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000812
Charlie Turner1a539962014-12-12 11:59:18 +0000813 // FIXME: To support emitting this build attribute as GCC does, the
814 // -mfp16-format option and associated plumbing must be
815 // supported. For now the __fp16 type is exposed by default, so this
816 // attribute should be emitted with value 1.
817 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
818 ARMBuildAttrs::FP16FormatIEEE);
819
Eric Christophera49d68e2015-02-17 20:02:32 +0000820 if (STI.hasMPExtension())
821 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000822
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000823 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
824 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
825 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
826 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
827 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
828 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000829 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
830 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000831
Bradley Smithd27a6a72016-01-25 11:26:11 +0000832 if (STI.hasDSP() && isV8M(&STI))
833 ATS.emitAttribute(ARMBuildAttrs::DSP_extension, ARMBuildAttrs::Allowed);
834
Oliver Stannard5dc29342014-06-20 10:08:11 +0000835 if (MMI) {
836 if (const Module *SourceModule = MMI->getModule()) {
837 // ABI_PCS_wchar_t to indicate wchar_t width
838 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000839 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000840 SourceModule->getModuleFlag("wchar_size"))) {
841 int WCharWidth = WCharWidthValue->getZExtValue();
842 assert((WCharWidth == 2 || WCharWidth == 4) &&
843 "wchar_t width must be 2 or 4 bytes");
844 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
845 }
846
847 // ABI_enum_size to indicate enum width
848 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
849 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000850 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000851 SourceModule->getModuleFlag("min_enum_size"))) {
852 int EnumWidth = EnumWidthValue->getZExtValue();
853 assert((EnumWidth == 1 || EnumWidth == 4) &&
854 "Minimum enum width must be 1 or 4 bytes");
855 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
856 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
857 }
858 }
859 }
860
Amara Emerson115d2df2014-07-25 14:03:14 +0000861 // TODO: We currently only support either reserving the register, or treating
862 // it as another callee-saved register, but not as SB or a TLS pointer; It
863 // would instead be nicer to push this from the frontend as metadata, as we do
864 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000865 if (STI.isR9Reserved())
866 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000867 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000868 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000869
Eric Christophera49d68e2015-02-17 20:02:32 +0000870 if (STI.hasTrustZone() && STI.hasVirtualization())
871 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
872 ARMBuildAttrs::AllowTZVirtualization);
873 else if (STI.hasTrustZone())
874 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
875 ARMBuildAttrs::AllowTZ);
876 else if (STI.hasVirtualization())
877 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
878 ARMBuildAttrs::AllowVirtualization);
Jason W Kimbff84d42010-10-06 22:36:46 +0000879}
880
Jason W Kimbff84d42010-10-06 22:36:46 +0000881//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000882
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000883static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
884 unsigned LabelId, MCContext &Ctx) {
885
Jim Grosbach6f482002015-05-18 18:43:14 +0000886 MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix)
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000887 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
888 return Label;
889}
890
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000891static MCSymbolRefExpr::VariantKind
892getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
893 switch (Modifier) {
Saleem Abdulrasoolce4eee42016-06-07 03:15:01 +0000894 case ARMCP::no_modifier:
895 return MCSymbolRefExpr::VK_None;
896 case ARMCP::TLSGD:
897 return MCSymbolRefExpr::VK_TLSGD;
898 case ARMCP::TPOFF:
899 return MCSymbolRefExpr::VK_TPOFF;
900 case ARMCP::GOTTPOFF:
901 return MCSymbolRefExpr::VK_GOTTPOFF;
902 case ARMCP::GOT_PREL:
903 return MCSymbolRefExpr::VK_ARM_GOT_PREL;
Saleem Abdulrasool532dcbc2016-06-07 03:15:07 +0000904 case ARMCP::SECREL:
905 return MCSymbolRefExpr::VK_SECREL;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000906 }
David Blaikie46a9f012012-01-20 21:51:11 +0000907 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000908}
909
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000910MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
911 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000912 if (Subtarget->isTargetMachO()) {
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000913 bool IsIndirect =
914 (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000915
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000916 if (!IsIndirect)
917 return getSymbol(GV);
918
919 // FIXME: Remove this when Darwin transition to @GOT like syntax.
920 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
921 MachineModuleInfoMachO &MMIMachO =
922 MMI->getObjFileInfo<MachineModuleInfoMachO>();
923 MachineModuleInfoImpl::StubValueTy &StubSym =
Rafael Espindola712f9572016-05-17 16:01:32 +0000924 GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym)
925 : MMIMachO.getGVStubEntry(MCSym);
Tim Northover5c3140f2016-04-25 21:12:04 +0000926
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000927 if (!StubSym.getPointer())
928 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
929 !GV->hasInternalLinkage());
930 return MCSym;
931 } else if (Subtarget->isTargetCOFF()) {
932 assert(Subtarget->isTargetWindows() &&
933 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000934
935 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
936 if (!IsIndirect)
937 return getSymbol(GV);
938
939 SmallString<128> Name;
940 Name = "__imp_";
941 getNameWithPrefix(Name, GV);
942
943 return OutContext.getOrCreateSymbol(Name);
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000944 } else if (Subtarget->isTargetELF()) {
945 return getSymbol(GV);
946 }
947 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000948}
949
Jim Grosbach38f8e762010-11-09 18:45:04 +0000950void ARMAsmPrinter::
951EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000952 const DataLayout &DL = getDataLayout();
953 int Size = DL.getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000954
955 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000956
Jim Grosbachca21cd72010-11-10 17:59:10 +0000957 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000958 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000959 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000960 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000961 const BlockAddress *BA =
962 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
963 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000964 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000965 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000966
967 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
968 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000969 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000970 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000971 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000972 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000973 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000974 } else {
975 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000976 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
977 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000978 }
979
980 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000981 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000982 MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000983 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000984
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000985 if (ACPV->getPCAdjustment()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000986 MCSymbol *PCLabel =
987 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
988 ACPV->getLabelId(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000989 const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000990 PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000991 MCBinaryExpr::createAdd(PCRelExpr,
992 MCConstantExpr::create(ACPV->getPCAdjustment(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000993 OutContext),
994 OutContext);
995 if (ACPV->mustAddCurrentAddress()) {
996 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
997 // label, so just emit a local label end reference that instead.
Jim Grosbach6f482002015-05-18 18:43:14 +0000998 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000999 OutStreamer->EmitLabel(DotSym);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001000 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
1001 PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001002 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001003 Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001004 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001005 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +00001006}
1007
Tim Northovera603c402015-05-31 19:22:07 +00001008void ARMAsmPrinter::EmitJumpTableAddrs(const MachineInstr *MI) {
1009 const MachineOperand &MO1 = MI->getOperand(1);
Peter Collingbourne7e814d12015-05-21 23:20:55 +00001010 unsigned JTI = MO1.getIndex();
Tim Northover12c41af2015-05-18 17:10:40 +00001011
Tim Northovera603c402015-05-31 19:22:07 +00001012 // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for
1013 // ARM mode tables.
1014 EmitAlignment(2);
1015
Jim Grosbach284eebc2010-09-22 17:39:48 +00001016 // Emit a label for the jump table.
Tim Northover4998a472015-05-13 20:28:38 +00001017 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001018 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001019
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001020 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001021 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001022
Jim Grosbach284eebc2010-09-22 17:39:48 +00001023 // Emit each entry of the table.
1024 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1025 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1026 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1027
1028 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1029 MachineBasicBlock *MBB = JTBBs[i];
1030 // Construct an MCExpr for the entry. We want a value of the form:
1031 // (BasicBlockAddr - TableBeginAddr)
1032 //
1033 // For example, a table with entries jumping to basic blocks BB0 and BB1
1034 // would look like:
1035 // LJTI_0_0:
1036 // .word (LBB0 - LJTI_0_0)
1037 // .word (LBB1 - LJTI_0_0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001038 const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001039
Rafael Espindola3d6a1302016-06-21 14:21:53 +00001040 if (isPositionIndependent())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001041 Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol,
Jim Grosbach284eebc2010-09-22 17:39:48 +00001042 OutContext),
1043 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001044 // If we're generating a table of Thumb addresses in static relocation
1045 // model, we need to add one to keep interworking correctly.
1046 else if (AFI->isThumbFunction())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001047 Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext),
Jim Grosbache1995f22011-08-31 22:23:09 +00001048 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001049 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001050 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001051 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +00001052 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001053}
1054
Tim Northovera603c402015-05-31 19:22:07 +00001055void ARMAsmPrinter::EmitJumpTableInsts(const MachineInstr *MI) {
1056 const MachineOperand &MO1 = MI->getOperand(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001057 unsigned JTI = MO1.getIndex();
1058
Tim Northover4998a472015-05-13 20:28:38 +00001059 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
Lang Hames9ff69c82015-04-24 19:11:51 +00001060 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001061
1062 // Emit each entry of the table.
1063 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1064 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1065 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001066
1067 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1068 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach13760bd2015-05-30 01:25:56 +00001069 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001070 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001071 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Tim Northovera603c402015-05-31 19:22:07 +00001072 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001073 .addExpr(MBBSymbolExpr)
1074 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001075 .addReg(0));
Tim Northovera603c402015-05-31 19:22:07 +00001076 }
1077}
1078
1079void ARMAsmPrinter::EmitJumpTableTBInst(const MachineInstr *MI,
1080 unsigned OffsetWidth) {
1081 assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width");
1082 const MachineOperand &MO1 = MI->getOperand(1);
1083 unsigned JTI = MO1.getIndex();
1084
1085 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI);
1086 OutStreamer->EmitLabel(JTISymbol);
1087
1088 // Emit each entry of the table.
1089 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1090 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1091 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1092
1093 // Mark the jump table as data-in-code.
1094 OutStreamer->EmitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8
1095 : MCDR_DataRegionJT16);
1096
1097 for (auto MBB : JTBBs) {
1098 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(),
1099 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001100 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001101 // MCExpr for the entry. We want a value of the form:
Tim Northovera603c402015-05-31 19:22:07 +00001102 // (BasicBlockAddr - TBBInstAddr + 4) / 2
Jim Grosbach1573b292010-09-22 17:15:35 +00001103 //
1104 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1105 // would look like:
1106 // LJTI_0_0:
Tim Northovera603c402015-05-31 19:22:07 +00001107 // .byte (LBB0 - (LCPI0_0 + 4)) / 2
1108 // .byte (LBB1 - (LCPI0_0 + 4)) / 2
1109 // where LCPI0_0 is a label defined just before the TBB instruction using
1110 // this table.
1111 MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm());
1112 const MCExpr *Expr = MCBinaryExpr::createAdd(
1113 MCSymbolRefExpr::create(TBInstPC, OutContext),
1114 MCConstantExpr::create(4, OutContext), OutContext);
1115 Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001116 Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext),
Jim Grosbach1573b292010-09-22 17:15:35 +00001117 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001118 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001119 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001120 // Mark the end of jump table data-in-code region. 32-bit offsets use
1121 // actual branch instructions here, so we don't mark those as a data-region
1122 // at all.
Tim Northovera603c402015-05-31 19:22:07 +00001123 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
1124
1125 // Make sure the next instruction is 2-byte aligned.
1126 EmitAlignment(1);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001127}
1128
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001129void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1130 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1131 "Only instruction which are involved into frame setup code are allowed");
1132
Lang Hames9ff69c82015-04-24 19:11:51 +00001133 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001134 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001135 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001136 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001137 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001138
1139 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001140 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001141 unsigned SrcReg, DstReg;
1142
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001143 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1144 // Two special cases:
1145 // 1) tPUSH does not have src/dst regs.
1146 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1147 // load. Yes, this is pretty fragile, but for now I don't see better
1148 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001149 SrcReg = DstReg = ARM::SP;
1150 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001151 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001152 DstReg = MI->getOperand(0).getReg();
1153 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001154
1155 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001156 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001157 // Register saves.
1158 assert(DstReg == ARM::SP &&
1159 "Only stack pointer as a destination reg is supported");
1160
1161 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001162 // Skip src & dst reg, and pred ops.
1163 unsigned StartOp = 2 + 2;
1164 // Use all the operands.
1165 unsigned NumOffset = 0;
1166
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001167 switch (Opc) {
1168 default:
1169 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001170 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001171 case ARM::tPUSH:
1172 // Special case here: no src & dst reg, but two extra imp ops.
1173 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001174 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001175 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001176 case ARM::VSTMDDB_UPD:
1177 assert(SrcReg == ARM::SP &&
1178 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001179 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001180 i != NumOps; ++i) {
1181 const MachineOperand &MO = MI->getOperand(i);
1182 // Actually, there should never be any impdef stuff here. Skip it
1183 // temporary to workaround PR11902.
1184 if (MO.isImplicit())
1185 continue;
1186 RegList.push_back(MO.getReg());
1187 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001188 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001189 case ARM::STR_PRE_IMM:
1190 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001191 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001192 assert(MI->getOperand(2).getReg() == ARM::SP &&
1193 "Only stack pointer as a source reg is supported");
1194 RegList.push_back(SrcReg);
1195 break;
1196 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001197 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1198 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001199 } else {
1200 // Changes of stack / frame pointer.
1201 if (SrcReg == ARM::SP) {
1202 int64_t Offset = 0;
1203 switch (Opc) {
1204 default:
1205 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001206 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001207 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001208 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001209 Offset = 0;
1210 break;
1211 case ARM::ADDri:
Akira Hatanaka3bfc3e22015-11-10 00:10:41 +00001212 case ARM::t2ADDri:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001213 Offset = -MI->getOperand(2).getImm();
1214 break;
1215 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001216 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001217 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001218 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001219 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001220 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001221 break;
1222 case ARM::tADDspi:
1223 case ARM::tADDrSPi:
1224 Offset = -MI->getOperand(2).getImm()*4;
1225 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001226 case ARM::tLDRpci: {
1227 // Grab the constpool index and check, whether it corresponds to
1228 // original or cloned constpool entry.
1229 unsigned CPI = MI->getOperand(1).getIndex();
1230 const MachineConstantPool *MCP = MF.getConstantPool();
1231 if (CPI >= MCP->getConstants().size())
1232 CPI = AFI.getOriginalCPIdx(CPI);
1233 assert(CPI != -1U && "Invalid constpool index");
1234
1235 // Derive the actual offset.
1236 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1237 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1238 // FIXME: Check for user, it should be "add" instruction!
1239 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001240 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001241 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001242 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001243
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001244 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1245 if (DstReg == FramePtr && FramePtr != ARM::SP)
1246 // Set-up of the frame pointer. Positive values correspond to "add"
1247 // instruction.
1248 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1249 else if (DstReg == ARM::SP) {
1250 // Change of SP by an offset. Positive values correspond to "sub"
1251 // instruction.
1252 ATS.emitPad(Offset);
1253 } else {
1254 // Move of SP to a register. Positive values correspond to an "add"
1255 // instruction.
1256 ATS.emitMovSP(DstReg, -Offset);
1257 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001258 }
1259 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001260 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001261 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001262 }
1263 else {
1264 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001265 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001266 }
1267 }
1268}
1269
Jim Grosbach95dee402011-07-08 17:40:42 +00001270// Simple pseudo-instructions have their lowering (with expansion to real
1271// instructions) auto-generated.
1272#include "ARMGenMCPseudoLowering.inc"
1273
Jim Grosbach05eccf02010-09-29 15:23:40 +00001274void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001275 const DataLayout &DL = getDataLayout();
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001276 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
1277 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Rafael Espindola58873562014-01-03 19:21:54 +00001278
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001279 // If we just ended a constant pool, mark it as such.
1280 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001281 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001282 InConstantPool = false;
1283 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001284
Jim Grosbach51b55422011-08-23 21:32:34 +00001285 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001286 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001287 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001288 EmitUnwindingInstruction(MI);
1289
Jim Grosbach95dee402011-07-08 17:40:42 +00001290 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001291 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001292 return;
1293
Andrew Trick924123a2011-09-21 02:20:46 +00001294 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1295 "Pseudo flag setting opcode should be expanded early");
1296
Jim Grosbach95dee402011-07-08 17:40:42 +00001297 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001298 unsigned Opc = MI->getOpcode();
1299 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001300 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001301 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001302 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001303 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001304 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001305 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001307 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1308 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001309 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1310 : ARM::ADR))
1311 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001312 .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001313 // Add predicate operands.
1314 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001315 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001316 return;
1317 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001318 case ARM::LEApcrelJT:
1319 case ARM::tLEApcrelJT:
1320 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001321 MCSymbol *JTIPICSymbol =
Tim Northover4998a472015-05-13 20:28:38 +00001322 GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001323 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1324 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001325 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1326 : ARM::ADR))
1327 .addReg(MI->getOperand(0).getReg())
Jim Grosbach13760bd2015-05-30 01:25:56 +00001328 .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext))
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001329 // Add predicate operands.
Tim Northover4998a472015-05-13 20:28:38 +00001330 .addImm(MI->getOperand(2).getImm())
1331 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001332 return;
1333 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001334 // Darwin call instructions are just normal call instructions with different
1335 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001336 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001337 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001338 .addReg(ARM::LR)
1339 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001340 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001341 .addImm(ARMCC::AL)
1342 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001343 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001344 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001345
Lang Hames9ff69c82015-04-24 19:11:51 +00001346 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001347 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001348 return;
1349 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001350 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001351 if (Subtarget->hasV5TOps())
1352 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001353
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001354 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1355 // that the saved lr has its LSB set correctly (the arch doesn't
1356 // have blx).
1357 // So here we generate a bl to a small jump pad that does bx rN.
1358 // The jump pads are emitted after the function body.
1359
1360 unsigned TReg = MI->getOperand(0).getReg();
1361 MCSymbol *TRegSym = nullptr;
1362 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1363 if (ThumbIndirectPads[i].first == TReg) {
1364 TRegSym = ThumbIndirectPads[i].second;
1365 break;
1366 }
1367 }
1368
1369 if (!TRegSym) {
Jim Grosbach6f482002015-05-18 18:43:14 +00001370 TRegSym = OutContext.createTempSymbol();
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001371 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1372 }
1373
1374 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001375 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001376 // Predicate comes first here.
1377 .addImm(ARMCC::AL).addReg(0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001378 .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001379 return;
1380 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001381 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001382 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001383 .addReg(ARM::LR)
1384 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001385 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001386 .addImm(ARMCC::AL)
1387 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001388 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001389 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001390
Lang Hames9ff69c82015-04-24 19:11:51 +00001391 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001392 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001393 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001394 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001395 .addImm(ARMCC::AL)
1396 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001397 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001398 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001399 return;
1400 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001401 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001402 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001403 .addReg(ARM::LR)
1404 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001405 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001406 .addImm(ARMCC::AL)
1407 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001408 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001409 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001410
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001411 const MachineOperand &Op = MI->getOperand(0);
1412 const GlobalValue *GV = Op.getGlobal();
1413 const unsigned TF = Op.getTargetFlags();
1414 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001415 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001416 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001417 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001418 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001419 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001420 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001421 return;
1422 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001423 case ARM::MOVi16_ga_pcrel:
1424 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001425 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001426 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001427 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001428
Evan Cheng2f2435d2011-01-21 18:55:51 +00001429 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001430 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001431 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001432 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001433
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001434 MCSymbol *LabelSym =
1435 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1436 MI->getOperand(2).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001437 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001438 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1439 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001440 ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr,
1441 MCBinaryExpr::createAdd(LabelSymExpr,
1442 MCConstantExpr::create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001443 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001444 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001445
Evan Chengdfce83c2011-01-17 08:03:18 +00001446 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001447 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1448 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001449 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001450 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001451 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001452 return;
1453 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001454 case ARM::MOVTi16_ga_pcrel:
1455 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001456 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001457 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1458 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001459 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1460 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001461
Evan Cheng2f2435d2011-01-21 18:55:51 +00001462 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001463 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001464 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001465 const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001466
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001467 MCSymbol *LabelSym =
1468 getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(),
1469 MI->getOperand(3).getImm(), OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001470 const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001471 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1472 const MCExpr *PCRelExpr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001473 ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr,
1474 MCBinaryExpr::createAdd(LabelSymExpr,
1475 MCConstantExpr::create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001476 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001477 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001478 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001479 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1480 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001481 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001482 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001483 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001484 return;
1485 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001486 case ARM::tPICADD: {
1487 // This is a pseudo op for a label + instruction sequence, which looks like:
1488 // LPC0:
1489 // add r0, pc
1490 // This adds the address of LPC0 to r0.
1491
1492 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001493 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001494 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001495 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001496
1497 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001498 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001499 .addReg(MI->getOperand(0).getReg())
1500 .addReg(MI->getOperand(0).getReg())
1501 .addReg(ARM::PC)
1502 // Add predicate operands.
1503 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001504 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001505 return;
1506 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001507 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001508 // This is a pseudo op for a label + instruction sequence, which looks like:
1509 // LPC0:
1510 // add r0, pc, r0
1511 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001512
Chris Lattneradd57492009-10-19 22:23:04 +00001513 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001514 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001515 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001516 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001517
Jim Grosbach7ae94222010-09-14 21:05:34 +00001518 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001519 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001520 .addReg(MI->getOperand(0).getReg())
1521 .addReg(ARM::PC)
1522 .addReg(MI->getOperand(1).getReg())
1523 // Add predicate operands.
1524 .addImm(MI->getOperand(3).getImm())
1525 .addReg(MI->getOperand(4).getReg())
1526 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001527 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001528 return;
1529 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001530 case ARM::PICSTR:
1531 case ARM::PICSTRB:
1532 case ARM::PICSTRH:
1533 case ARM::PICLDR:
1534 case ARM::PICLDRB:
1535 case ARM::PICLDRH:
1536 case ARM::PICLDRSB:
1537 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001538 // This is a pseudo op for a label + instruction sequence, which looks like:
1539 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001540 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001541 // The LCP0 label is referenced by a constant pool entry in order to get
1542 // a PC-relative address at the ldr instruction.
1543
1544 // Emit the label.
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001545 OutStreamer->EmitLabel(getPICLabel(DL.getPrivateGlobalPrefix(),
Lang Hames9ff69c82015-04-24 19:11:51 +00001546 getFunctionNumber(),
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001547 MI->getOperand(2).getImm(), OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001548
1549 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001550 unsigned Opcode;
1551 switch (MI->getOpcode()) {
1552 default:
1553 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001554 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1555 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001556 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001557 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001558 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001559 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1560 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1561 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1562 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001563 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001564 .addReg(MI->getOperand(0).getReg())
1565 .addReg(ARM::PC)
1566 .addReg(MI->getOperand(1).getReg())
1567 .addImm(0)
1568 // Add predicate operands.
1569 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001570 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001571
1572 return;
1573 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001574 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001575 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1576 /// in the function. The first operand is the ID# for this instruction, the
1577 /// second is the index into the MachineConstantPool that this is, the third
1578 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001579 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001580 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1581 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1582
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001583 // If this is the first entry of the pool, mark it.
1584 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001585 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001586 InConstantPool = true;
1587 }
1588
Lang Hames9ff69c82015-04-24 19:11:51 +00001589 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001590
1591 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1592 if (MCPE.isMachineConstantPoolEntry())
1593 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1594 else
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001595 EmitGlobalConstant(DL, MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001596 return;
1597 }
Tim Northovera603c402015-05-31 19:22:07 +00001598 case ARM::JUMPTABLE_ADDRS:
1599 EmitJumpTableAddrs(MI);
1600 return;
1601 case ARM::JUMPTABLE_INSTS:
1602 EmitJumpTableInsts(MI);
1603 return;
1604 case ARM::JUMPTABLE_TBB:
1605 case ARM::JUMPTABLE_TBH:
1606 EmitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2);
1607 return;
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001608 case ARM::t2BR_JT: {
1609 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001610 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001611 .addReg(ARM::PC)
1612 .addReg(MI->getOperand(0).getReg())
1613 // Add predicate operands.
1614 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001615 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001616 return;
1617 }
Tim Northovera603c402015-05-31 19:22:07 +00001618 case ARM::t2TBB_JT:
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001619 case ARM::t2TBH_JT: {
Tim Northovera603c402015-05-31 19:22:07 +00001620 unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH;
1621 // Lower and emit the PC label, then the instruction itself.
1622 OutStreamer->EmitLabel(GetCPISymbol(MI->getOperand(3).getImm()));
1623 EmitToStreamer(*OutStreamer, MCInstBuilder(Opc)
1624 .addReg(MI->getOperand(0).getReg())
1625 .addReg(MI->getOperand(1).getReg())
1626 // Add predicate operands.
1627 .addImm(ARMCC::AL)
1628 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001629 return;
1630 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001631 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001632 case ARM::BR_JTr: {
1633 // Lower and emit the instruction itself, then the jump table following it.
1634 // mov pc, target
1635 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001636 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001637 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001638 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001639 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1640 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001641 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001642 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1643 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001644 // Add 's' bit operand (always reg0 for this)
1645 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001646 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001647 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001648 return;
1649 }
1650 case ARM::BR_JTm: {
1651 // Lower and emit the instruction itself, then the jump table following it.
1652 // ldr pc, target
1653 MCInst TmpInst;
1654 if (MI->getOperand(1).getReg() == 0) {
1655 // literal offset
1656 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001657 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1658 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1659 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001660 } else {
1661 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001662 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1663 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1664 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1665 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001666 }
1667 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001668 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1669 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001670 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001671 return;
1672 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001673 case ARM::BR_JTadd: {
1674 // Lower and emit the instruction itself, then the jump table following it.
1675 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001676 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001677 .addReg(ARM::PC)
1678 .addReg(MI->getOperand(0).getReg())
1679 .addReg(MI->getOperand(1).getReg())
1680 // Add predicate operands.
1681 .addImm(ARMCC::AL)
1682 .addReg(0)
1683 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001684 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001685 return;
1686 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001687 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001688 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001689 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001690 case ARM::TRAP: {
1691 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1692 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001693 if (!Subtarget->isTargetMachO()) {
Jim Grosbach7d348372010-09-23 19:42:17 +00001694 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001695 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001696 ATS.emitInst(Val);
Jim Grosbach85030542010-09-23 18:05:37 +00001697 return;
1698 }
1699 break;
1700 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001701 case ARM::TRAPNaCl: {
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001702 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001703 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001704 ATS.emitInst(Val);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001705 return;
1706 }
Jim Grosbach85030542010-09-23 18:05:37 +00001707 case ARM::tTRAP: {
1708 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1709 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001710 if (!Subtarget->isTargetMachO()) {
Benjamin Kramere38495d2010-09-23 18:57:26 +00001711 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001712 OutStreamer->AddComment("trap");
Alexandros Lamprineas8c26e7c2016-01-29 10:23:32 +00001713 ATS.emitInst(Val, 'n');
Jim Grosbach85030542010-09-23 18:05:37 +00001714 return;
1715 }
1716 break;
1717 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001718 case ARM::t2Int_eh_sjlj_setjmp:
1719 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001720 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001721 // Two incoming args: GPR:$src, GPR:$val
1722 // mov $val, pc
1723 // adds $val, #7
1724 // str $val, [$src, #4]
1725 // movs r0, #0
Matthias Braunda3d0d72015-07-16 22:34:20 +00001726 // b LSJLJEH
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001727 // movs r0, #1
Matthias Braunda3d0d72015-07-16 22:34:20 +00001728 // LSJLJEH:
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001729 unsigned SrcReg = MI->getOperand(0).getReg();
1730 unsigned ValReg = MI->getOperand(1).getReg();
Matthias Braunda3d0d72015-07-16 22:34:20 +00001731 MCSymbol *Label = OutContext.createTempSymbol("SJLJEH", false, true);
Lang Hames9ff69c82015-04-24 19:11:51 +00001732 OutStreamer->AddComment("eh_setjmp begin");
1733 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001734 .addReg(ValReg)
1735 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001736 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001738 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001739
Lang Hames9ff69c82015-04-24 19:11:51 +00001740 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001741 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001742 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743 .addReg(ARM::CPSR)
1744 .addReg(ValReg)
1745 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001746 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001747 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001748 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001749
Lang Hames9ff69c82015-04-24 19:11:51 +00001750 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001751 .addReg(ValReg)
1752 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001753 // The offset immediate is #4. The operand value is scaled by 4 for the
1754 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001756 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001757 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001758 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759
Lang Hames9ff69c82015-04-24 19:11:51 +00001760 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001761 .addReg(ARM::R0)
1762 .addReg(ARM::CPSR)
1763 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001764 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001765 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001766 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767
Jim Grosbach13760bd2015-05-30 01:25:56 +00001768 const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001769 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addExpr(SymbolExpr)
1771 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001772 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001773
Lang Hames9ff69c82015-04-24 19:11:51 +00001774 OutStreamer->AddComment("eh_setjmp end");
1775 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001776 .addReg(ARM::R0)
1777 .addReg(ARM::CPSR)
1778 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001779 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001780 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001781 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001782
Lang Hames9ff69c82015-04-24 19:11:51 +00001783 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001784 return;
1785 }
1786
Jim Grosbachc0aed712010-09-23 23:33:56 +00001787 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001788 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001789 // Two incoming args: GPR:$src, GPR:$val
1790 // add $val, pc, #8
1791 // str $val, [$src, #+4]
1792 // mov r0, #0
1793 // add pc, pc, #0
1794 // mov r0, #1
1795 unsigned SrcReg = MI->getOperand(0).getReg();
1796 unsigned ValReg = MI->getOperand(1).getReg();
1797
Lang Hames9ff69c82015-04-24 19:11:51 +00001798 OutStreamer->AddComment("eh_setjmp begin");
1799 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800 .addReg(ValReg)
1801 .addReg(ARM::PC)
1802 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001803 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addImm(ARMCC::AL)
1805 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001806 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001807 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808
Lang Hames9ff69c82015-04-24 19:11:51 +00001809 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810 .addReg(ValReg)
1811 .addReg(SrcReg)
1812 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001813 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001814 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001815 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816
Lang Hames9ff69c82015-04-24 19:11:51 +00001817 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addReg(ARM::R0)
1819 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001820 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001821 .addImm(ARMCC::AL)
1822 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001823 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001824 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825
Lang Hames9ff69c82015-04-24 19:11:51 +00001826 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001827 .addReg(ARM::PC)
1828 .addReg(ARM::PC)
1829 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001830 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addImm(ARMCC::AL)
1832 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001833 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001834 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835
Lang Hames9ff69c82015-04-24 19:11:51 +00001836 OutStreamer->AddComment("eh_setjmp end");
1837 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838 .addReg(ARM::R0)
1839 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001840 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841 .addImm(ARMCC::AL)
1842 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001843 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001844 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001845 return;
1846 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001847 case ARM::Int_eh_sjlj_longjmp: {
1848 // ldr sp, [$src, #8]
1849 // ldr $scratch, [$src, #4]
1850 // ldr r7, [$src]
1851 // bx $scratch
1852 unsigned SrcReg = MI->getOperand(0).getReg();
1853 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001854 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001855 .addReg(ARM::SP)
1856 .addReg(SrcReg)
1857 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001858 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001859 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001860 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001861
Lang Hames9ff69c82015-04-24 19:11:51 +00001862 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001863 .addReg(ScratchReg)
1864 .addReg(SrcReg)
1865 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001866 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001867 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001868 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001869
Lang Hames9ff69c82015-04-24 19:11:51 +00001870 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addReg(ARM::R7)
1872 .addReg(SrcReg)
1873 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001874 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001876 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877
Lang Hames9ff69c82015-04-24 19:11:51 +00001878 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001880 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001882 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001883 return;
1884 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001885 case ARM::tInt_eh_sjlj_longjmp: {
Jim Grosbach175d6412010-09-27 22:28:11 +00001886 // ldr $scratch, [$src, #8]
1887 // mov sp, $scratch
1888 // ldr $scratch, [$src, #4]
1889 // ldr r7, [$src]
1890 // bx $scratch
1891 unsigned SrcReg = MI->getOperand(0).getReg();
1892 unsigned ScratchReg = MI->getOperand(1).getReg();
Saleem Abdulrasool8b30f982016-03-10 15:11:09 +00001893
Lang Hames9ff69c82015-04-24 19:11:51 +00001894 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001895 .addReg(ScratchReg)
1896 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001897 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001898 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001899 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001900 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001901 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001902 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001903
Lang Hames9ff69c82015-04-24 19:11:51 +00001904 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001905 .addReg(ARM::SP)
1906 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001907 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001908 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001909 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001910
Lang Hames9ff69c82015-04-24 19:11:51 +00001911 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001912 .addReg(ScratchReg)
1913 .addReg(SrcReg)
1914 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001915 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001916 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001917 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001918
Lang Hames9ff69c82015-04-24 19:11:51 +00001919 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001920 .addReg(ARM::R7)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001921 .addReg(SrcReg)
1922 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001923 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001924 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001925 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001926
Lang Hames9ff69c82015-04-24 19:11:51 +00001927 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001928 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001929 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001930 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001931 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001932 return;
1933 }
Saleem Abdulrasooleb059b02016-07-08 00:48:22 +00001934 case ARM::tInt_WIN_eh_sjlj_longjmp: {
1935 // ldr.w r11, [$src, #0]
1936 // ldr.w sp, [$src, #8]
1937 // ldr.w pc, [$src, #4]
1938
1939 unsigned SrcReg = MI->getOperand(0).getReg();
1940
1941 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1942 .addReg(ARM::R11)
1943 .addReg(SrcReg)
1944 .addImm(0)
1945 // Predicate
1946 .addImm(ARMCC::AL)
1947 .addReg(0));
1948 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1949 .addReg(ARM::SP)
1950 .addReg(SrcReg)
1951 .addImm(8)
1952 // Predicate
1953 .addImm(ARMCC::AL)
1954 .addReg(0));
1955 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12)
1956 .addReg(ARM::PC)
1957 .addReg(SrcReg)
1958 .addImm(4)
1959 // Predicate
1960 .addImm(ARMCC::AL)
1961 .addReg(0));
1962 return;
1963 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001964 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001965
Chris Lattner71eb0772009-10-19 20:20:46 +00001966 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001967 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001968
Lang Hames9ff69c82015-04-24 19:11:51 +00001969 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001970}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001971
1972//===----------------------------------------------------------------------===//
1973// Target Registry Stuff
1974//===----------------------------------------------------------------------===//
1975
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001976// Force static initialization.
1977extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001978 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1979 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1980 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1981 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001982}