blob: a1c80e956f9c37e42cddde9e6029ffac6702f259 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
16#include "llvm/MC/MCStreamer.h"
17#include "llvm/MC/MCSubtargetInfo.h"
18#include "llvm/MC/MCTargetAsmParser.h"
19#include "llvm/Support/TargetRegistry.h"
20
21using namespace llvm;
22
23// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
24// namespace. But SPARC backend uses "SP" as its namespace.
25namespace llvm {
26 namespace Sparc {
27 using namespace SP;
28 }
29}
30
31namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000032class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000033class SparcAsmParser : public MCTargetAsmParser {
34
35 MCSubtargetInfo &STI;
36 MCAsmParser &Parser;
37
38 /// @name Auto-generated Match Functions
39 /// {
40
41#define GET_ASSEMBLER_HEADER
42#include "SparcGenAsmMatcher.inc"
43
44 /// }
45
46 // public interface of the MCTargetAsmParser.
47 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
48 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
49 MCStreamer &Out, unsigned &ErrorInfo,
50 bool MatchingInlineAsm);
51 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
52 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
53 SMLoc NameLoc,
54 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
55 bool ParseDirective(AsmToken DirectiveID);
56
57
58 // Custom parse functions for Sparc specific operands.
59 OperandMatchResultTy
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000060 parseMEMOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000061
62 OperandMatchResultTy
63 parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
64 StringRef Name);
65
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000066 OperandMatchResultTy
67 parseSparcAsmOperand(SparcOperand *&Operand);
68
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069 // returns true if Tok is matched to a register and returns register in RegNo.
70 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo, bool isDFP,
71 bool isQFP);
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000072 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000073
74public:
75 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
76 const MCInstrInfo &MII)
77 : MCTargetAsmParser(), STI(sti), Parser(parser) {
78 // Initialize the set of available features.
79 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
80 }
81
82};
83
84 static unsigned IntRegs[32] = {
85 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
86 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
87 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
88 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
89 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
90 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
91 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
92 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
93
94 static unsigned FloatRegs[32] = {
95 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
96 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
97 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
98 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
99 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
100 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
101 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
102 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
103
104 static unsigned DoubleRegs[32] = {
105 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
106 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
107 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
108 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
109 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
110 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
111 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
112 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
113
114 static unsigned QuadFPRegs[32] = {
115 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
116 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
117 Sparc::Q8, Sparc::Q7, Sparc::Q8, Sparc::Q9,
118 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
119
120
121/// SparcOperand - Instances of this class represent a parsed Sparc machine
122/// instruction.
123class SparcOperand : public MCParsedAsmOperand {
124public:
125 enum RegisterKind {
126 rk_None,
127 rk_IntReg,
128 rk_FloatReg,
129 rk_DoubleReg,
130 rk_QuadReg,
131 rk_CCReg,
132 rk_Y
133 };
134private:
135 enum KindTy {
136 k_Token,
137 k_Register,
138 k_Immediate,
139 k_MemoryReg,
140 k_MemoryImm
141 } Kind;
142
143 SMLoc StartLoc, EndLoc;
144
145 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
146
147 struct Token {
148 const char *Data;
149 unsigned Length;
150 };
151
152 struct RegOp {
153 unsigned RegNum;
154 RegisterKind Kind;
155 };
156
157 struct ImmOp {
158 const MCExpr *Val;
159 };
160
161 struct MemOp {
162 unsigned Base;
163 unsigned OffsetReg;
164 const MCExpr *Off;
165 };
166
167 union {
168 struct Token Tok;
169 struct RegOp Reg;
170 struct ImmOp Imm;
171 struct MemOp Mem;
172 };
173public:
174 bool isToken() const { return Kind == k_Token; }
175 bool isReg() const { return Kind == k_Register; }
176 bool isImm() const { return Kind == k_Immediate; }
177 bool isMem() const { return isMEMrr() || isMEMri(); }
178 bool isMEMrr() const { return Kind == k_MemoryReg; }
179 bool isMEMri() const { return Kind == k_MemoryImm; }
180
181 StringRef getToken() const {
182 assert(Kind == k_Token && "Invalid access!");
183 return StringRef(Tok.Data, Tok.Length);
184 }
185
186 unsigned getReg() const {
187 assert((Kind == k_Register) && "Invalid access!");
188 return Reg.RegNum;
189 }
190
191 const MCExpr *getImm() const {
192 assert((Kind == k_Immediate) && "Invalid access!");
193 return Imm.Val;
194 }
195
196 unsigned getMemBase() const {
197 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
198 return Mem.Base;
199 }
200
201 unsigned getMemOffsetReg() const {
202 assert((Kind == k_MemoryReg) && "Invalid access!");
203 return Mem.OffsetReg;
204 }
205
206 const MCExpr *getMemOff() const {
207 assert((Kind == k_MemoryImm) && "Invalid access!");
208 return Mem.Off;
209 }
210
211 /// getStartLoc - Get the location of the first token of this operand.
212 SMLoc getStartLoc() const {
213 return StartLoc;
214 }
215 /// getEndLoc - Get the location of the last token of this operand.
216 SMLoc getEndLoc() const {
217 return EndLoc;
218 }
219
220 virtual void print(raw_ostream &OS) const {
221 switch (Kind) {
222 case k_Token: OS << "Token: " << getToken() << "\n"; break;
223 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
224 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
225 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
226 << getMemOffsetReg() << "\n"; break;
227 case k_MemoryImm: assert(getMemOff() != 0);
228 OS << "Mem: " << getMemBase()
229 << "+" << *getMemOff()
230 << "\n"; break;
231 }
232 }
233
234 void addRegOperands(MCInst &Inst, unsigned N) const {
235 assert(N == 1 && "Invalid number of operands!");
236 Inst.addOperand(MCOperand::CreateReg(getReg()));
237 }
238
239 void addImmOperands(MCInst &Inst, unsigned N) const {
240 assert(N == 1 && "Invalid number of operands!");
241 const MCExpr *Expr = getImm();
242 addExpr(Inst, Expr);
243 }
244
245 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
246 // Add as immediate when possible. Null MCExpr = 0.
247 if (Expr == 0)
248 Inst.addOperand(MCOperand::CreateImm(0));
249 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
250 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
251 else
252 Inst.addOperand(MCOperand::CreateExpr(Expr));
253 }
254
255 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
256 assert(N == 2 && "Invalid number of operands!");
257
258 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
259
260 assert(getMemOffsetReg() != 0 && "Invalid offset");
261 Inst.addOperand(MCOperand::CreateReg(getMemOffsetReg()));
262 }
263
264 void addMEMriOperands(MCInst &Inst, unsigned N) const {
265 assert(N == 2 && "Invalid number of operands!");
266
267 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
268
269 const MCExpr *Expr = getMemOff();
270 addExpr(Inst, Expr);
271 }
272
273 static SparcOperand *CreateToken(StringRef Str, SMLoc S) {
274 SparcOperand *Op = new SparcOperand(k_Token);
275 Op->Tok.Data = Str.data();
276 Op->Tok.Length = Str.size();
277 Op->StartLoc = S;
278 Op->EndLoc = S;
279 return Op;
280 }
281
282 static SparcOperand *CreateReg(unsigned RegNum,
283 SparcOperand::RegisterKind Kind,
284 SMLoc S, SMLoc E) {
285 SparcOperand *Op = new SparcOperand(k_Register);
286 Op->Reg.RegNum = RegNum;
287 Op->Reg.Kind = Kind;
288 Op->StartLoc = S;
289 Op->EndLoc = E;
290 return Op;
291 }
292
293 static SparcOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
294 SparcOperand *Op = new SparcOperand(k_Immediate);
295 Op->Imm.Val = Val;
296 Op->StartLoc = S;
297 Op->EndLoc = E;
298 return Op;
299 }
300
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000301 static SparcOperand *MorphToMEMrr(unsigned Base, SparcOperand *Op) {
302 unsigned offsetReg = Op->getReg();
303 Op->Kind = k_MemoryReg;
304 Op->Mem.Base = Base;
305 Op->Mem.OffsetReg = offsetReg;
306 Op->Mem.Off = 0;
307 return Op;
308 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000309
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000310 static SparcOperand *CreateMEMri(unsigned Base,
311 const MCExpr *Off,
312 SMLoc S, SMLoc E) {
313 SparcOperand *Op = new SparcOperand(k_MemoryImm);
314 Op->Mem.Base = Base;
315 Op->Mem.OffsetReg = 0;
316 Op->Mem.Off = Off;
317 Op->StartLoc = S;
318 Op->EndLoc = E;
319 return Op;
320 }
321
322 static SparcOperand *MorphToMEMri(unsigned Base, SparcOperand *Op) {
323 const MCExpr *Imm = Op->getImm();
324 Op->Kind = k_MemoryImm;
325 Op->Mem.Base = Base;
326 Op->Mem.OffsetReg = 0;
327 Op->Mem.Off = Imm;
328 return Op;
329 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000330};
331
332} // end namespace
333
334bool SparcAsmParser::
335MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
336 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
337 MCStreamer &Out, unsigned &ErrorInfo,
338 bool MatchingInlineAsm) {
339 MCInst Inst;
340 SmallVector<MCInst, 8> Instructions;
341 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
342 MatchingInlineAsm);
343 switch (MatchResult) {
344 default:
345 break;
346
347 case Match_Success: {
348 Inst.setLoc(IDLoc);
349 Out.EmitInstruction(Inst);
350 return false;
351 }
352
353 case Match_MissingFeature:
354 return Error(IDLoc,
355 "instruction requires a CPU feature not currently enabled");
356
357 case Match_InvalidOperand: {
358 SMLoc ErrorLoc = IDLoc;
359 if (ErrorInfo != ~0U) {
360 if (ErrorInfo >= Operands.size())
361 return Error(IDLoc, "too few operands for instruction");
362
363 ErrorLoc = ((SparcOperand*) Operands[ErrorInfo])->getStartLoc();
364 if (ErrorLoc == SMLoc())
365 ErrorLoc = IDLoc;
366 }
367
368 return Error(ErrorLoc, "invalid operand for instruction");
369 }
370 case Match_MnemonicFail:
371 return Error(IDLoc, "invalid instruction");
372 }
373 return true;
374}
375
376bool SparcAsmParser::
377ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
378{
379 const AsmToken &Tok = Parser.getTok();
380 StartLoc = Tok.getLoc();
381 EndLoc = Tok.getEndLoc();
382 RegNo = 0;
383 if (getLexer().getKind() != AsmToken::Percent)
384 return false;
385 Parser.Lex();
386 if (matchRegisterName(Tok, RegNo, false, false)) {
387 Parser.Lex();
388 return false;
389 }
390
391 return Error(StartLoc, "invalid register name");
392}
393
394bool SparcAsmParser::
395ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
396 SMLoc NameLoc,
397 SmallVectorImpl<MCParsedAsmOperand*> &Operands)
398{
399 // Check if we have valid mnemonic.
400 if (!mnemonicIsValid(Name, 0)) {
401 Parser.eatToEndOfStatement();
402 return Error(NameLoc, "Unknown instruction");
403 }
404 // First operand in MCInst is instruction mnemonic.
405 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
406
407 if (getLexer().isNot(AsmToken::EndOfStatement)) {
408 // Read the first operand.
409 if (parseOperand(Operands, Name) != MatchOperand_Success) {
410 SMLoc Loc = getLexer().getLoc();
411 Parser.eatToEndOfStatement();
412 return Error(Loc, "unexpected token");
413 }
414
415 while (getLexer().is(AsmToken::Comma)) {
416 Parser.Lex(); // Eat the comma.
417 // Parse and remember the operand.
418 if (parseOperand(Operands, Name) != MatchOperand_Success) {
419 SMLoc Loc = getLexer().getLoc();
420 Parser.eatToEndOfStatement();
421 return Error(Loc, "unexpected token");
422 }
423 }
424 }
425 if (getLexer().isNot(AsmToken::EndOfStatement)) {
426 SMLoc Loc = getLexer().getLoc();
427 Parser.eatToEndOfStatement();
428 return Error(Loc, "unexpected token");
429 }
430 Parser.Lex(); // Consume the EndOfStatement.
431 return false;
432}
433
434bool SparcAsmParser::
435ParseDirective(AsmToken DirectiveID)
436{
437 // Ignore all directives for now.
438 Parser.eatToEndOfStatement();
439 return false;
440}
441
442SparcAsmParser::OperandMatchResultTy SparcAsmParser::
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000443parseMEMOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000444{
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000445
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000446 SMLoc S, E;
447 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000448
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000449 if (ParseRegister(BaseReg, S, E)) {
450 return MatchOperand_NoMatch;
451 }
452
453 switch (getLexer().getKind()) {
454 default: return MatchOperand_NoMatch;
455
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000456 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000457 case AsmToken::RBrac:
458 case AsmToken::EndOfStatement:
459 Operands.push_back(SparcOperand::CreateMEMri(BaseReg, 0, S, E));
460 return MatchOperand_Success;
461
462 case AsmToken:: Plus:
463 Parser.Lex(); // Eat the '+'
464 break;
465 case AsmToken::Minus:
466 break;
467 }
468
469 SparcOperand *Offset = 0;
470 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
471 if (ResTy != MatchOperand_Success || !Offset)
472 return MatchOperand_NoMatch;
473
474 Offset = (Offset->isImm()
475 ? SparcOperand::MorphToMEMri(BaseReg, Offset)
476 : SparcOperand::MorphToMEMrr(BaseReg, Offset));
477
478 Operands.push_back(Offset);
479 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000480}
481
482SparcAsmParser::OperandMatchResultTy SparcAsmParser::
483parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
484 StringRef Mnemonic)
485{
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000486
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000487 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000488
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000489 // If there wasn't a custom match, try the generic matcher below. Otherwise,
490 // there was a match, but an error occurred, in which case, just return that
491 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000492 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000493 return ResTy;
494
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000495 if (getLexer().is(AsmToken::LBrac)) {
496 // Memory operand
497 Operands.push_back(SparcOperand::CreateToken("[",
498 Parser.getTok().getLoc()));
499 Parser.Lex(); // Eat the [
500
501 ResTy = parseMEMOperand(Operands);
502 if (ResTy != MatchOperand_Success)
503 return ResTy;
504
505 if (!getLexer().is(AsmToken::RBrac))
506 return MatchOperand_ParseFail;
507
508 Operands.push_back(SparcOperand::CreateToken("]",
509 Parser.getTok().getLoc()));
510 Parser.Lex(); // Eat the ]
511 return MatchOperand_Success;
512 }
513
514 SparcOperand *Op = 0;
515 ResTy = parseSparcAsmOperand(Op);
516 if (ResTy != MatchOperand_Success || !Op)
517 return MatchOperand_ParseFail;
518
519 // Push the parsed operand into the list of operands
520 Operands.push_back(Op);
521
522 return MatchOperand_Success;
523}
524
525SparcAsmParser::OperandMatchResultTy
526SparcAsmParser::parseSparcAsmOperand(SparcOperand *&Op)
527{
528
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000529 SMLoc S = Parser.getTok().getLoc();
530 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
531 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000532
533 Op = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000534 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000535 default: break;
536
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000537 case AsmToken::Percent:
538 Parser.Lex(); // Eat the '%'.
539 unsigned RegNo;
540 if (matchRegisterName(Parser.getTok(), RegNo, false, false)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000541 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000542 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000543 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000544 switch (RegNo) {
545 default:
546 Op = SparcOperand::CreateReg(RegNo, SparcOperand::rk_None, S, E);
547 break;
548 case Sparc::Y:
549 Op = SparcOperand::CreateToken("%y", S);
550 break;
551
552 case Sparc::ICC:
553 if (name == "xcc")
554 Op = SparcOperand::CreateToken("%xcc", S);
555 else
556 Op = SparcOperand::CreateToken("%icc", S);
557 break;
558
559 case Sparc::FCC:
560 assert(name == "fcc0" && "Cannot handle %fcc other than %fcc0 yet");
561 Op = SparcOperand::CreateToken("%fcc0", S);
562 break;
563 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000564 break;
565 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000566 if (matchSparcAsmModifiers(EVal, E)) {
567 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
568 Op = SparcOperand::CreateImm(EVal, S, E);
569 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000570 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000571
572 case AsmToken::Minus:
573 case AsmToken::Integer:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000574 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000575 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000576 break;
577
578 case AsmToken::Identifier: {
579 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000580 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000581 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000582 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000583
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000584 const MCExpr *Res = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_None,
585 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000586 Op = SparcOperand::CreateImm(Res, S, E);
587 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000588 break;
589 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000590 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000591 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000592}
593
594bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
595 unsigned &RegNo,
596 bool isDFP,
597 bool isQFP)
598{
599 int64_t intVal = 0;
600 RegNo = 0;
601 if (Tok.is(AsmToken::Identifier)) {
602 StringRef name = Tok.getString();
603
604 // %fp
605 if (name.equals("fp")) {
606 RegNo = Sparc::I6;
607 return true;
608 }
609 // %sp
610 if (name.equals("sp")) {
611 RegNo = Sparc::O6;
612 return true;
613 }
614
615 if (name.equals("y")) {
616 RegNo = Sparc::Y;
617 return true;
618 }
619
620 if (name.equals("icc")) {
621 RegNo = Sparc::ICC;
622 return true;
623 }
624
625 if (name.equals("xcc")) {
626 // FIXME:: check 64bit.
627 RegNo = Sparc::ICC;
628 return true;
629 }
630
631 // %fcc0 - %fcc3
632 if (name.substr(0, 3).equals_lower("fcc")
633 && !name.substr(3).getAsInteger(10, intVal)
634 && intVal < 4) {
635 // FIXME: check 64bit and handle %fcc1 - %fcc3
636 RegNo = Sparc::FCC;
637 return true;
638 }
639
640 // %g0 - %g7
641 if (name.substr(0, 1).equals_lower("g")
642 && !name.substr(1).getAsInteger(10, intVal)
643 && intVal < 8) {
644 RegNo = IntRegs[intVal];
645 return true;
646 }
647 // %o0 - %o7
648 if (name.substr(0, 1).equals_lower("o")
649 && !name.substr(1).getAsInteger(10, intVal)
650 && intVal < 8) {
651 RegNo = IntRegs[8 + intVal];
652 return true;
653 }
654 if (name.substr(0, 1).equals_lower("l")
655 && !name.substr(1).getAsInteger(10, intVal)
656 && intVal < 8) {
657 RegNo = IntRegs[16 + intVal];
658 return true;
659 }
660 if (name.substr(0, 1).equals_lower("i")
661 && !name.substr(1).getAsInteger(10, intVal)
662 && intVal < 8) {
663 RegNo = IntRegs[24 + intVal];
664 return true;
665 }
666 // %f0 - %f31
667 if (name.substr(0, 1).equals_lower("f")
668 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
669 if (isDFP && (intVal%2 == 0)) {
670 RegNo = DoubleRegs[intVal/2];
671 } else if (isQFP && (intVal%4 == 0)) {
672 RegNo = QuadFPRegs[intVal/4];
673 } else {
674 RegNo = FloatRegs[intVal];
675 }
676 return true;
677 }
678 // %f32 - %f62
679 if (name.substr(0, 1).equals_lower("f")
680 && !name.substr(1, 2).getAsInteger(10, intVal)
681 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
682 if (isDFP) {
683 RegNo = DoubleRegs[16 + intVal/2];
684 } else if (isQFP && (intVal % 4 == 0)) {
685 RegNo = QuadFPRegs[8 + intVal/4];
686 } else {
687 return false;
688 }
689 return true;
690 }
691
692 // %r0 - %r31
693 if (name.substr(0, 1).equals_lower("r")
694 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
695 RegNo = IntRegs[intVal];
696 return true;
697 }
698 }
699 return false;
700}
701
702
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000703bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
704 SMLoc &EndLoc)
705{
706 AsmToken Tok = Parser.getTok();
707 if (!Tok.is(AsmToken::Identifier))
708 return false;
709
710 StringRef name = Tok.getString();
711
712 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
713
714 if (VK == SparcMCExpr::VK_Sparc_None)
715 return false;
716
717 Parser.Lex(); // Eat the identifier.
718 if (Parser.getTok().getKind() != AsmToken::LParen)
719 return false;
720
721 Parser.Lex(); // Eat the LParen token.
722 const MCExpr *subExpr;
723 if (Parser.parseParenExpression(subExpr, EndLoc))
724 return false;
725 EVal = SparcMCExpr::Create(VK, subExpr, getContext());
726 return true;
727}
728
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000729
730extern "C" void LLVMInitializeSparcAsmParser() {
731 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
732 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
733}
734
735#define GET_REGISTER_MATCHER
736#define GET_MATCHER_IMPLEMENTATION
737#include "SparcGenAsmMatcher.inc"