blob: 2d2bed062a514d7a3f1fead83c0ba968f56a564e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "R600ISelLowering.h"
19#include "R600InstrInfo.h"
Vincent Lejeune68b6b6d2013-03-05 18:41:32 +000020#include "R600MachineScheduler.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
23#include "llvm/Analysis/Passes.h"
24#include "llvm/Analysis/Verifier.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
28#include "llvm/MC/MCAsmInfo.h"
29#include "llvm/PassManager.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_os_ostream.h"
32#include "llvm/Transforms/IPO.h"
33#include "llvm/Transforms/Scalar.h"
34#include <llvm/CodeGen/Passes.h>
35
Tom Stellarded0ceec2013-10-10 17:11:12 +000036
Tom Stellard75aadc22012-12-11 21:25:42 +000037using namespace llvm;
38
39extern "C" void LLVMInitializeR600Target() {
40 // Register the target
41 RegisterTargetMachine<AMDGPUTargetMachine> X(TheAMDGPUTarget);
42}
43
Vincent Lejeune68b6b6d2013-03-05 18:41:32 +000044static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
45 return new ScheduleDAGMI(C, new R600SchedStrategy());
46}
47
48static MachineSchedRegistry
49SchedCustomRegistry("r600", "Run R600's custom scheduler",
50 createR600MachineScheduler);
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, StringRef TT,
53 StringRef CPU, StringRef FS,
54 TargetOptions Options,
55 Reloc::Model RM, CodeModel::Model CM,
56 CodeGenOpt::Level OptLevel
57)
58:
59 LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OptLevel),
60 Subtarget(TT, CPU, FS),
61 Layout(Subtarget.getDataLayout()),
Tom Stellardaf775432013-10-23 00:44:32 +000062 FrameLowering(TargetFrameLowering::StackGrowsUp,
63 64 * 16 // Maximum stack alignment (long16)
64 , 0),
Tom Stellard75aadc22012-12-11 21:25:42 +000065 IntrinsicInfo(this),
66 InstrItins(&Subtarget.getInstrItineraryData()) {
67 // TLInfo uses InstrInfo so it must be initialized after.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000068 if (Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Rafael Espindola39aca622013-05-23 03:31:47 +000069 InstrInfo.reset(new R600InstrInfo(*this));
70 TLInfo.reset(new R600TargetLowering(*this));
Tom Stellard75aadc22012-12-11 21:25:42 +000071 } else {
Rafael Espindola39aca622013-05-23 03:31:47 +000072 InstrInfo.reset(new SIInstrInfo(*this));
73 TLInfo.reset(new SITargetLowering(*this));
Tom Stellard75aadc22012-12-11 21:25:42 +000074 }
Vincent Lejeune92b0a642013-12-07 01:49:19 +000075 setRequiresStructuredCFG(true);
Rafael Espindola227144c2013-05-13 01:16:13 +000076 initAsmInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +000077}
78
79AMDGPUTargetMachine::~AMDGPUTargetMachine() {
80}
81
82namespace {
83class AMDGPUPassConfig : public TargetPassConfig {
84public:
85 AMDGPUPassConfig(AMDGPUTargetMachine *TM, PassManagerBase &PM)
Andrew Trick978674b2013-09-20 05:14:41 +000086 : TargetPassConfig(TM, PM) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000087
88 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
89 return getTM<AMDGPUTargetMachine>();
90 }
Andrew Trick978674b2013-09-20 05:14:41 +000091
92 virtual ScheduleDAGInstrs *
93 createMachineScheduler(MachineSchedContext *C) const {
94 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
95 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
96 return createR600MachineScheduler(C);
97 return 0;
98 }
99
Tom Stellard75aadc22012-12-11 21:25:42 +0000100 virtual bool addPreISel();
101 virtual bool addInstSelector();
102 virtual bool addPreRegAlloc();
103 virtual bool addPostRegAlloc();
104 virtual bool addPreSched2();
105 virtual bool addPreEmitPass();
106};
107} // End of anonymous namespace
108
109TargetPassConfig *AMDGPUTargetMachine::createPassConfig(PassManagerBase &PM) {
110 return new AMDGPUPassConfig(this, PM);
111}
112
Tom Stellard8b1e0212013-07-27 00:01:07 +0000113//===----------------------------------------------------------------------===//
114// AMDGPU Analysis Pass Setup
115//===----------------------------------------------------------------------===//
116
117void AMDGPUTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
118 // Add first the target-independent BasicTTI pass, then our AMDGPU pass. This
119 // allows the AMDGPU pass to delegate to the target independent layer when
120 // appropriate.
121 PM.add(createBasicTargetTransformInfoPass(this));
122 PM.add(createAMDGPUTargetTransformInfoPass(this));
123}
124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125bool
126AMDGPUPassConfig::addPreISel() {
Tom Stellardf8794352012-12-19 22:10:31 +0000127 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellardaa664d92013-08-06 02:43:45 +0000128 addPass(createFlattenCFGPass());
Tom Stellard66df8a22013-11-18 19:43:44 +0000129 if (ST.IsIRStructurizerEnabled())
Tom Stellarded0ceec2013-10-10 17:11:12 +0000130 addPass(createStructurizeCFGPass());
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000131 if (ST.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Vincent Lejeune4ee6dd62013-10-13 17:56:21 +0000132 addPass(createSinkingPass());
Tom Stellard9fa17912013-08-14 23:24:45 +0000133 addPass(createSITypeRewriter());
Tom Stellardf8794352012-12-19 22:10:31 +0000134 addPass(createSIAnnotateControlFlowPass());
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000135 } else {
136 addPass(createR600TextureIntrinsicsReplacer());
Tom Stellardf8794352012-12-19 22:10:31 +0000137 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000138 return false;
139}
140
141bool AMDGPUPassConfig::addInstSelector() {
Tom Stellard75aadc22012-12-11 21:25:42 +0000142 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
143 return false;
144}
145
146bool AMDGPUPassConfig::addPreRegAlloc() {
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 addPass(createAMDGPUConvertToISAPass(*TM));
Vincent Lejeunedec18752013-06-05 21:38:04 +0000148 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000149
150 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Vincent Lejeunedec18752013-06-05 21:38:04 +0000151 addPass(createR600VectorRegMerger(*TM));
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000152 } else {
153 addPass(createSIFixSGPRCopiesPass(*TM));
Vincent Lejeunedec18752013-06-05 21:38:04 +0000154 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000155 return false;
156}
157
158bool AMDGPUPassConfig::addPostRegAlloc() {
Tom Stellardc4cabef2013-01-18 21:15:53 +0000159 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
160
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000161 if (ST.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardc4cabef2013-01-18 21:15:53 +0000162 addPass(createSIInsertWaits(*TM));
163 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000164 return false;
165}
166
167bool AMDGPUPassConfig::addPreSched2() {
Vincent Lejeunece499742013-07-09 15:03:33 +0000168 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000170 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
Tom Stellard1de55822013-12-11 17:51:41 +0000171 addPass(createR600EmitClauseMarkers());
Tom Stellard783893a2013-11-18 19:43:33 +0000172 if (ST.isIfCvtEnabled())
173 addPass(&IfConverterID);
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000174 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
175 addPass(createR600ClauseMergePass(*TM));
Tom Stellard75aadc22012-12-11 21:25:42 +0000176 return false;
177}
178
179bool AMDGPUPassConfig::addPreEmitPass() {
Tom Stellard75aadc22012-12-11 21:25:42 +0000180 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000181 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardf2ba9722013-12-11 17:51:47 +0000182 addPass(createAMDGPUCFGStructurizerPass());
Tom Stellard75aadc22012-12-11 21:25:42 +0000183 addPass(createR600ExpandSpecialInstrsPass(*TM));
Tom Stellard75aadc22012-12-11 21:25:42 +0000184 addPass(&FinalizeMachineBundlesID);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000185 addPass(createR600Packetizer(*TM));
186 addPass(createR600ControlFlowFinalizer(*TM));
Tom Stellard75aadc22012-12-11 21:25:42 +0000187 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +0000188 addPass(createSILowerControlFlowPass(*TM));
189 }
190
191 return false;
192}