blob: 0e240f482a19adf95d9c641ffe98e79b24ea3020 [file] [log] [blame]
Eugene Zelenko75480cc2017-05-24 23:10:29 +00001//===- LiveIntervalAnalysis.cpp - Live Interval Analysis ------------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Matthias Braun9f21a8d2017-01-19 00:32:13 +000010/// \file This file implements the LiveInterval analysis pass which is used
11/// by the Linear Scan Register allocator. This pass linearizes the
12/// basic blocks of the function in DFS order and computes live intervals for
13/// each virtual and physical register.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000014//
15//===----------------------------------------------------------------------===//
16
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "LiveRangeCalc.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000019#include "llvm/ADT/ArrayRef.h"
20#include "llvm/ADT/DepthFirstIterator.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000021#include "llvm/ADT/SmallPtrSet.h"
22#include "llvm/ADT/SmallVector.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/ADT/iterator_range.h"
Dan Gohman09b04482008-07-25 00:02:30 +000024#include "llvm/Analysis/AliasAnalysis.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000025#include "llvm/CodeGen/LiveInterval.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/LiveVariables.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000028#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000029#include "llvm/CodeGen/MachineDominators.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000030#include "llvm/CodeGen/MachineFunction.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000031#include "llvm/CodeGen/MachineInstr.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000032#include "llvm/CodeGen/MachineInstrBundle.h"
33#include "llvm/CodeGen/MachineOperand.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000035#include "llvm/CodeGen/Passes.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000036#include "llvm/CodeGen/SlotIndexes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000037#include "llvm/CodeGen/VirtRegMap.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000038#include "llvm/MC/LaneBitmask.h"
39#include "llvm/MC/MCRegisterInfo.h"
40#include "llvm/Pass.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000041#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000042#include "llvm/Support/CommandLine.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000043#include "llvm/Support/Compiler.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000044#include "llvm/Support/Debug.h"
Eugene Zelenko75480cc2017-05-24 23:10:29 +000045#include "llvm/Support/MathExtras.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000048#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000049#include <algorithm>
Eugene Zelenko75480cc2017-05-24 23:10:29 +000050#include <cassert>
51#include <cstdint>
52#include <iterator>
53#include <tuple>
54#include <utility>
55
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000056using namespace llvm;
57
Chandler Carruth1b9dde02014-04-22 02:02:50 +000058#define DEBUG_TYPE "regalloc"
59
Devang Patel8c78a0b2007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000061char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000062INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
63 "Live Interval Analysis", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +000064INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000065INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000066INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000067INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000068 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000069
Andrew Trick8d02e912013-06-21 18:33:23 +000070#ifndef NDEBUG
71static cl::opt<bool> EnablePrecomputePhysRegs(
72 "precompute-phys-liveness", cl::Hidden,
73 cl::desc("Eagerly compute live intervals for all physreg units."));
74#else
75static bool EnablePrecomputePhysRegs = false;
76#endif // NDEBUG
77
Quentin Colombeta8cb36e2015-02-06 18:42:41 +000078namespace llvm {
Eugene Zelenko75480cc2017-05-24 23:10:29 +000079
Quentin Colombeta8cb36e2015-02-06 18:42:41 +000080cl::opt<bool> UseSegmentSetForPhysRegs(
81 "use-segment-set-for-physregs", cl::Hidden, cl::init(true),
82 cl::desc(
83 "Use segment set for the computation of the live ranges of physregs."));
Eugene Zelenko75480cc2017-05-24 23:10:29 +000084
85} // end namespace llvm
Quentin Colombeta8cb36e2015-02-06 18:42:41 +000086
Chris Lattnerbdf12102006-08-24 22:43:55 +000087void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000088 AU.setPreservesCFG();
Chandler Carruth7b560d42015-09-09 17:55:00 +000089 AU.addRequired<AAResultsWrapperPass>();
90 AU.addPreserved<AAResultsWrapperPass>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000091 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000092 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000093 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000094 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000095 AU.addPreserved<SlotIndexes>();
96 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000097 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000098}
99
Eugene Zelenko75480cc2017-05-24 23:10:29 +0000100LiveIntervals::LiveIntervals() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000101 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
102}
103
104LiveIntervals::~LiveIntervals() {
105 delete LRCalc;
106}
107
Chris Lattnerbdf12102006-08-24 22:43:55 +0000108void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +0000109 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000110 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
111 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
112 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000113 RegMaskSlots.clear();
114 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +0000115 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000116
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000117 for (LiveRange *LR : RegUnitRanges)
118 delete LR;
Matthias Braun34e1be92013-10-10 21:29:02 +0000119 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000120
Benjamin Kramera0000022010-06-26 11:30:59 +0000121 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
122 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000123}
124
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000125bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000126 MF = &fn;
127 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000128 TRI = MF->getSubtarget().getRegisterInfo();
129 TII = MF->getSubtarget().getInstrInfo();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000130 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000131 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000132 DomTree = &getAnalysis<MachineDominatorTree>();
Matthias Braune3d3b882014-12-10 01:12:30 +0000133
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000134 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000135 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000136
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000137 // Allocate space for all virtual registers.
138 VirtRegIntervals.resize(MRI->getNumVirtRegs());
139
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000140 computeVirtRegs();
141 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000142 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000143
Andrew Trick8d02e912013-06-21 18:33:23 +0000144 if (EnablePrecomputePhysRegs) {
145 // For stress testing, precompute live ranges of all physical register
146 // units, including reserved registers.
147 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
148 getRegUnit(i);
149 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000150 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000151 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000152}
153
Chris Lattner13626022009-08-23 06:03:38 +0000154void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000155 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000156
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000157 // Dump the regunits.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000158 for (unsigned Unit = 0, UnitE = RegUnitRanges.size(); Unit != UnitE; ++Unit)
159 if (LiveRange *LR = RegUnitRanges[Unit])
160 OS << PrintRegUnit(Unit, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000161
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000162 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000163 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
164 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
165 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000166 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000167 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000168
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000169 OS << "RegMasks:";
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000170 for (SlotIndex Idx : RegMaskSlots)
171 OS << ' ' << Idx;
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000172 OS << '\n';
173
Evan Cheng7f789592009-09-14 21:33:42 +0000174 printInstrs(OS);
175}
176
177void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000178 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000179 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000180}
181
Manman Ren19f49ac2012-09-11 22:23:19 +0000182#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Matthias Braun8c209aa2017-01-28 02:02:38 +0000183LLVM_DUMP_METHOD void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000184 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000185}
Manman Ren742534c2012-09-06 19:06:06 +0000186#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000187
Owen Anderson51f689a2008-08-13 21:49:13 +0000188LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Eugene Zelenko75480cc2017-05-24 23:10:29 +0000189 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000190 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000191}
Evan Chengbe51f282007-11-12 06:35:08 +0000192
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000193/// Compute the live interval of a virtual register, based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000194void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000195 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000196 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000197 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
Matthias Braune9631f12016-04-28 20:35:26 +0000198 LRCalc->calculate(LI, MRI->shouldTrackSubRegLiveness(LI.reg));
199 computeDeadValues(LI, nullptr);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000200}
201
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000202void LiveIntervals::computeVirtRegs() {
203 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
204 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
205 if (MRI->reg_nodbg_empty(Reg))
206 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000207 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000208 }
209}
210
211void LiveIntervals::computeRegMasks() {
212 RegMaskBlocks.resize(MF->getNumBlockIDs());
213
214 // Find all instructions with regmask operands.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000215 for (const MachineBasicBlock &MBB : *MF) {
Reid Klecknere535c1f2015-11-06 02:01:02 +0000216 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB.getNumber()];
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000217 RMB.first = RegMaskSlots.size();
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000218
219 // Some block starts, such as EH funclets, create masks.
220 if (const uint32_t *Mask = MBB.getBeginClobberMask(TRI)) {
221 RegMaskSlots.push_back(Indexes->getMBBStartIdx(&MBB));
222 RegMaskBits.push_back(Mask);
223 }
224
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000225 for (const MachineInstr &MI : MBB) {
Reid Klecknere535c1f2015-11-06 02:01:02 +0000226 for (const MachineOperand &MO : MI.operands()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000227 if (!MO.isRegMask())
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000228 continue;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000229 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
Reid Klecknere535c1f2015-11-06 02:01:02 +0000230 RegMaskBits.push_back(MO.getRegMask());
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000231 }
Reid Klecknere535c1f2015-11-06 02:01:02 +0000232 }
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000233
Reid Kleckner70c9bc72016-02-26 16:53:19 +0000234 // Some block ends, such as funclet returns, create masks. Put the mask on
235 // the last instruction of the block, because MBB slot index intervals are
236 // half-open.
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000237 if (const uint32_t *Mask = MBB.getEndClobberMask(TRI)) {
Reid Kleckner70c9bc72016-02-26 16:53:19 +0000238 assert(!MBB.empty() && "empty return block?");
239 RegMaskSlots.push_back(
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000240 Indexes->getInstructionIndex(MBB.back()).getRegSlot());
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000241 RegMaskBits.push_back(Mask);
242 }
243
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000244 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000245 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000246 }
247}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000248
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000249//===----------------------------------------------------------------------===//
250// Register Unit Liveness
251//===----------------------------------------------------------------------===//
252//
253// Fixed interference typically comes from ABI boundaries: Function arguments
254// and return values are passed in fixed registers, and so are exception
255// pointers entering landing pads. Certain instructions require values to be
256// present in specific registers. That is also represented through fixed
257// interference.
258//
259
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000260/// Compute the live range of a register unit, based on the uses and defs of
261/// aliasing registers. The range should be empty, or contain only dead
262/// phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000263void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000264 assert(LRCalc && "LRCalc not initialized.");
265 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
266
267 // The physregs aliasing Unit are the roots and their super-registers.
268 // Create all values as dead defs before extending to uses. Note that roots
269 // may share super-registers. That's OK because createDeadDefs() is
270 // idempotent. It is very rare for a register unit to have multiple roots, so
271 // uniquing super-registers is probably not worthwhile.
Matthias Brauncebdb172017-09-01 18:36:26 +0000272 bool IsReserved = false;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000273 for (MCRegUnitRootIterator Root(Unit, TRI); Root.isValid(); ++Root) {
Matthias Brauncebdb172017-09-01 18:36:26 +0000274 bool IsRootReserved = true;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000275 for (MCSuperRegIterator Super(*Root, TRI, /*IncludeSelf=*/true);
276 Super.isValid(); ++Super) {
277 unsigned Reg = *Super;
278 if (!MRI->reg_empty(Reg))
279 LRCalc->createDeadDefs(LR, Reg);
Matthias Braunb901d332017-01-24 01:12:58 +0000280 // A register unit is considered reserved if all its roots and all their
281 // super registers are reserved.
282 if (!MRI->isReserved(Reg))
Matthias Brauncebdb172017-09-01 18:36:26 +0000283 IsRootReserved = false;
Matthias Braunc3a72c22014-12-15 21:36:35 +0000284 }
Matthias Brauncebdb172017-09-01 18:36:26 +0000285 IsReserved |= IsRootReserved;
Matthias Braunc3a72c22014-12-15 21:36:35 +0000286 }
Matthias Brauncebdb172017-09-01 18:36:26 +0000287 assert(IsReserved == MRI->isReservedRegUnit(Unit) &&
288 "reserved computation mismatch");
Matthias Braunc3a72c22014-12-15 21:36:35 +0000289
290 // Now extend LR to reach all uses.
291 // Ignore uses of reserved registers. We only track defs of those.
Matthias Braunb901d332017-01-24 01:12:58 +0000292 if (!IsReserved) {
293 for (MCRegUnitRootIterator Root(Unit, TRI); Root.isValid(); ++Root) {
294 for (MCSuperRegIterator Super(*Root, TRI, /*IncludeSelf=*/true);
295 Super.isValid(); ++Super) {
296 unsigned Reg = *Super;
297 if (!MRI->reg_empty(Reg))
298 LRCalc->extendToUses(LR, Reg);
299 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000300 }
301 }
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000302
303 // Flush the segment set to the segment vector.
304 if (UseSegmentSetForPhysRegs)
305 LR.flushSegmentSet();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000306}
307
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000308/// Precompute the live ranges of any register units that are live-in to an ABI
309/// block somewhere. Register values can appear without a corresponding def when
310/// entering the entry block or a landing pad.
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000311void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000312 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000313 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
314
Matthias Braun34e1be92013-10-10 21:29:02 +0000315 // Keep track of the live range sets allocated.
316 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000317
318 // Check all basic blocks for live-ins.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000319 for (const MachineBasicBlock &MBB : *MF) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000320 // We only care about ABI blocks: Entry + landing pads.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000321 if ((&MBB != &MF->front() && !MBB.isEHPad()) || MBB.livein_empty())
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000322 continue;
323
324 // Create phi-defs at Begin for all live-in registers.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000325 SlotIndex Begin = Indexes->getMBBStartIdx(&MBB);
326 DEBUG(dbgs() << Begin << "\tBB#" << MBB.getNumber());
327 for (const auto &LI : MBB.liveins()) {
Matthias Braund9da1622015-09-09 18:08:03 +0000328 for (MCRegUnitIterator Units(LI.PhysReg, TRI); Units.isValid(); ++Units) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000329 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000330 LiveRange *LR = RegUnitRanges[Unit];
331 if (!LR) {
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000332 // Use segment set to speed-up initial computation of the live range.
333 LR = RegUnitRanges[Unit] = new LiveRange(UseSegmentSetForPhysRegs);
Matthias Braun34e1be92013-10-10 21:29:02 +0000334 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000335 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000336 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000337 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000338 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
339 }
340 }
341 DEBUG(dbgs() << '\n');
342 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000343 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000344
Matthias Braun34e1be92013-10-10 21:29:02 +0000345 // Compute the 'normal' part of the ranges.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000346 for (unsigned Unit : NewRanges)
Matthias Braun34e1be92013-10-10 21:29:02 +0000347 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000348}
349
Matthias Braun20e1f382014-12-10 01:12:18 +0000350static void createSegmentsForValues(LiveRange &LR,
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000351 iterator_range<LiveInterval::vni_iterator> VNIs) {
352 for (VNInfo *VNI : VNIs) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000353 if (VNI->isUnused())
354 continue;
355 SlotIndex Def = VNI->def;
356 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
357 }
358}
359
Eugene Zelenko75480cc2017-05-24 23:10:29 +0000360using ShrinkToUsesWorkList = SmallVector<std::pair<SlotIndex, VNInfo*>, 16>;
Matthias Braun20e1f382014-12-10 01:12:18 +0000361
362static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
363 ShrinkToUsesWorkList &WorkList,
364 const LiveRange &OldRange) {
365 // Keep track of the PHIs that are in use.
366 SmallPtrSet<VNInfo*, 8> UsedPHIs;
367 // Blocks that have already been added to WorkList as live-out.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000368 SmallPtrSet<const MachineBasicBlock*, 16> LiveOut;
Matthias Braun20e1f382014-12-10 01:12:18 +0000369
370 // Extend intervals to reach all uses in WorkList.
371 while (!WorkList.empty()) {
372 SlotIndex Idx = WorkList.back().first;
373 VNInfo *VNI = WorkList.back().second;
374 WorkList.pop_back();
375 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
376 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
377
378 // Extend the live range for VNI to be live at Idx.
379 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
380 assert(ExtVNI == VNI && "Unexpected existing value number");
381 (void)ExtVNI;
382 // Is this a PHIDef we haven't seen before?
383 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
384 !UsedPHIs.insert(VNI).second)
385 continue;
386 // The PHI is live, make sure the predecessors are live-out.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000387 for (const MachineBasicBlock *Pred : MBB->predecessors()) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000388 if (!LiveOut.insert(Pred).second)
389 continue;
390 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
391 // A predecessor is not required to have a live-out value for a PHI.
392 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
393 WorkList.push_back(std::make_pair(Stop, PVNI));
394 }
395 continue;
396 }
397
398 // VNI is live-in to MBB.
399 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
400 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
401
402 // Make sure VNI is live-out from the predecessors.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000403 for (const MachineBasicBlock *Pred : MBB->predecessors()) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000404 if (!LiveOut.insert(Pred).second)
405 continue;
406 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
407 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
408 "Wrong value out of predecessor");
409 WorkList.push_back(std::make_pair(Stop, VNI));
410 }
411 }
412}
413
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000414bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000415 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000416 DEBUG(dbgs() << "Shrink: " << *li << '\n');
417 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000418 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000419
Matthias Braun20e1f382014-12-10 01:12:18 +0000420 // Shrink subregister live ranges.
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000421 bool NeedsCleanup = false;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000422 for (LiveInterval::SubRange &S : li->subranges()) {
423 shrinkToUses(S, li->reg);
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000424 if (S.empty())
425 NeedsCleanup = true;
Matthias Braun20e1f382014-12-10 01:12:18 +0000426 }
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000427 if (NeedsCleanup)
428 li->removeEmptySubRanges();
Matthias Braun20e1f382014-12-10 01:12:18 +0000429
430 // Find all the values used, including PHI kills.
431 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000432
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000433 // Visit all instructions reading li->reg.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000434 unsigned Reg = li->reg;
435 for (MachineInstr &UseMI : MRI->reg_instructions(Reg)) {
436 if (UseMI.isDebugValue() || !UseMI.readsVirtualRegister(Reg))
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000437 continue;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000438 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000439 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000440 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000441 if (!VNI) {
442 // This shouldn't happen: readsVirtualRegister returns true, but there is
443 // no live value. It is likely caused by a target getting <undef> flags
444 // wrong.
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000445 DEBUG(dbgs() << Idx << '\t' << UseMI
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000446 << "Warning: Instr claims to read non-existent value in "
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000447 << *li << '\n');
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000448 continue;
449 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000450 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000451 // register one slot early.
452 if (VNInfo *DefVNI = LRQ.valueDefined())
453 Idx = DefVNI->def;
454
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000455 WorkList.push_back(std::make_pair(Idx, VNI));
456 }
457
Matthias Braund7df9352013-10-10 21:28:47 +0000458 // Create new live ranges with only minimal live segments per def.
459 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000460 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
461 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000462
Pete Cooper72235572014-06-03 22:42:10 +0000463 // Move the trimmed segments back.
464 li->segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000465
466 // Handle dead values.
467 bool CanSeparate = computeDeadValues(*li, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000468 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
469 return CanSeparate;
470}
471
Matthias Braun15abf372014-12-18 19:58:52 +0000472bool LiveIntervals::computeDeadValues(LiveInterval &LI,
Pete Cooper72235572014-06-03 22:42:10 +0000473 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun73e42212015-09-22 22:37:44 +0000474 bool MayHaveSplitComponents = false;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000475 for (VNInfo *VNI : LI.valnos) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000476 if (VNI->isUnused())
477 continue;
Matthias Braunc1988f32015-01-21 22:55:13 +0000478 SlotIndex Def = VNI->def;
479 LiveRange::iterator I = LI.FindSegmentContaining(Def);
Matthias Braun15abf372014-12-18 19:58:52 +0000480 assert(I != LI.end() && "Missing segment for VNI");
Matthias Braunc1988f32015-01-21 22:55:13 +0000481
482 // Is the register live before? Otherwise we may have to add a read-undef
483 // flag for subregister defs.
Matthias Braun73e42212015-09-22 22:37:44 +0000484 unsigned VReg = LI.reg;
485 if (MRI->shouldTrackSubRegLiveness(VReg)) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000486 if ((I == LI.begin() || std::prev(I)->end < Def) && !VNI->isPHIDef()) {
487 MachineInstr *MI = getInstructionFromIndex(Def);
Matthias Braun2c98d0f2015-11-11 00:41:58 +0000488 MI->setRegisterDefReadUndef(VReg);
Matthias Braunc1988f32015-01-21 22:55:13 +0000489 }
490 }
491
492 if (I->end != Def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000493 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000494 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000495 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000496 VNI->markUnused();
Matthias Braun15abf372014-12-18 19:58:52 +0000497 LI.removeSegment(I);
Matthias Braunc1988f32015-01-21 22:55:13 +0000498 DEBUG(dbgs() << "Dead PHI at " << Def << " may separate interval\n");
Matthias Braun73e42212015-09-22 22:37:44 +0000499 MayHaveSplitComponents = true;
Matthias Braun15abf372014-12-18 19:58:52 +0000500 } else {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000501 // This is a dead def. Make sure the instruction knows.
Matthias Braunc1988f32015-01-21 22:55:13 +0000502 MachineInstr *MI = getInstructionFromIndex(Def);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000503 assert(MI && "No instruction defining live value");
Matthias Braune9631f12016-04-28 20:35:26 +0000504 MI->addRegisterDead(LI.reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000505 if (dead && MI->allDefsAreDead()) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000506 DEBUG(dbgs() << "All defs dead: " << Def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000507 dead->push_back(MI);
508 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000509 }
510 }
Matthias Braun73e42212015-09-22 22:37:44 +0000511 return MayHaveSplitComponents;
Matthias Braun20e1f382014-12-10 01:12:18 +0000512}
513
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +0000514void LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000515 DEBUG(dbgs() << "Shrink: " << SR << '\n');
516 assert(TargetRegisterInfo::isVirtualRegister(Reg)
517 && "Can only shrink virtual registers");
518 // Find all the values used, including PHI kills.
519 ShrinkToUsesWorkList WorkList;
520
521 // Visit all instructions reading Reg.
522 SlotIndex LastIdx;
Krzysztof Parzyszek3bf4aec2016-09-02 19:48:55 +0000523 for (MachineOperand &MO : MRI->use_nodbg_operands(Reg)) {
524 // Skip "undef" uses.
525 if (!MO.readsReg())
Matthias Braun20e1f382014-12-10 01:12:18 +0000526 continue;
527 // Maybe the operand is for a subregister we don't care about.
528 unsigned SubReg = MO.getSubReg();
529 if (SubReg != 0) {
Matthias Braune6a24852015-09-25 21:51:14 +0000530 LaneBitmask LaneMask = TRI->getSubRegIndexLaneMask(SubReg);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000531 if ((LaneMask & SR.LaneMask).none())
Matthias Braun20e1f382014-12-10 01:12:18 +0000532 continue;
533 }
534 // We only need to visit each instruction once.
Krzysztof Parzyszek3bf4aec2016-09-02 19:48:55 +0000535 MachineInstr *UseMI = MO.getParent();
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000536 SlotIndex Idx = getInstructionIndex(*UseMI).getRegSlot();
Matthias Braun20e1f382014-12-10 01:12:18 +0000537 if (Idx == LastIdx)
538 continue;
539 LastIdx = Idx;
540
541 LiveQueryResult LRQ = SR.Query(Idx);
542 VNInfo *VNI = LRQ.valueIn();
543 // For Subranges it is possible that only undef values are left in that
544 // part of the subregister, so there is no real liverange at the use
545 if (!VNI)
546 continue;
547
548 // Special case: An early-clobber tied operand reads and writes the
549 // register one slot early.
550 if (VNInfo *DefVNI = LRQ.valueDefined())
551 Idx = DefVNI->def;
552
553 WorkList.push_back(std::make_pair(Idx, VNI));
554 }
555
556 // Create a new live ranges with only minimal live segments per def.
557 LiveRange NewLR;
558 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
559 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
560
Matthias Braun20e1f382014-12-10 01:12:18 +0000561 // Move the trimmed ranges back.
562 SR.segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000563
564 // Remove dead PHI value numbers
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000565 for (VNInfo *VNI : SR.valnos) {
Matthias Braun15abf372014-12-18 19:58:52 +0000566 if (VNI->isUnused())
567 continue;
568 const LiveRange::Segment *Segment = SR.getSegmentContaining(VNI->def);
569 assert(Segment != nullptr && "Missing segment for VNI");
570 if (Segment->end != VNI->def.getDeadSlot())
571 continue;
572 if (VNI->isPHIDef()) {
573 // This is a dead PHI. Remove it.
Krzysztof Parzyszek98c0f482016-07-12 17:55:28 +0000574 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
Matthias Braun15abf372014-12-18 19:58:52 +0000575 VNI->markUnused();
576 SR.removeSegment(*Segment);
Matthias Braun15abf372014-12-18 19:58:52 +0000577 }
578 }
579
Matthias Braun20e1f382014-12-10 01:12:18 +0000580 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000581}
582
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000583void LiveIntervals::extendToIndices(LiveRange &LR,
Krzysztof Parzyszek4f863d72016-09-01 12:10:36 +0000584 ArrayRef<SlotIndex> Indices,
585 ArrayRef<SlotIndex> Undefs) {
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000586 assert(LRCalc && "LRCalc not initialized.");
587 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000588 for (SlotIndex Idx : Indices)
589 LRCalc->extend(LR, Idx, /*PhysReg=*/0, Undefs);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000590}
591
Matthias Braun8970d842014-12-10 01:12:36 +0000592void LiveIntervals::pruneValue(LiveRange &LR, SlotIndex Kill,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000593 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun8970d842014-12-10 01:12:36 +0000594 LiveQueryResult LRQ = LR.Query(Kill);
595 VNInfo *VNI = LRQ.valueOutOrDead();
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000596 if (!VNI)
597 return;
598
599 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
Matthias Braun8970d842014-12-10 01:12:36 +0000600 SlotIndex MBBEnd = Indexes->getMBBEndIdx(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000601
602 // If VNI isn't live out from KillMBB, the value is trivially pruned.
603 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000604 LR.removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000605 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
606 return;
607 }
608
609 // VNI is live out of KillMBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000610 LR.removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000611 if (EndPoints) EndPoints->push_back(MBBEnd);
612
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000613 // Find all blocks that are reachable from KillMBB without leaving VNI's live
614 // range. It is possible that KillMBB itself is reachable, so start a DFS
615 // from each successor.
Eugene Zelenko75480cc2017-05-24 23:10:29 +0000616 using VisitedTy = df_iterator_default_set<MachineBasicBlock*,9>;
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000617 VisitedTy Visited;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000618 for (MachineBasicBlock *Succ : KillMBB->successors()) {
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000619 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000620 I = df_ext_begin(Succ, Visited), E = df_ext_end(Succ, Visited);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000621 I != E;) {
622 MachineBasicBlock *MBB = *I;
623
624 // Check if VNI is live in to MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000625 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000626 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun8970d842014-12-10 01:12:36 +0000627 LiveQueryResult LRQ = LR.Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000628 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000629 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000630 I.skipChildren();
631 continue;
632 }
633
634 // Prune the search if VNI is killed in MBB.
635 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000636 LR.removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000637 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
638 I.skipChildren();
639 continue;
640 }
641
642 // VNI is live through MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000643 LR.removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000644 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000645 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000646 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000647 }
648}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000649
Evan Chengbe51f282007-11-12 06:35:08 +0000650//===----------------------------------------------------------------------===//
651// Register allocator hooks.
652//
653
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000654void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
655 // Keep track of regunit ranges.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000656 SmallVector<std::pair<const LiveRange*, LiveRange::const_iterator>, 8> RU;
Matthias Braun714c4942014-12-20 01:54:50 +0000657 // Keep track of subregister ranges.
658 SmallVector<std::pair<const LiveInterval::SubRange*,
659 LiveRange::const_iterator>, 4> SRs;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000660
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000661 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
662 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000663 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000664 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000665 const LiveInterval &LI = getInterval(Reg);
666 if (LI.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000667 continue;
668
669 // Find the regunit intervals for the assigned register. They may overlap
670 // the virtual register live range, cancelling any kills.
671 RU.clear();
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000672 for (MCRegUnitIterator Unit(VRM->getPhys(Reg), TRI); Unit.isValid();
673 ++Unit) {
674 const LiveRange &RURange = getRegUnit(*Unit);
Matthias Braun7f8dece2014-12-20 01:54:48 +0000675 if (RURange.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000676 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000677 RU.push_back(std::make_pair(&RURange, RURange.find(LI.begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000678 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000679
Matthias Brauna25e13a2015-03-19 00:21:58 +0000680 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000681 SRs.clear();
682 for (const LiveInterval::SubRange &SR : LI.subranges()) {
683 SRs.push_back(std::make_pair(&SR, SR.find(LI.begin()->end)));
684 }
685 }
686
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000687 // Every instruction that kills Reg corresponds to a segment range end
688 // point.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000689 for (LiveInterval::const_iterator RI = LI.begin(), RE = LI.end(); RI != RE;
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000690 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000691 // A block index indicates an MBB edge.
692 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000693 continue;
694 MachineInstr *MI = getInstructionFromIndex(RI->end);
695 if (!MI)
696 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000697
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000698 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000699 // happen when a physreg is defined as a copy of a virtreg:
700 //
701 // %EAX = COPY %vreg5
702 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
703 // BAR %EAX<kill>
704 //
705 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000706 for (auto &RUP : RU) {
707 const LiveRange &RURange = *RUP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000708 LiveRange::const_iterator &I = RUP.second;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000709 if (I == RURange.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000710 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000711 I = RURange.advanceTo(I, RI->end);
712 if (I == RURange.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000713 continue;
714 // I is overlapping RI.
Matthias Braun714c4942014-12-20 01:54:50 +0000715 goto CancelKill;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000716 }
Matthias Braund70caaf2014-12-10 01:13:04 +0000717
Matthias Brauna25e13a2015-03-19 00:21:58 +0000718 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000719 // When reading a partial undefined value we must not add a kill flag.
720 // The regalloc might have used the undef lane for something else.
721 // Example:
722 // %vreg1 = ... ; R32: %vreg1
723 // %vreg2:high16 = ... ; R64: %vreg2
724 // = read %vreg2<kill> ; R64: %vreg2
725 // = read %vreg1 ; R32: %vreg1
726 // The <kill> flag is correct for %vreg2, but the register allocator may
727 // assign R0L to %vreg1, and R0 to %vreg2 because the low 32bits of R0
728 // are actually never written by %vreg2. After assignment the <kill>
729 // flag at the read instruction is invalid.
Matthias Braune6a24852015-09-25 21:51:14 +0000730 LaneBitmask DefinedLanesMask;
Matthias Braun714c4942014-12-20 01:54:50 +0000731 if (!SRs.empty()) {
732 // Compute a mask of lanes that are defined.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000733 DefinedLanesMask = LaneBitmask::getNone();
Matthias Braun714c4942014-12-20 01:54:50 +0000734 for (auto &SRP : SRs) {
735 const LiveInterval::SubRange &SR = *SRP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000736 LiveRange::const_iterator &I = SRP.second;
Matthias Braun714c4942014-12-20 01:54:50 +0000737 if (I == SR.end())
738 continue;
739 I = SR.advanceTo(I, RI->end);
740 if (I == SR.end() || I->start >= RI->end)
741 continue;
742 // I is overlapping RI
743 DefinedLanesMask |= SR.LaneMask;
Matthias Braund70caaf2014-12-10 01:13:04 +0000744 }
Matthias Braun714c4942014-12-20 01:54:50 +0000745 } else
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000746 DefinedLanesMask = LaneBitmask::getAll();
Matthias Braun714c4942014-12-20 01:54:50 +0000747
748 bool IsFullWrite = false;
749 for (const MachineOperand &MO : MI->operands()) {
750 if (!MO.isReg() || MO.getReg() != Reg)
751 continue;
752 if (MO.isUse()) {
753 // Reading any undefined lanes?
Matthias Braune6a24852015-09-25 21:51:14 +0000754 LaneBitmask UseMask = TRI->getSubRegIndexLaneMask(MO.getSubReg());
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000755 if ((UseMask & ~DefinedLanesMask).any())
Matthias Braun714c4942014-12-20 01:54:50 +0000756 goto CancelKill;
757 } else if (MO.getSubReg() == 0) {
758 // Writing to the full register?
759 assert(MO.isDef());
760 IsFullWrite = true;
761 }
762 }
763
764 // If an instruction writes to a subregister, a new segment starts in
765 // the LiveInterval. But as this is only overriding part of the register
766 // adding kill-flags is not correct here after registers have been
767 // assigned.
768 if (!IsFullWrite) {
769 // Next segment has to be adjacent in the subregister write case.
770 LiveRange::const_iterator N = std::next(RI);
771 if (N != LI.end() && N->start == RI->end)
772 goto CancelKill;
Matthias Braund70caaf2014-12-10 01:13:04 +0000773 }
774 }
775
Matthias Braun714c4942014-12-20 01:54:50 +0000776 MI->addRegisterKilled(Reg, nullptr);
777 continue;
778CancelKill:
779 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000780 }
781 }
782}
783
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000784MachineBasicBlock*
785LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
786 // A local live range must be fully contained inside the block, meaning it is
787 // defined and killed at instructions, not at block boundaries. It is not
788 // live in or or out of any block.
789 //
790 // It is technically possible to have a PHI-defined live range identical to a
791 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000792
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000793 SlotIndex Start = LI.beginIndex();
794 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000795 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000796
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000797 SlotIndex Stop = LI.endIndex();
798 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000799 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000800
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000801 // getMBBFromIndex doesn't need to search the MBB table when both indexes
802 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000803 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
804 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000805 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000806}
807
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000808bool
809LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
Matthias Braun96761952014-12-10 23:07:54 +0000810 for (const VNInfo *PHI : LI.valnos) {
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000811 if (PHI->isUnused() || !PHI->isPHIDef())
812 continue;
813 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
814 // Conservatively return true instead of scanning huge predecessor lists.
815 if (PHIMBB->pred_size() > 100)
816 return true;
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000817 for (const MachineBasicBlock *Pred : PHIMBB->predecessors())
818 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(Pred)))
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000819 return true;
820 }
821 return false;
822}
823
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000824float LiveIntervals::getSpillWeight(bool isDef, bool isUse,
825 const MachineBlockFrequencyInfo *MBFI,
826 const MachineInstr &MI) {
827 BlockFrequency Freq = MBFI->getBlockFreq(MI.getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000828 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000829 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000830}
831
Matthias Braund7df9352013-10-10 21:28:47 +0000832LiveRange::Segment
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000833LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr &startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000834 LiveInterval& Interval = createEmptyInterval(reg);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000835 VNInfo *VN = Interval.getNextValue(
836 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
837 getVNInfoAllocator());
838 LiveRange::Segment S(SlotIndex(getInstructionIndex(startInst).getRegSlot()),
839 getMBBEndIdx(startInst.getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000840 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000841
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000842 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000843}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000844
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000845//===----------------------------------------------------------------------===//
846// Register mask functions
847//===----------------------------------------------------------------------===//
848
849bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
850 BitVector &UsableRegs) {
851 if (LI.empty())
852 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000853 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
854
855 // Use a smaller arrays for local live ranges.
856 ArrayRef<SlotIndex> Slots;
857 ArrayRef<const uint32_t*> Bits;
858 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
859 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
860 Bits = getRegMaskBitsInBlock(MBB->getNumber());
861 } else {
862 Slots = getRegMaskSlots();
863 Bits = getRegMaskBits();
864 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000865
866 // We are going to enumerate all the register mask slots contained in LI.
867 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000868 ArrayRef<SlotIndex>::iterator SlotI =
869 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
870 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
871
872 // No slots in range, LI begins after the last call.
873 if (SlotI == SlotE)
874 return false;
875
876 bool Found = false;
Eugene Zelenko75480cc2017-05-24 23:10:29 +0000877 while (true) {
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000878 assert(*SlotI >= LiveI->start);
879 // Loop over all slots overlapping this segment.
880 while (*SlotI < LiveI->end) {
881 // *SlotI overlaps LI. Collect mask bits.
882 if (!Found) {
883 // This is the first overlap. Initialize UsableRegs to all ones.
884 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000885 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000886 Found = true;
887 }
888 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000889 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000890 if (++SlotI == SlotE)
891 return Found;
892 }
893 // *SlotI is beyond the current LI segment.
894 LiveI = LI.advanceTo(LiveI, *SlotI);
895 if (LiveI == LiveE)
896 return Found;
897 // Advance SlotI until it overlaps.
898 while (*SlotI < LiveI->start)
899 if (++SlotI == SlotE)
900 return Found;
901 }
902}
Lang Hamesb9057d52012-02-17 18:44:18 +0000903
904//===----------------------------------------------------------------------===//
905// IntervalUpdate class.
906//===----------------------------------------------------------------------===//
907
Matthias Braun9f21a8d2017-01-19 00:32:13 +0000908/// Toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000909class LiveIntervals::HMEditor {
910private:
Lang Hames59761982012-02-17 23:43:40 +0000911 LiveIntervals& LIS;
912 const MachineRegisterInfo& MRI;
913 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000914 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000915 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000916 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000917 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000918
Lang Hamesb9057d52012-02-17 18:44:18 +0000919public:
Lang Hames59761982012-02-17 23:43:40 +0000920 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000921 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000922 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
923 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
924 UpdateFlags(UpdateFlags) {}
925
926 // FIXME: UpdateFlags is a workaround that creates live intervals for all
927 // physregs, even those that aren't needed for regalloc, in order to update
928 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
929 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000930 LiveRange *getRegUnitLI(unsigned Unit) {
Matthias Brauncebdb172017-09-01 18:36:26 +0000931 if (UpdateFlags && !MRI.isReservedRegUnit(Unit))
Andrew Trickd9d4be02012-10-16 00:22:51 +0000932 return &LIS.getRegUnit(Unit);
933 return LIS.getCachedRegUnit(Unit);
934 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000935
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000936 /// Update all live ranges touched by MI, assuming a move from OldIdx to
937 /// NewIdx.
938 void updateAllRanges(MachineInstr *MI) {
939 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
940 bool hasRegMask = false;
Matthias Braune41e1462015-05-29 02:56:46 +0000941 for (MachineOperand &MO : MI->operands()) {
942 if (MO.isRegMask())
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000943 hasRegMask = true;
Matthias Braune41e1462015-05-29 02:56:46 +0000944 if (!MO.isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000945 continue;
Matthias Braun71474e82016-05-06 21:47:41 +0000946 if (MO.isUse()) {
947 if (!MO.readsReg())
948 continue;
949 // Aggressively clear all kill flags.
950 // They are reinserted by VirtRegRewriter.
Matthias Braune41e1462015-05-29 02:56:46 +0000951 MO.setIsKill(false);
Matthias Braun71474e82016-05-06 21:47:41 +0000952 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000953
Matthias Braune41e1462015-05-29 02:56:46 +0000954 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000955 if (!Reg)
956 continue;
957 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000958 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000959 if (LI.hasSubRanges()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000960 unsigned SubReg = MO.getSubReg();
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +0000961 LaneBitmask LaneMask = SubReg ? TRI.getSubRegIndexLaneMask(SubReg)
962 : MRI.getMaxLaneMaskForVReg(Reg);
Matthias Braun09afa1e2014-12-11 00:59:06 +0000963 for (LiveInterval::SubRange &S : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000964 if ((S.LaneMask & LaneMask).none())
Matthias Braun7044d692014-12-10 01:12:20 +0000965 continue;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000966 updateRange(S, Reg, S.LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000967 }
968 }
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000969 updateRange(LI, Reg, LaneBitmask::getNone());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000970 continue;
971 }
972
973 // For physregs, only update the regunits that actually have a
974 // precomputed live range.
975 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000976 if (LiveRange *LR = getRegUnitLI(*Units))
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000977 updateRange(*LR, *Units, LaneBitmask::getNone());
Lang Hamesd6e765c2012-02-21 22:29:38 +0000978 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000979 if (hasRegMask)
980 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000981 }
982
Lang Hames4645a722012-02-19 03:00:30 +0000983private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000984 /// Update a single live range, assuming an instruction has been moved from
985 /// OldIdx to NewIdx.
Matthias Braune6a24852015-09-25 21:51:14 +0000986 void updateRange(LiveRange &LR, unsigned Reg, LaneBitmask LaneMask) {
David Blaikie70573dc2014-11-19 07:49:26 +0000987 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000988 return;
989 DEBUG({
990 dbgs() << " ";
Matthias Braun7044d692014-12-10 01:12:20 +0000991 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000992 dbgs() << PrintReg(Reg);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000993 if (LaneMask.any())
Matthias Braunc804cdb2015-09-25 21:51:24 +0000994 dbgs() << " L" << PrintLaneMask(LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000995 } else {
Matthias Braun34e1be92013-10-10 21:29:02 +0000996 dbgs() << PrintRegUnit(Reg, &TRI);
Matthias Braun7044d692014-12-10 01:12:20 +0000997 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000998 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000999 });
1000 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +00001001 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001002 else
Matthias Braun7044d692014-12-10 01:12:20 +00001003 handleMoveUp(LR, Reg, LaneMask);
Matthias Braun34e1be92013-10-10 21:29:02 +00001004 DEBUG(dbgs() << " -->\t" << LR << '\n');
1005 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +00001006 }
1007
Matthias Braun34e1be92013-10-10 21:29:02 +00001008 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Matthias Braun242b8bb2016-01-26 00:43:50 +00001009 /// to NewIdx (OldIdx < NewIdx).
Matthias Braun34e1be92013-10-10 21:29:02 +00001010 void handleMoveDown(LiveRange &LR) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001011 LiveRange::iterator E = LR.end();
Matthias Braun242b8bb2016-01-26 00:43:50 +00001012 // Segment going into OldIdx.
1013 LiveRange::iterator OldIdxIn = LR.find(OldIdx.getBaseIndex());
1014
1015 // No value live before or after OldIdx? Nothing to do.
1016 if (OldIdxIn == E || SlotIndex::isEarlierInstr(OldIdx, OldIdxIn->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001017 return;
Lang Hames13b11522012-02-19 07:13:05 +00001018
Matthias Braun242b8bb2016-01-26 00:43:50 +00001019 LiveRange::iterator OldIdxOut;
1020 // Do we have a value live-in to OldIdx?
1021 if (SlotIndex::isEarlierInstr(OldIdxIn->start, OldIdx)) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001022 // If the live-in value already extends to NewIdx, there is nothing to do.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001023 if (SlotIndex::isEarlierEqualInstr(NewIdx, OldIdxIn->end))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001024 return;
1025 // Aggressively remove all kill flags from the old kill point.
1026 // Kill flags shouldn't be used while live intervals exist, they will be
1027 // reinserted by VirtRegRewriter.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001028 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(OldIdxIn->end))
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001029 for (MIBundleOperands MO(*KillMI); MO.isValid(); ++MO)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001030 if (MO->isReg() && MO->isUse())
1031 MO->setIsKill(false);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001032
1033 // Is there a def before NewIdx which is not OldIdx?
1034 LiveRange::iterator Next = std::next(OldIdxIn);
1035 if (Next != E && !SlotIndex::isSameInstr(OldIdx, Next->start) &&
1036 SlotIndex::isEarlierInstr(Next->start, NewIdx)) {
1037 // If we are here then OldIdx was just a use but not a def. We only have
1038 // to ensure liveness extends to NewIdx.
1039 LiveRange::iterator NewIdxIn =
1040 LR.advanceTo(Next, NewIdx.getBaseIndex());
1041 // Extend the segment before NewIdx if necessary.
1042 if (NewIdxIn == E ||
1043 !SlotIndex::isEarlierInstr(NewIdxIn->start, NewIdx)) {
1044 LiveRange::iterator Prev = std::prev(NewIdxIn);
1045 Prev->end = NewIdx.getRegSlot();
1046 }
Matthias Braun3865b1d2016-07-26 03:57:45 +00001047 // Extend OldIdxIn.
1048 OldIdxIn->end = Next->start;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001049 return;
1050 }
1051
Matthias Braun242b8bb2016-01-26 00:43:50 +00001052 // Adjust OldIdxIn->end to reach NewIdx. This may temporarily make LR
Matthias Braundb320772016-01-26 01:40:48 +00001053 // invalid by overlapping ranges.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001054 bool isKill = SlotIndex::isSameInstr(OldIdx, OldIdxIn->end);
1055 OldIdxIn->end = NewIdx.getRegSlot(OldIdxIn->end.isEarlyClobber());
1056 // If this was not a kill, then there was no def and we're done.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001057 if (!isKill)
1058 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001059
1060 // Did we have a Def at OldIdx?
Matthias Braun4a6c7282016-02-15 19:25:36 +00001061 OldIdxOut = Next;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001062 if (OldIdxOut == E || !SlotIndex::isSameInstr(OldIdx, OldIdxOut->start))
1063 return;
1064 } else {
1065 OldIdxOut = OldIdxIn;
Lang Hames13b11522012-02-19 07:13:05 +00001066 }
1067
Matthias Braun242b8bb2016-01-26 00:43:50 +00001068 // If we are here then there is a Definition at OldIdx. OldIdxOut points
1069 // to the segment starting there.
1070 assert(OldIdxOut != E && SlotIndex::isSameInstr(OldIdx, OldIdxOut->start) &&
1071 "No def?");
1072 VNInfo *OldIdxVNI = OldIdxOut->valno;
1073 assert(OldIdxVNI->def == OldIdxOut->start && "Inconsistent def");
1074
1075 // If the defined value extends beyond NewIdx, just move the beginning
1076 // of the segment to NewIdx.
1077 SlotIndex NewIdxDef = NewIdx.getRegSlot(OldIdxOut->start.isEarlyClobber());
1078 if (SlotIndex::isEarlierInstr(NewIdxDef, OldIdxOut->end)) {
1079 OldIdxVNI->def = NewIdxDef;
1080 OldIdxOut->start = OldIdxVNI->def;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001081 return;
1082 }
Matthias Braun242b8bb2016-01-26 00:43:50 +00001083
1084 // If we are here then we have a Definition at OldIdx which ends before
Matthias Braun4a6c7282016-02-15 19:25:36 +00001085 // NewIdx.
1086
Matthias Braun242b8bb2016-01-26 00:43:50 +00001087 // Is there an existing Def at NewIdx?
1088 LiveRange::iterator AfterNewIdx
1089 = LR.advanceTo(OldIdxOut, NewIdx.getRegSlot());
Matthias Braun4a6c7282016-02-15 19:25:36 +00001090 bool OldIdxDefIsDead = OldIdxOut->end.isDead();
1091 if (!OldIdxDefIsDead &&
1092 SlotIndex::isEarlierInstr(OldIdxOut->end, NewIdxDef)) {
1093 // OldIdx is not a dead def, and NewIdxDef is inside a new interval.
1094 VNInfo *DefVNI;
1095 if (OldIdxOut != LR.begin() &&
1096 !SlotIndex::isEarlierInstr(std::prev(OldIdxOut)->end,
1097 OldIdxOut->start)) {
1098 // There is no gap between OldIdxOut and its predecessor anymore,
1099 // merge them.
1100 LiveRange::iterator IPrev = std::prev(OldIdxOut);
1101 DefVNI = OldIdxVNI;
1102 IPrev->end = OldIdxOut->end;
1103 } else {
1104 // The value is live in to OldIdx
1105 LiveRange::iterator INext = std::next(OldIdxOut);
1106 assert(INext != E && "Must have following segment");
1107 // We merge OldIdxOut and its successor. As we're dealing with subreg
1108 // reordering, there is always a successor to OldIdxOut in the same BB
1109 // We don't need INext->valno anymore and will reuse for the new segment
1110 // we create later.
Matthias Braunc9e759a2016-04-28 02:11:49 +00001111 DefVNI = OldIdxVNI;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001112 INext->start = OldIdxOut->end;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001113 INext->valno->def = INext->start;
1114 }
1115 // If NewIdx is behind the last segment, extend that and append a new one.
1116 if (AfterNewIdx == E) {
1117 // OldIdxOut is undef at this point, Slide (OldIdxOut;AfterNewIdx] up
1118 // one position.
1119 // |- ?/OldIdxOut -| |- X0 -| ... |- Xn -| end
1120 // => |- X0/OldIdxOut -| ... |- Xn -| |- undef/NewS -| end
1121 std::copy(std::next(OldIdxOut), E, OldIdxOut);
1122 // The last segment is undefined now, reuse it for a dead def.
1123 LiveRange::iterator NewSegment = std::prev(E);
1124 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1125 DefVNI);
1126 DefVNI->def = NewIdxDef;
1127
1128 LiveRange::iterator Prev = std::prev(NewSegment);
1129 Prev->end = NewIdxDef;
1130 } else {
1131 // OldIdxOut is undef at this point, Slide (OldIdxOut;AfterNewIdx] up
1132 // one position.
1133 // |- ?/OldIdxOut -| |- X0 -| ... |- Xn/AfterNewIdx -| |- Next -|
1134 // => |- X0/OldIdxOut -| ... |- Xn -| |- Xn/AfterNewIdx -| |- Next -|
1135 std::copy(std::next(OldIdxOut), std::next(AfterNewIdx), OldIdxOut);
1136 LiveRange::iterator Prev = std::prev(AfterNewIdx);
1137 // We have two cases:
1138 if (SlotIndex::isEarlierInstr(Prev->start, NewIdxDef)) {
1139 // Case 1: NewIdx is inside a liverange. Split this liverange at
1140 // NewIdxDef into the segment "Prev" followed by "NewSegment".
1141 LiveRange::iterator NewSegment = AfterNewIdx;
1142 *NewSegment = LiveRange::Segment(NewIdxDef, Prev->end, Prev->valno);
1143 Prev->valno->def = NewIdxDef;
1144
1145 *Prev = LiveRange::Segment(Prev->start, NewIdxDef, DefVNI);
1146 DefVNI->def = Prev->start;
1147 } else {
1148 // Case 2: NewIdx is in a lifetime hole. Keep AfterNewIdx as is and
1149 // turn Prev into a segment from NewIdx to AfterNewIdx->start.
1150 *Prev = LiveRange::Segment(NewIdxDef, AfterNewIdx->start, DefVNI);
1151 DefVNI->def = NewIdxDef;
1152 assert(DefVNI != AfterNewIdx->valno);
1153 }
1154 }
1155 return;
1156 }
1157
Matthias Braun242b8bb2016-01-26 00:43:50 +00001158 if (AfterNewIdx != E &&
1159 SlotIndex::isSameInstr(AfterNewIdx->start, NewIdxDef)) {
1160 // There is an existing def at NewIdx. The def at OldIdx is coalesced into
1161 // that value.
1162 assert(AfterNewIdx->valno != OldIdxVNI && "Multiple defs of value?");
1163 LR.removeValNo(OldIdxVNI);
1164 } else {
1165 // There was no existing def at NewIdx. We need to create a dead def
1166 // at NewIdx. Shift segments over the old OldIdxOut segment, this frees
1167 // a new segment at the place where we want to construct the dead def.
1168 // |- OldIdxOut -| |- X0 -| ... |- Xn -| |- AfterNewIdx -|
1169 // => |- X0/OldIdxOut -| ... |- Xn -| |- undef/NewS. -| |- AfterNewIdx -|
1170 assert(AfterNewIdx != OldIdxOut && "Inconsistent iterators");
1171 std::copy(std::next(OldIdxOut), AfterNewIdx, OldIdxOut);
1172 // We can reuse OldIdxVNI now.
1173 LiveRange::iterator NewSegment = std::prev(AfterNewIdx);
1174 VNInfo *NewSegmentVNI = OldIdxVNI;
1175 NewSegmentVNI->def = NewIdxDef;
1176 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1177 NewSegmentVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001178 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001179 }
1180
Matthias Braun34e1be92013-10-10 21:29:02 +00001181 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Matthias Braun242b8bb2016-01-26 00:43:50 +00001182 /// to NewIdx (NewIdx < OldIdx).
Matthias Braune6a24852015-09-25 21:51:14 +00001183 void handleMoveUp(LiveRange &LR, unsigned Reg, LaneBitmask LaneMask) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001184 LiveRange::iterator E = LR.end();
Matthias Braun242b8bb2016-01-26 00:43:50 +00001185 // Segment going into OldIdx.
1186 LiveRange::iterator OldIdxIn = LR.find(OldIdx.getBaseIndex());
1187
1188 // No value live before or after OldIdx? Nothing to do.
1189 if (OldIdxIn == E || SlotIndex::isEarlierInstr(OldIdx, OldIdxIn->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001190 return;
1191
Matthias Braun242b8bb2016-01-26 00:43:50 +00001192 LiveRange::iterator OldIdxOut;
1193 // Do we have a value live-in to OldIdx?
1194 if (SlotIndex::isEarlierInstr(OldIdxIn->start, OldIdx)) {
1195 // If the live-in value isn't killed here, then we have no Def at
1196 // OldIdx, moreover the value must be live at NewIdx so there is nothing
1197 // to do.
1198 bool isKill = SlotIndex::isSameInstr(OldIdx, OldIdxIn->end);
1199 if (!isKill)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001200 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001201
1202 // At this point we have to move OldIdxIn->end back to the nearest
Matthias Braun4a6c7282016-02-15 19:25:36 +00001203 // previous use or (dead-)def but no further than NewIdx.
1204 SlotIndex DefBeforeOldIdx
1205 = std::max(OldIdxIn->start.getDeadSlot(),
1206 NewIdx.getRegSlot(OldIdxIn->end.isEarlyClobber()));
1207 OldIdxIn->end = findLastUseBefore(DefBeforeOldIdx, Reg, LaneMask);
Matthias Braun242b8bb2016-01-26 00:43:50 +00001208
Matthias Braun4a6c7282016-02-15 19:25:36 +00001209 // Did we have a Def at OldIdx? If not we are done now.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001210 OldIdxOut = std::next(OldIdxIn);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001211 if (OldIdxOut == E || !SlotIndex::isSameInstr(OldIdx, OldIdxOut->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001212 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001213 } else {
1214 OldIdxOut = OldIdxIn;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001215 OldIdxIn = OldIdxOut != LR.begin() ? std::prev(OldIdxOut) : E;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001216 }
1217
1218 // If we are here then there is a Definition at OldIdx. OldIdxOut points
1219 // to the segment starting there.
1220 assert(OldIdxOut != E && SlotIndex::isSameInstr(OldIdx, OldIdxOut->start) &&
1221 "No def?");
1222 VNInfo *OldIdxVNI = OldIdxOut->valno;
1223 assert(OldIdxVNI->def == OldIdxOut->start && "Inconsistent def");
1224 bool OldIdxDefIsDead = OldIdxOut->end.isDead();
1225
1226 // Is there an existing def at NewIdx?
1227 SlotIndex NewIdxDef = NewIdx.getRegSlot(OldIdxOut->start.isEarlyClobber());
1228 LiveRange::iterator NewIdxOut = LR.find(NewIdx.getRegSlot());
1229 if (SlotIndex::isSameInstr(NewIdxOut->start, NewIdx)) {
1230 assert(NewIdxOut->valno != OldIdxVNI &&
1231 "Same value defined more than once?");
1232 // If OldIdx was a dead def remove it.
1233 if (!OldIdxDefIsDead) {
Matthias Braundb320772016-01-26 01:40:48 +00001234 // Remove segment starting at NewIdx and move begin of OldIdxOut to
1235 // NewIdx so it can take its place.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001236 OldIdxVNI->def = NewIdxDef;
1237 OldIdxOut->start = NewIdxDef;
1238 LR.removeValNo(NewIdxOut->valno);
1239 } else {
Matthias Braundb320772016-01-26 01:40:48 +00001240 // Simply remove the dead def at OldIdx.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001241 LR.removeValNo(OldIdxVNI);
1242 }
1243 } else {
1244 // Previously nothing was live after NewIdx, so all we have to do now is
1245 // move the begin of OldIdxOut to NewIdx.
1246 if (!OldIdxDefIsDead) {
Matthias Braun4a6c7282016-02-15 19:25:36 +00001247 // Do we have any intermediate Defs between OldIdx and NewIdx?
1248 if (OldIdxIn != E &&
1249 SlotIndex::isEarlierInstr(NewIdxDef, OldIdxIn->start)) {
1250 // OldIdx is not a dead def and NewIdx is before predecessor start.
1251 LiveRange::iterator NewIdxIn = NewIdxOut;
1252 assert(NewIdxIn == LR.find(NewIdx.getBaseIndex()));
1253 const SlotIndex SplitPos = NewIdxDef;
Stanislav Mekhanoshinb546174b2017-03-11 00:14:52 +00001254 OldIdxVNI = OldIdxIn->valno;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001255
1256 // Merge the OldIdxIn and OldIdxOut segments into OldIdxOut.
Stanislav Mekhanoshinb546174b2017-03-11 00:14:52 +00001257 OldIdxOut->valno->def = OldIdxIn->start;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001258 *OldIdxOut = LiveRange::Segment(OldIdxIn->start, OldIdxOut->end,
Stanislav Mekhanoshinb546174b2017-03-11 00:14:52 +00001259 OldIdxOut->valno);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001260 // OldIdxIn and OldIdxVNI are now undef and can be overridden.
1261 // We Slide [NewIdxIn, OldIdxIn) down one position.
1262 // |- X0/NewIdxIn -| ... |- Xn-1 -||- Xn/OldIdxIn -||- OldIdxOut -|
1263 // => |- undef/NexIdxIn -| |- X0 -| ... |- Xn-1 -| |- Xn/OldIdxOut -|
1264 std::copy_backward(NewIdxIn, OldIdxIn, OldIdxOut);
1265 // NewIdxIn is now considered undef so we can reuse it for the moved
1266 // value.
1267 LiveRange::iterator NewSegment = NewIdxIn;
1268 LiveRange::iterator Next = std::next(NewSegment);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001269 if (SlotIndex::isEarlierInstr(Next->start, NewIdx)) {
1270 // There is no gap between NewSegment and its predecessor.
1271 *NewSegment = LiveRange::Segment(Next->start, SplitPos,
Matthias Braunfc4c8a12016-05-24 21:54:01 +00001272 Next->valno);
1273 *Next = LiveRange::Segment(SplitPos, Next->end, OldIdxVNI);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001274 Next->valno->def = SplitPos;
1275 } else {
1276 // There is a gap between NewSegment and its predecessor
1277 // Value becomes live in.
Matthias Braunfc4c8a12016-05-24 21:54:01 +00001278 *NewSegment = LiveRange::Segment(SplitPos, Next->start, OldIdxVNI);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001279 NewSegment->valno->def = SplitPos;
1280 }
1281 } else {
1282 // Leave the end point of a live def.
1283 OldIdxOut->start = NewIdxDef;
1284 OldIdxVNI->def = NewIdxDef;
1285 if (OldIdxIn != E && SlotIndex::isEarlierInstr(NewIdx, OldIdxIn->end))
1286 OldIdxIn->end = NewIdx.getRegSlot();
1287 }
Matthias Braun242b8bb2016-01-26 00:43:50 +00001288 } else {
1289 // OldIdxVNI is a dead def. It may have been moved across other values
1290 // in LR, so move OldIdxOut up to NewIdxOut. Slide [NewIdxOut;OldIdxOut)
1291 // down one position.
1292 // |- X0/NewIdxOut -| ... |- Xn-1 -| |- Xn/OldIdxOut -| |- next - |
1293 // => |- undef/NewIdxOut -| |- X0 -| ... |- Xn-1 -| |- next -|
1294 std::copy_backward(NewIdxOut, OldIdxOut, std::next(OldIdxOut));
1295 // OldIdxVNI can be reused now to build a new dead def segment.
1296 LiveRange::iterator NewSegment = NewIdxOut;
1297 VNInfo *NewSegmentVNI = OldIdxVNI;
1298 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1299 NewSegmentVNI);
1300 NewSegmentVNI->def = NewIdxDef;
Lang Hames13b11522012-02-19 07:13:05 +00001301 }
1302 }
Lang Hames13b11522012-02-19 07:13:05 +00001303 }
1304
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001305 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001306 SmallVectorImpl<SlotIndex>::iterator RI =
1307 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1308 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001309 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1310 "No RegMask at OldIdx.");
1311 *RI = NewIdx.getRegSlot();
1312 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001313 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1314 "Cannot move regmask instruction above another call");
1315 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1316 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1317 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001318 }
Lang Hames4645a722012-02-19 03:00:30 +00001319
1320 // Return the last use of reg between NewIdx and OldIdx.
Matthias Braun4a6c7282016-02-15 19:25:36 +00001321 SlotIndex findLastUseBefore(SlotIndex Before, unsigned Reg,
1322 LaneBitmask LaneMask) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001323 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun4a6c7282016-02-15 19:25:36 +00001324 SlotIndex LastUse = Before;
Matthias Braun7044d692014-12-10 01:12:20 +00001325 for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) {
Matthias Braun959a8c92016-06-11 00:31:28 +00001326 if (MO.isUndef())
1327 continue;
Matthias Braun7044d692014-12-10 01:12:20 +00001328 unsigned SubReg = MO.getSubReg();
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001329 if (SubReg != 0 && LaneMask.any()
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001330 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask).none())
Matthias Braun7044d692014-12-10 01:12:20 +00001331 continue;
1332
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001333 const MachineInstr &MI = *MO.getParent();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001334 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1335 if (InstSlot > LastUse && InstSlot < OldIdx)
Matthias Braun4a6c7282016-02-15 19:25:36 +00001336 LastUse = InstSlot.getRegSlot();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001337 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001338 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001339 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001340
1341 // This is a regunit interval, so scanning the use list could be very
1342 // expensive. Scan upwards from OldIdx instead.
Matthias Braun4a6c7282016-02-15 19:25:36 +00001343 assert(Before < OldIdx && "Expected upwards move");
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001344 SlotIndexes *Indexes = LIS.getSlotIndexes();
Matthias Braun4a6c7282016-02-15 19:25:36 +00001345 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(Before);
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001346
1347 // OldIdx may not correspond to an instruction any longer, so set MII to
1348 // point to the next instruction after OldIdx, or MBB->end().
1349 MachineBasicBlock::iterator MII = MBB->end();
1350 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1351 Indexes->getNextNonNullIndex(OldIdx)))
1352 if (MI->getParent() == MBB)
1353 MII = MI;
1354
1355 MachineBasicBlock::iterator Begin = MBB->begin();
1356 while (MII != Begin) {
1357 if ((--MII)->isDebugValue())
1358 continue;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001359 SlotIndex Idx = Indexes->getInstructionIndex(*MII);
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001360
Matthias Braun4a6c7282016-02-15 19:25:36 +00001361 // Stop searching when Before is reached.
1362 if (!SlotIndex::isEarlierInstr(Before, Idx))
1363 return Before;
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001364
1365 // Check if MII uses Reg.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001366 for (MIBundleOperands MO(*MII); MO.isValid(); ++MO)
Matthias Braun959a8c92016-06-11 00:31:28 +00001367 if (MO->isReg() && !MO->isUndef() &&
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001368 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1369 TRI.hasRegUnit(MO->getReg(), Reg))
Matthias Braun4a6c7282016-02-15 19:25:36 +00001370 return Idx.getRegSlot();
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001371 }
Matthias Braun4a6c7282016-02-15 19:25:36 +00001372 // Didn't reach Before. It must be the first instruction in the block.
1373 return Before;
Lang Hames4645a722012-02-19 03:00:30 +00001374 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001375};
1376
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001377void LiveIntervals::handleMove(MachineInstr &MI, bool UpdateFlags) {
1378 assert(!MI.isBundled() && "Can't handle bundled instructions yet.");
1379 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1380 Indexes->removeMachineInstrFromMaps(MI);
1381 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
1382 assert(getMBBStartIdx(MI.getParent()) <= OldIndex &&
1383 OldIndex < getMBBEndIdx(MI.getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001384 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001385
Andrew Trickd9d4be02012-10-16 00:22:51 +00001386 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001387 HME.updateAllRanges(&MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001388}
1389
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001390void LiveIntervals::handleMoveIntoBundle(MachineInstr &MI,
1391 MachineInstr &BundleStart,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001392 bool UpdateFlags) {
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001393 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1394 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001395 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001396 HME.updateAllRanges(&MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001397}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001398
Matthias Braune5f861b2014-12-10 01:12:26 +00001399void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin,
1400 const MachineBasicBlock::iterator End,
1401 const SlotIndex endIdx,
1402 LiveRange &LR, const unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001403 LaneBitmask LaneMask) {
Matthias Braune5f861b2014-12-10 01:12:26 +00001404 LiveInterval::iterator LII = LR.find(endIdx);
1405 SlotIndex lastUseIdx;
Nicolai Haehnle02d78412016-08-10 18:51:14 +00001406 if (LII == LR.begin()) {
1407 // This happens when the function is called for a subregister that only
1408 // occurs _after_ the range that is to be repaired.
1409 return;
1410 }
Matthias Braune5f861b2014-12-10 01:12:26 +00001411 if (LII != LR.end() && LII->start < endIdx)
1412 lastUseIdx = LII->end;
1413 else
1414 --LII;
1415
1416 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1417 --I;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001418 MachineInstr &MI = *I;
1419 if (MI.isDebugValue())
Matthias Braune5f861b2014-12-10 01:12:26 +00001420 continue;
1421
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001422 SlotIndex instrIdx = getInstructionIndex(MI);
Matthias Braune5f861b2014-12-10 01:12:26 +00001423 bool isStartValid = getInstructionFromIndex(LII->start);
1424 bool isEndValid = getInstructionFromIndex(LII->end);
1425
1426 // FIXME: This doesn't currently handle early-clobber or multiple removed
1427 // defs inside of the region to repair.
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001428 for (MachineInstr::mop_iterator OI = MI.operands_begin(),
1429 OE = MI.operands_end();
1430 OI != OE; ++OI) {
Matthias Braune5f861b2014-12-10 01:12:26 +00001431 const MachineOperand &MO = *OI;
1432 if (!MO.isReg() || MO.getReg() != Reg)
1433 continue;
1434
1435 unsigned SubReg = MO.getSubReg();
Matthias Braune6a24852015-09-25 21:51:14 +00001436 LaneBitmask Mask = TRI->getSubRegIndexLaneMask(SubReg);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001437 if ((Mask & LaneMask).none())
Matthias Braune5f861b2014-12-10 01:12:26 +00001438 continue;
1439
1440 if (MO.isDef()) {
1441 if (!isStartValid) {
1442 if (LII->end.isDead()) {
1443 SlotIndex prevStart;
1444 if (LII != LR.begin())
1445 prevStart = std::prev(LII)->start;
1446
1447 // FIXME: This could be more efficient if there was a
1448 // removeSegment method that returned an iterator.
1449 LR.removeSegment(*LII, true);
1450 if (prevStart.isValid())
1451 LII = LR.find(prevStart);
1452 else
1453 LII = LR.begin();
1454 } else {
1455 LII->start = instrIdx.getRegSlot();
1456 LII->valno->def = instrIdx.getRegSlot();
1457 if (MO.getSubReg() && !MO.isUndef())
1458 lastUseIdx = instrIdx.getRegSlot();
1459 else
1460 lastUseIdx = SlotIndex();
1461 continue;
1462 }
1463 }
1464
1465 if (!lastUseIdx.isValid()) {
1466 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1467 LiveRange::Segment S(instrIdx.getRegSlot(),
1468 instrIdx.getDeadSlot(), VNI);
1469 LII = LR.addSegment(S);
1470 } else if (LII->start != instrIdx.getRegSlot()) {
1471 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1472 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
1473 LII = LR.addSegment(S);
1474 }
1475
1476 if (MO.getSubReg() && !MO.isUndef())
1477 lastUseIdx = instrIdx.getRegSlot();
1478 else
1479 lastUseIdx = SlotIndex();
1480 } else if (MO.isUse()) {
1481 // FIXME: This should probably be handled outside of this branch,
1482 // either as part of the def case (for defs inside of the region) or
1483 // after the loop over the region.
1484 if (!isEndValid && !LII->end.isBlock())
1485 LII->end = instrIdx.getRegSlot();
1486 if (!lastUseIdx.isValid())
1487 lastUseIdx = instrIdx.getRegSlot();
1488 }
1489 }
1490 }
1491}
1492
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001493void
1494LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001495 MachineBasicBlock::iterator Begin,
1496 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001497 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001498 // Find anchor points, which are at the beginning/end of blocks or at
1499 // instructions that already have indexes.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001500 while (Begin != MBB->begin() && !Indexes->hasIndex(*Begin))
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001501 --Begin;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001502 while (End != MBB->end() && !Indexes->hasIndex(*End))
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001503 ++End;
1504
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001505 SlotIndex endIdx;
1506 if (End == MBB->end())
1507 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001508 else
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001509 endIdx = getInstructionIndex(*End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001510
Hal Finkel7b1b3da2016-05-21 16:03:50 +00001511 Indexes->repairIndexesInRange(MBB, Begin, End);
Cameron Zwarich29414822013-02-20 06:46:41 +00001512
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001513 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1514 --I;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001515 MachineInstr &MI = *I;
1516 if (MI.isDebugValue())
Cameron Zwarich63acc732013-02-23 10:25:25 +00001517 continue;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001518 for (MachineInstr::const_mop_iterator MOI = MI.operands_begin(),
1519 MOE = MI.operands_end();
1520 MOI != MOE; ++MOI) {
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001521 if (MOI->isReg() &&
1522 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1523 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001524 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001525 }
1526 }
1527 }
1528
Matthias Braun9f21a8d2017-01-19 00:32:13 +00001529 for (unsigned Reg : OrigRegs) {
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001530 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1531 continue;
1532
1533 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001534 // FIXME: Should we support undefs that gain defs?
1535 if (!LI.hasAtLeastOneValue())
1536 continue;
1537
Matthias Braun9f21a8d2017-01-19 00:32:13 +00001538 for (LiveInterval::SubRange &S : LI.subranges())
Matthias Braun09afa1e2014-12-11 00:59:06 +00001539 repairOldRegInRange(Begin, End, endIdx, S, Reg, S.LaneMask);
Matthias Braun9f21a8d2017-01-19 00:32:13 +00001540
Matthias Braune5f861b2014-12-10 01:12:26 +00001541 repairOldRegInRange(Begin, End, endIdx, LI, Reg);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001542 }
1543}
Matthias Brauncfb8ad22015-01-21 18:50:21 +00001544
1545void LiveIntervals::removePhysRegDefAt(unsigned Reg, SlotIndex Pos) {
Matthias Braun9f21a8d2017-01-19 00:32:13 +00001546 for (MCRegUnitIterator Unit(Reg, TRI); Unit.isValid(); ++Unit) {
1547 if (LiveRange *LR = getCachedRegUnit(*Unit))
Matthias Brauncfb8ad22015-01-21 18:50:21 +00001548 if (VNInfo *VNI = LR->getVNInfoAt(Pos))
1549 LR->removeValNo(VNI);
1550 }
1551}
Matthias Braun311730a2015-01-21 19:02:30 +00001552
1553void LiveIntervals::removeVRegDefAt(LiveInterval &LI, SlotIndex Pos) {
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001554 // LI may not have the main range computed yet, but its subranges may
1555 // be present.
Matthias Braun311730a2015-01-21 19:02:30 +00001556 VNInfo *VNI = LI.getVNInfoAt(Pos);
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001557 if (VNI != nullptr) {
1558 assert(VNI->def.getBaseIndex() == Pos.getBaseIndex());
1559 LI.removeValNo(VNI);
1560 }
Matthias Braun311730a2015-01-21 19:02:30 +00001561
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001562 // Also remove the value defined in subranges.
Matthias Braun311730a2015-01-21 19:02:30 +00001563 for (LiveInterval::SubRange &S : LI.subranges()) {
1564 if (VNInfo *SVNI = S.getVNInfoAt(Pos))
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001565 if (SVNI->def.getBaseIndex() == Pos.getBaseIndex())
1566 S.removeValNo(SVNI);
Matthias Braun311730a2015-01-21 19:02:30 +00001567 }
1568 LI.removeEmptySubRanges();
1569}
Matthias Braund3dd1352015-09-22 03:44:41 +00001570
1571void LiveIntervals::splitSeparateComponents(LiveInterval &LI,
1572 SmallVectorImpl<LiveInterval*> &SplitLIs) {
1573 ConnectedVNInfoEqClasses ConEQ(*this);
Matthias Braunbf47f632016-01-08 01:16:35 +00001574 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braund3dd1352015-09-22 03:44:41 +00001575 if (NumComp <= 1)
1576 return;
1577 DEBUG(dbgs() << " Split " << NumComp << " components: " << LI << '\n');
1578 unsigned Reg = LI.reg;
1579 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg);
1580 for (unsigned I = 1; I < NumComp; ++I) {
1581 unsigned NewVReg = MRI->createVirtualRegister(RegClass);
1582 LiveInterval &NewLI = createEmptyInterval(NewVReg);
1583 SplitLIs.push_back(&NewLI);
1584 }
1585 ConEQ.Distribute(LI, SplitLIs.data(), *MRI);
1586}
Matthias Braun3907fde2016-01-20 00:23:21 +00001587
Matthias Braun71f95642016-05-20 23:14:56 +00001588void LiveIntervals::constructMainRangeFromSubranges(LiveInterval &LI) {
1589 assert(LRCalc && "LRCalc not initialized.");
1590 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
1591 LRCalc->constructMainRangeFromSubranges(LI);
1592}