Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 14 | #include "ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 25 | #define DEBUG_TYPE "asm-printer" |
| 26 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 28 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 29 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 30 | /// |
Jim Grosbach | d74c0e7 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 31 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 32 | static unsigned translateShiftImm(unsigned imm) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 33 | // lsr #32 and asr #32 exist, but should be encoded as a 0. |
| 34 | assert((imm & ~0x1f) == 0 && "Invalid shift encoding"); |
| 35 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 36 | if (imm == 0) |
| 37 | return 32; |
| 38 | return imm; |
| 39 | } |
| 40 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 41 | /// Prints the shift value with an immediate value. |
| 42 | static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 43 | unsigned ShImm, bool UseMarkup) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 44 | if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm)) |
| 45 | return; |
| 46 | O << ", "; |
| 47 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 48 | assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0"); |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 49 | O << getShiftOpcStr(ShOpc); |
| 50 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 51 | if (ShOpc != ARM_AM::rrx) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 52 | O << " "; |
| 53 | if (UseMarkup) |
| 54 | O << "<imm:"; |
| 55 | O << "#" << translateShiftImm(ShImm); |
| 56 | if (UseMarkup) |
| 57 | O << ">"; |
| 58 | } |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 59 | } |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 60 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 61 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII, |
Jim Grosbach | fd93a59 | 2012-03-05 19:33:20 +0000 | [diff] [blame] | 62 | const MCRegisterInfo &MRI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 63 | const MCSubtargetInfo &STI) |
| 64 | : MCInstPrinter(MAI, MII, MRI) { |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 65 | // Initialize the set of available features. |
| 66 | setAvailableFeatures(STI.getFeatureBits()); |
| 67 | } |
| 68 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 69 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 70 | OS << markup("<reg:") << getRegisterName(RegNo) << markup(">"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 71 | } |
Chris Lattner | f20f798 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 72 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 73 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 74 | StringRef Annot, const MCSubtargetInfo &STI) { |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 75 | unsigned Opcode = MI->getOpcode(); |
| 76 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 77 | switch (Opcode) { |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 78 | |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 79 | // Check for HINT instructions w/ canonical names. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 80 | case ARM::HINT: |
| 81 | case ARM::tHINT: |
| 82 | case ARM::t2HINT: |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 83 | switch (MI->getOperand(0).getImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 84 | case 0: |
| 85 | O << "\tnop"; |
| 86 | break; |
| 87 | case 1: |
| 88 | O << "\tyield"; |
| 89 | break; |
| 90 | case 2: |
| 91 | O << "\twfe"; |
| 92 | break; |
| 93 | case 3: |
| 94 | O << "\twfi"; |
| 95 | break; |
| 96 | case 4: |
| 97 | O << "\tsev"; |
| 98 | break; |
Joey Gouly | ad98f16 | 2013-10-01 12:39:11 +0000 | [diff] [blame] | 99 | case 5: |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 100 | if ((getAvailableFeatures() & ARM::HasV8Ops)) { |
Joey Gouly | ad98f16 | 2013-10-01 12:39:11 +0000 | [diff] [blame] | 101 | O << "\tsevl"; |
| 102 | break; |
| 103 | } // Fallthrough for non-v8 |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 104 | default: |
| 105 | // Anything else should just print normally. |
| 106 | printInstruction(MI, O); |
| 107 | printAnnotation(O, Annot); |
| 108 | return; |
| 109 | } |
| 110 | printPredicateOperand(MI, 1, O); |
| 111 | if (Opcode == ARM::t2HINT) |
| 112 | O << ".w"; |
| 113 | printAnnotation(O, Annot); |
| 114 | return; |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 115 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 116 | // Check for MOVs and print canonical forms, instead. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 117 | case ARM::MOVsr: { |
Jim Grosbach | 7a6c37d | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 118 | // FIXME: Thumb variants? |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 119 | const MCOperand &Dst = MI->getOperand(0); |
| 120 | const MCOperand &MO1 = MI->getOperand(1); |
| 121 | const MCOperand &MO2 = MI->getOperand(2); |
| 122 | const MCOperand &MO3 = MI->getOperand(3); |
| 123 | |
| 124 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 125 | printSBitModifierOperand(MI, 6, O); |
| 126 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 127 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 128 | O << '\t'; |
| 129 | printRegName(O, Dst.getReg()); |
| 130 | O << ", "; |
| 131 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 132 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 133 | O << ", "; |
| 134 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 135 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 136 | printAnnotation(O, Annot); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 137 | return; |
| 138 | } |
| 139 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 140 | case ARM::MOVsi: { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 141 | // FIXME: Thumb variants? |
| 142 | const MCOperand &Dst = MI->getOperand(0); |
| 143 | const MCOperand &MO1 = MI->getOperand(1); |
| 144 | const MCOperand &MO2 = MI->getOperand(2); |
| 145 | |
| 146 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 147 | printSBitModifierOperand(MI, 5, O); |
| 148 | printPredicateOperand(MI, 3, O); |
| 149 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 150 | O << '\t'; |
| 151 | printRegName(O, Dst.getReg()); |
| 152 | O << ", "; |
| 153 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 154 | |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 155 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 156 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 157 | return; |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 158 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 159 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 160 | O << ", " << markup("<imm:") << "#" |
| 161 | << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">"); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 162 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 163 | return; |
| 164 | } |
| 165 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 166 | // A8.6.123 PUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 167 | case ARM::STMDB_UPD: |
| 168 | case ARM::t2STMDB_UPD: |
| 169 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 170 | // Should only print PUSH if there are at least two registers in the list. |
| 171 | O << '\t' << "push"; |
| 172 | printPredicateOperand(MI, 2, O); |
| 173 | if (Opcode == ARM::t2STMDB_UPD) |
| 174 | O << ".w"; |
| 175 | O << '\t'; |
| 176 | printRegisterList(MI, 4, O); |
| 177 | printAnnotation(O, Annot); |
| 178 | return; |
| 179 | } else |
| 180 | break; |
| 181 | |
| 182 | case ARM::STR_PRE_IMM: |
| 183 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 184 | MI->getOperand(3).getImm() == -4) { |
| 185 | O << '\t' << "push"; |
| 186 | printPredicateOperand(MI, 4, O); |
| 187 | O << "\t{"; |
| 188 | printRegName(O, MI->getOperand(1).getReg()); |
| 189 | O << "}"; |
| 190 | printAnnotation(O, Annot); |
| 191 | return; |
| 192 | } else |
| 193 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 194 | |
| 195 | // A8.6.122 POP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 196 | case ARM::LDMIA_UPD: |
| 197 | case ARM::t2LDMIA_UPD: |
| 198 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 199 | // Should only print POP if there are at least two registers in the list. |
| 200 | O << '\t' << "pop"; |
| 201 | printPredicateOperand(MI, 2, O); |
| 202 | if (Opcode == ARM::t2LDMIA_UPD) |
| 203 | O << ".w"; |
| 204 | O << '\t'; |
| 205 | printRegisterList(MI, 4, O); |
| 206 | printAnnotation(O, Annot); |
| 207 | return; |
| 208 | } else |
| 209 | break; |
Jim Grosbach | 8ba76c6 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 210 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 211 | case ARM::LDR_POST_IMM: |
| 212 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 213 | MI->getOperand(4).getImm() == 4) { |
| 214 | O << '\t' << "pop"; |
| 215 | printPredicateOperand(MI, 5, O); |
| 216 | O << "\t{"; |
| 217 | printRegName(O, MI->getOperand(0).getReg()); |
| 218 | O << "}"; |
| 219 | printAnnotation(O, Annot); |
| 220 | return; |
| 221 | } else |
| 222 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 223 | |
| 224 | // A8.6.355 VPUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 225 | case ARM::VSTMSDB_UPD: |
| 226 | case ARM::VSTMDDB_UPD: |
| 227 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 228 | O << '\t' << "vpush"; |
| 229 | printPredicateOperand(MI, 2, O); |
| 230 | O << '\t'; |
| 231 | printRegisterList(MI, 4, O); |
| 232 | printAnnotation(O, Annot); |
| 233 | return; |
| 234 | } else |
| 235 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 236 | |
| 237 | // A8.6.354 VPOP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 238 | case ARM::VLDMSIA_UPD: |
| 239 | case ARM::VLDMDIA_UPD: |
| 240 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 241 | O << '\t' << "vpop"; |
| 242 | printPredicateOperand(MI, 2, O); |
| 243 | O << '\t'; |
| 244 | printRegisterList(MI, 4, O); |
| 245 | printAnnotation(O, Annot); |
| 246 | return; |
| 247 | } else |
| 248 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 249 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 250 | case ARM::tLDMIA: { |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 251 | bool Writeback = true; |
| 252 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 253 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 254 | if (MI->getOperand(i).getReg() == BaseReg) |
| 255 | Writeback = false; |
| 256 | } |
| 257 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 258 | O << "\tldm"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 259 | |
| 260 | printPredicateOperand(MI, 1, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 261 | O << '\t'; |
| 262 | printRegName(O, BaseReg); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 263 | if (Writeback) |
| 264 | O << "!"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 265 | O << ", "; |
| 266 | printRegisterList(MI, 3, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 267 | printAnnotation(O, Annot); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 268 | return; |
| 269 | } |
| 270 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 271 | // Combine 2 GPRs from disassember into a GPRPair to match with instr def. |
| 272 | // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, |
| 273 | // a single GPRPair reg operand is used in the .td file to replace the two |
| 274 | // GPRs. However, when decoding them, the two GRPs cannot be automatically |
| 275 | // expressed as a GPRPair, so we have to manually merge them. |
| 276 | // FIXME: We would really like to be able to tablegen'erate this. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 277 | case ARM::LDREXD: |
| 278 | case ARM::STREXD: |
| 279 | case ARM::LDAEXD: |
| 280 | case ARM::STLEXD: { |
| 281 | const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID); |
Joey Gouly | e6d165c | 2013-08-27 17:38:16 +0000 | [diff] [blame] | 282 | bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD; |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 283 | unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg(); |
| 284 | if (MRC.contains(Reg)) { |
| 285 | MCInst NewMI; |
| 286 | MCOperand NewReg; |
| 287 | NewMI.setOpcode(Opcode); |
| 288 | |
| 289 | if (isStore) |
| 290 | NewMI.addOperand(MI->getOperand(0)); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 291 | NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg( |
| 292 | Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID))); |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 293 | NewMI.addOperand(NewReg); |
| 294 | |
| 295 | // Copy the rest operands into NewMI. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 296 | for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i) |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 297 | NewMI.addOperand(MI->getOperand(i)); |
| 298 | printInstruction(&NewMI, O); |
| 299 | return; |
| 300 | } |
Charlie Turner | 4d88ae2 | 2014-12-01 08:33:28 +0000 | [diff] [blame] | 301 | break; |
| 302 | } |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 303 | // B9.3.3 ERET (Thumb) |
| 304 | // For a target that has Virtualization Extensions, ERET is the preferred |
| 305 | // disassembly of SUBS PC, LR, #0 |
Charlie Turner | 7de905c | 2014-12-01 08:39:19 +0000 | [diff] [blame] | 306 | case ARM::t2SUBS_PC_LR: { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 307 | if (MI->getNumOperands() == 3 && MI->getOperand(0).isImm() && |
Charlie Turner | 7de905c | 2014-12-01 08:39:19 +0000 | [diff] [blame] | 308 | MI->getOperand(0).getImm() == 0 && |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 309 | (getAvailableFeatures() & ARM::FeatureVirtualization)) { |
Charlie Turner | 7de905c | 2014-12-01 08:39:19 +0000 | [diff] [blame] | 310 | O << "\teret"; |
| 311 | printPredicateOperand(MI, 1, O); |
| 312 | printAnnotation(O, Annot); |
| 313 | return; |
| 314 | } |
| 315 | break; |
| 316 | } |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 317 | } |
| 318 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 319 | printInstruction(MI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 320 | printAnnotation(O, Annot); |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 321 | } |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 322 | |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 323 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 324 | raw_ostream &O) { |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 325 | const MCOperand &Op = MI->getOperand(OpNo); |
| 326 | if (Op.isReg()) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 327 | unsigned Reg = Op.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 328 | printRegName(O, Reg); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 329 | } else if (Op.isImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 330 | O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">"); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 331 | } else { |
| 332 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 333 | const MCExpr *Expr = Op.getExpr(); |
| 334 | switch (Expr->getKind()) { |
| 335 | case MCExpr::Binary: |
| 336 | O << '#' << *Expr; |
| 337 | break; |
| 338 | case MCExpr::Constant: { |
| 339 | // If a symbolic branch target was added as a constant expression then |
| 340 | // print that address in hex. And only print 32 unsigned bits for the |
| 341 | // address. |
| 342 | const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr); |
| 343 | int64_t TargetAddress; |
| 344 | if (!Constant->EvaluateAsAbsolute(TargetAddress)) { |
| 345 | O << '#' << *Expr; |
| 346 | } else { |
| 347 | O << "0x"; |
| 348 | O.write_hex(static_cast<uint32_t>(TargetAddress)); |
| 349 | } |
| 350 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 351 | } |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 352 | default: |
| 353 | // FIXME: Should we always treat this as if it is a constant literal and |
| 354 | // prefix it with '#'? |
| 355 | O << *Expr; |
| 356 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 357 | } |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 358 | } |
| 359 | } |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 360 | |
Jim Grosbach | 4739f2e | 2012-10-30 01:04:51 +0000 | [diff] [blame] | 361 | void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 362 | raw_ostream &O) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 363 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 364 | if (MO1.isExpr()) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 365 | O << *MO1.getExpr(); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 366 | return; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 367 | } |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 368 | |
| 369 | O << markup("<mem:") << "[pc, "; |
| 370 | |
| 371 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 372 | bool isSub = OffImm < 0; |
| 373 | |
| 374 | // Special value for #-0. All others are normal. |
| 375 | if (OffImm == INT32_MIN) |
| 376 | OffImm = 0; |
| 377 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 378 | O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">"); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 379 | } else { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 380 | O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">"); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 381 | } |
| 382 | O << "]" << markup(">"); |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 383 | } |
| 384 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 385 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 386 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 387 | // REG 0 0 - e.g. R5 |
| 388 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 389 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 390 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 391 | raw_ostream &O) { |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 392 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 393 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
| 394 | const MCOperand &MO3 = MI->getOperand(OpNum + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 395 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 396 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 397 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 398 | // Print the shift opc. |
Bob Wilson | 97886d5 | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 399 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 400 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 401 | if (ShOpc == ARM_AM::rrx) |
| 402 | return; |
Jim Grosbach | 20cb505 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 403 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 404 | O << ' '; |
| 405 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 406 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 407 | } |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 408 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 409 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 410 | raw_ostream &O) { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 411 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 412 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 413 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 414 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 415 | |
| 416 | // Print the shift opc. |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 417 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 418 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 421 | //===--------------------------------------------------------------------===// |
| 422 | // Addressing Mode #2 |
| 423 | //===--------------------------------------------------------------------===// |
| 424 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 425 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 426 | raw_ostream &O) { |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 427 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 428 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 429 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 430 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 431 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 432 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 433 | |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 434 | if (!MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 435 | if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0. |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 436 | O << ", " << markup("<imm:") << "#" |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 437 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 438 | << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 439 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 440 | O << "]" << markup(">"); |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 441 | return; |
| 442 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 443 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 444 | O << ", "; |
| 445 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())); |
| 446 | printRegName(O, MO2.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 447 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 448 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 449 | ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 450 | O << "]" << markup(">"); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 451 | } |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 452 | |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 453 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 454 | raw_ostream &O) { |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 455 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 456 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 457 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 458 | printRegName(O, MO1.getReg()); |
| 459 | O << ", "; |
| 460 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 461 | O << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 462 | } |
| 463 | |
| 464 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 465 | raw_ostream &O) { |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 466 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 467 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 468 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 469 | printRegName(O, MO1.getReg()); |
| 470 | O << ", "; |
| 471 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 472 | O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 473 | } |
| 474 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 475 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 476 | raw_ostream &O) { |
| 477 | const MCOperand &MO1 = MI->getOperand(Op); |
| 478 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 479 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 480 | printOperand(MI, Op, O); |
| 481 | return; |
| 482 | } |
| 483 | |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 484 | #ifndef NDEBUG |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 485 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 486 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 487 | assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op"); |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 488 | #endif |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 489 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 490 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 491 | } |
| 492 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 493 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 494 | unsigned OpNum, |
| 495 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 496 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 497 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 498 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 499 | if (!MO1.getReg()) { |
| 500 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 501 | O << markup("<imm:") << '#' |
| 502 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 503 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 504 | return; |
| 505 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 506 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 507 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())); |
| 508 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 509 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 510 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 511 | ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 512 | } |
| 513 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 514 | //===--------------------------------------------------------------------===// |
| 515 | // Addressing Mode #3 |
| 516 | //===--------------------------------------------------------------------===// |
| 517 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 518 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 519 | raw_ostream &O, |
| 520 | bool AlwaysPrintImm0) { |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 521 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 522 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 523 | const MCOperand &MO3 = MI->getOperand(Op + 2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 524 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 525 | O << markup("<mem:") << '['; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 526 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 527 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 528 | if (MO2.getReg()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 529 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 530 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 531 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 532 | return; |
| 533 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 534 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 535 | // If the op is sub we have to print the immediate even if it is 0 |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 536 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 537 | ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm()); |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 538 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 539 | if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 540 | O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 541 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 542 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 543 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 544 | } |
| 545 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 546 | template <bool AlwaysPrintImm0> |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 547 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 548 | raw_ostream &O) { |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 549 | const MCOperand &MO1 = MI->getOperand(Op); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 550 | if (!MO1.isReg()) { // For label symbolic references. |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 551 | printOperand(MI, Op, O); |
| 552 | return; |
| 553 | } |
| 554 | |
NAKAMURA Takumi | c62436c | 2014-10-06 23:48:04 +0000 | [diff] [blame] | 555 | assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) != |
| 556 | ARMII::IndexModePost && |
Tim Northover | ea964f5 | 2014-10-06 17:26:36 +0000 | [diff] [blame] | 557 | "unexpected idxmode"); |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 558 | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 559 | } |
| 560 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 561 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 562 | unsigned OpNum, |
| 563 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 564 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 565 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 566 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 567 | if (MO1.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 568 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())); |
| 569 | printRegName(O, MO1.getReg()); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 570 | return; |
| 571 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 572 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 573 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 574 | O << markup("<imm:") << '#' |
| 575 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 576 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 579 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 580 | raw_ostream &O) { |
| 581 | const MCOperand &MO = MI->getOperand(OpNum); |
| 582 | unsigned Imm = MO.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 583 | O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 584 | << markup(">"); |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 585 | } |
| 586 | |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 587 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
| 588 | raw_ostream &O) { |
| 589 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 590 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 591 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 592 | O << (MO2.getImm() ? "" : "-"); |
| 593 | printRegName(O, MO1.getReg()); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 594 | } |
| 595 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 596 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum, |
| 597 | raw_ostream &O) { |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 598 | const MCOperand &MO = MI->getOperand(OpNum); |
| 599 | unsigned Imm = MO.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 600 | O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 601 | << markup(">"); |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 602 | } |
| 603 | |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 604 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 605 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 606 | ARM_AM::AMSubMode Mode = |
| 607 | ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm()); |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 608 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 609 | } |
| 610 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 611 | template <bool AlwaysPrintImm0> |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 612 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 613 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 614 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 615 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 616 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 617 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 618 | printOperand(MI, OpNum, O); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 619 | return; |
| 620 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 621 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 622 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 623 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 624 | |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 625 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
Andrew Kaylor | 51fcf0f | 2015-03-25 21:33:24 +0000 | [diff] [blame] | 626 | ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm()); |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 627 | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 628 | O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op) |
| 629 | << ImmOffs * 4 << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 630 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 631 | O << "]" << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 634 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 635 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 636 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 637 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 638 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 639 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 640 | printRegName(O, MO1.getReg()); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 641 | if (MO2.getImm()) { |
Kristof Beyls | 0ba797e | 2013-02-22 10:01:33 +0000 | [diff] [blame] | 642 | O << ":" << (MO2.getImm() << 3); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 643 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 644 | O << "]" << markup(">"); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 645 | } |
| 646 | |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 647 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 648 | raw_ostream &O) { |
| 649 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 650 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 651 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 652 | O << "]" << markup(">"); |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 653 | } |
| 654 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 655 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 656 | unsigned OpNum, |
| 657 | raw_ostream &O) { |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 658 | const MCOperand &MO = MI->getOperand(OpNum); |
| 659 | if (MO.getReg() == 0) |
| 660 | O << "!"; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 661 | else { |
| 662 | O << ", "; |
| 663 | printRegName(O, MO.getReg()); |
| 664 | } |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 665 | } |
| 666 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 667 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 668 | unsigned OpNum, |
| 669 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 670 | const MCOperand &MO = MI->getOperand(OpNum); |
| 671 | uint32_t v = ~MO.getImm(); |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 672 | int32_t lsb = countTrailingZeros(v); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 673 | int32_t width = (32 - countLeadingZeros(v)) - lsb; |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 674 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 675 | O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:") |
| 676 | << '#' << width << markup(">"); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 677 | } |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 678 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 679 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 680 | raw_ostream &O) { |
| 681 | unsigned val = MI->getOperand(OpNum).getImm(); |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 682 | O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops)); |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 683 | } |
| 684 | |
Amaury de la Vieuville | 43cb13a | 2013-06-10 14:17:08 +0000 | [diff] [blame] | 685 | void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum, |
| 686 | raw_ostream &O) { |
| 687 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 688 | O << ARM_ISB::InstSyncBOptToString(val); |
| 689 | } |
| 690 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 691 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 692 | raw_ostream &O) { |
| 693 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 694 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 695 | unsigned Amt = ShiftOp & 0x1f; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 696 | if (isASR) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 697 | O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 698 | << markup(">"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 699 | } else if (Amt) { |
| 700 | O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 701 | } |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 702 | } |
| 703 | |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 704 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 705 | raw_ostream &O) { |
| 706 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 707 | if (Imm == 0) |
| 708 | return; |
| 709 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 710 | O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 711 | } |
| 712 | |
| 713 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 714 | raw_ostream &O) { |
| 715 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 716 | // A shift amount of 32 is encoded as 0. |
| 717 | if (Imm == 0) |
| 718 | Imm = 32; |
| 719 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 720 | O << ", asr " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 721 | } |
| 722 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 723 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 724 | raw_ostream &O) { |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 725 | O << "{"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 726 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 727 | if (i != OpNum) |
| 728 | O << ", "; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 729 | printRegName(O, MI->getOperand(i).getReg()); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 730 | } |
| 731 | O << "}"; |
| 732 | } |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 733 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 734 | void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum, |
| 735 | raw_ostream &O) { |
| 736 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 737 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0)); |
| 738 | O << ", "; |
| 739 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1)); |
| 740 | } |
| 741 | |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 742 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 743 | raw_ostream &O) { |
| 744 | const MCOperand &Op = MI->getOperand(OpNum); |
| 745 | if (Op.getImm()) |
| 746 | O << "be"; |
| 747 | else |
| 748 | O << "le"; |
| 749 | } |
| 750 | |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 751 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 752 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 753 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 754 | O << ARM_PROC::IModToString(Op.getImm()); |
| 755 | } |
| 756 | |
| 757 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 758 | raw_ostream &O) { |
| 759 | const MCOperand &Op = MI->getOperand(OpNum); |
| 760 | unsigned IFlags = Op.getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 761 | for (int i = 2; i >= 0; --i) |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 762 | if (IFlags & (1 << i)) |
| 763 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 10c5b12 | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 764 | |
| 765 | if (IFlags == 0) |
| 766 | O << "none"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 767 | } |
| 768 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 769 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 770 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 771 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 772 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 773 | unsigned Mask = Op.getImm() & 0xf; |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 774 | uint64_t FeatureBits = getAvailableFeatures(); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 775 | |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 776 | if (FeatureBits & ARM::FeatureMClass) { |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 777 | unsigned SYSm = Op.getImm(); |
| 778 | unsigned Opcode = MI->getOpcode(); |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 779 | |
| 780 | // For writes, handle extended mask bits if the DSP extension is present. |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 781 | if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::FeatureDSPThumb2)) { |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 782 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 783 | case 0x400: |
| 784 | O << "apsr_g"; |
| 785 | return; |
| 786 | case 0xc00: |
| 787 | O << "apsr_nzcvqg"; |
| 788 | return; |
| 789 | case 0x401: |
| 790 | O << "iapsr_g"; |
| 791 | return; |
| 792 | case 0xc01: |
| 793 | O << "iapsr_nzcvqg"; |
| 794 | return; |
| 795 | case 0x402: |
| 796 | O << "eapsr_g"; |
| 797 | return; |
| 798 | case 0xc02: |
| 799 | O << "eapsr_nzcvqg"; |
| 800 | return; |
| 801 | case 0x403: |
| 802 | O << "xpsr_g"; |
| 803 | return; |
| 804 | case 0xc03: |
| 805 | O << "xpsr_nzcvqg"; |
| 806 | return; |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 807 | } |
| 808 | } |
| 809 | |
| 810 | // Handle the basic 8-bit mask. |
| 811 | SYSm &= 0xff; |
| 812 | |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 813 | if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::HasV7Ops)) { |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 814 | // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an |
| 815 | // alias for MSR APSR_nzcvq. |
| 816 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 817 | case 0: |
| 818 | O << "apsr_nzcvq"; |
| 819 | return; |
| 820 | case 1: |
| 821 | O << "iapsr_nzcvq"; |
| 822 | return; |
| 823 | case 2: |
| 824 | O << "eapsr_nzcvq"; |
| 825 | return; |
| 826 | case 3: |
| 827 | O << "xpsr_nzcvq"; |
| 828 | return; |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame] | 829 | } |
| 830 | } |
| 831 | |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 832 | switch (SYSm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 833 | default: |
| 834 | llvm_unreachable("Unexpected mask value!"); |
| 835 | case 0: |
| 836 | O << "apsr"; |
| 837 | return; |
| 838 | case 1: |
| 839 | O << "iapsr"; |
| 840 | return; |
| 841 | case 2: |
| 842 | O << "eapsr"; |
| 843 | return; |
| 844 | case 3: |
| 845 | O << "xpsr"; |
| 846 | return; |
| 847 | case 5: |
| 848 | O << "ipsr"; |
| 849 | return; |
| 850 | case 6: |
| 851 | O << "epsr"; |
| 852 | return; |
| 853 | case 7: |
| 854 | O << "iepsr"; |
| 855 | return; |
| 856 | case 8: |
| 857 | O << "msp"; |
| 858 | return; |
| 859 | case 9: |
| 860 | O << "psp"; |
| 861 | return; |
| 862 | case 16: |
| 863 | O << "primask"; |
| 864 | return; |
| 865 | case 17: |
| 866 | O << "basepri"; |
| 867 | return; |
| 868 | case 18: |
| 869 | O << "basepri_max"; |
| 870 | return; |
| 871 | case 19: |
| 872 | O << "faultmask"; |
| 873 | return; |
| 874 | case 20: |
| 875 | O << "control"; |
| 876 | return; |
James Molloy | 21efa7d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 877 | } |
| 878 | } |
| 879 | |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 880 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 881 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 882 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 883 | O << "APSR_"; |
| 884 | switch (Mask) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 885 | default: |
| 886 | llvm_unreachable("Unexpected mask value!"); |
| 887 | case 4: |
| 888 | O << "g"; |
| 889 | return; |
| 890 | case 8: |
| 891 | O << "nzcvq"; |
| 892 | return; |
| 893 | case 12: |
| 894 | O << "nzcvqg"; |
| 895 | return; |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 896 | } |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 897 | } |
| 898 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 899 | if (SpecRegRBit) |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 900 | O << "SPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 901 | else |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 902 | O << "CPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 903 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 904 | if (Mask) { |
| 905 | O << '_'; |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 906 | if (Mask & 8) |
| 907 | O << 'f'; |
| 908 | if (Mask & 4) |
| 909 | O << 's'; |
| 910 | if (Mask & 2) |
| 911 | O << 'x'; |
| 912 | if (Mask & 1) |
| 913 | O << 'c'; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 914 | } |
| 915 | } |
| 916 | |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 917 | void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum, |
| 918 | raw_ostream &O) { |
| 919 | uint32_t Banked = MI->getOperand(OpNum).getImm(); |
| 920 | uint32_t R = (Banked & 0x20) >> 5; |
| 921 | uint32_t SysM = Banked & 0x1f; |
| 922 | |
| 923 | // Nothing much we can do about this, the encodings are specified in B9.2.3 of |
| 924 | // the ARM ARM v7C, and are all over the shop. |
| 925 | if (R) { |
| 926 | O << "SPSR_"; |
| 927 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 928 | switch (SysM) { |
| 929 | case 0x0e: |
| 930 | O << "fiq"; |
| 931 | return; |
| 932 | case 0x10: |
| 933 | O << "irq"; |
| 934 | return; |
| 935 | case 0x12: |
| 936 | O << "svc"; |
| 937 | return; |
| 938 | case 0x14: |
| 939 | O << "abt"; |
| 940 | return; |
| 941 | case 0x16: |
| 942 | O << "und"; |
| 943 | return; |
| 944 | case 0x1c: |
| 945 | O << "mon"; |
| 946 | return; |
| 947 | case 0x1e: |
| 948 | O << "hyp"; |
| 949 | return; |
| 950 | default: |
| 951 | llvm_unreachable("Invalid banked SPSR register"); |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 952 | } |
| 953 | } |
| 954 | |
| 955 | assert(!R && "should have dealt with SPSR regs"); |
| 956 | const char *RegNames[] = { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 957 | "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", |
| 958 | "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", |
| 959 | "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", |
| 960 | "sp_abt", "lr_und", "sp_und", "", "", "", "", |
| 961 | "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"}; |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 962 | const char *Name = RegNames[SysM]; |
| 963 | assert(Name[0] && "invalid banked register operand"); |
| 964 | |
| 965 | O << Name; |
| 966 | } |
| 967 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 968 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 969 | raw_ostream &O) { |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 970 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
Kevin Enderby | f0269b4 | 2012-03-01 22:13:02 +0000 | [diff] [blame] | 971 | // Handle the undefined 15 CC value here for printing so we don't abort(). |
| 972 | if ((unsigned)CC == 15) |
| 973 | O << "<und>"; |
| 974 | else if (CC != ARMCC::AL) |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 975 | O << ARMCondCodeToString(CC); |
| 976 | } |
| 977 | |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 978 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 979 | unsigned OpNum, |
| 980 | raw_ostream &O) { |
Johnny Chen | 0dae1cb | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 981 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 982 | O << ARMCondCodeToString(CC); |
| 983 | } |
| 984 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 985 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 986 | raw_ostream &O) { |
Daniel Dunbar | a470eac | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 987 | if (MI->getOperand(OpNum).getReg()) { |
| 988 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 989 | "Expect ARM CPSR register!"); |
Chris Lattner | 85ab670 | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 990 | O << 's'; |
| 991 | } |
| 992 | } |
| 993 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 994 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 995 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 996 | O << MI->getOperand(OpNum).getImm(); |
| 997 | } |
| 998 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 999 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 1000 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1001 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 1002 | } |
| 1003 | |
| 1004 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 1005 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1006 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 1007 | } |
| 1008 | |
Jim Grosbach | 4839958 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 1009 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
| 1010 | raw_ostream &O) { |
| 1011 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 1012 | } |
| 1013 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1014 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 1015 | raw_ostream &O) { |
Jim Grosbach | 8a5a6a6 | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 1016 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1017 | } |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 1018 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1019 | template <unsigned scale> |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1020 | void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1021 | raw_ostream &O) { |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1022 | const MCOperand &MO = MI->getOperand(OpNum); |
| 1023 | |
| 1024 | if (MO.isExpr()) { |
| 1025 | O << *MO.getExpr(); |
| 1026 | return; |
| 1027 | } |
| 1028 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 1029 | int32_t OffImm = (int32_t)MO.getImm() << scale; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1030 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1031 | O << markup("<imm:"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1032 | if (OffImm == INT32_MIN) |
| 1033 | O << "#-0"; |
| 1034 | else if (OffImm < 0) |
| 1035 | O << "#-" << -OffImm; |
| 1036 | else |
| 1037 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1038 | O << markup(">"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1041 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 1042 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1043 | O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1044 | << markup(">"); |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 1045 | } |
| 1046 | |
| 1047 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
| 1048 | raw_ostream &O) { |
| 1049 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1050 | O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm)) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1051 | << markup(">"); |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 1052 | } |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1053 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1054 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 1055 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1056 | // (3 - the number of trailing zeros) is the number of then / else. |
| 1057 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1058 | unsigned Firstcond = MI->getOperand(OpNum - 1).getImm(); |
Richard Barton | f435b09 | 2012-04-27 08:42:59 +0000 | [diff] [blame] | 1059 | unsigned CondBit0 = Firstcond & 1; |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 1060 | unsigned NumTZ = countTrailingZeros(Mask); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1061 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 1062 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 1063 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 1064 | if (T) |
| 1065 | O << 't'; |
| 1066 | else |
| 1067 | O << 'e'; |
| 1068 | } |
| 1069 | } |
| 1070 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1071 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 1072 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1073 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1074 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1075 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1076 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1077 | printOperand(MI, Op, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1078 | return; |
| 1079 | } |
| 1080 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1081 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1082 | printRegName(O, MO1.getReg()); |
| 1083 | if (unsigned RegNum = MO2.getReg()) { |
| 1084 | O << ", "; |
| 1085 | printRegName(O, RegNum); |
| 1086 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1087 | O << "]" << markup(">"); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
| 1090 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1091 | unsigned Op, raw_ostream &O, |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1092 | unsigned Scale) { |
| 1093 | const MCOperand &MO1 = MI->getOperand(Op); |
| 1094 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 1095 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1096 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1097 | printOperand(MI, Op, O); |
| 1098 | return; |
| 1099 | } |
| 1100 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1101 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1102 | printRegName(O, MO1.getReg()); |
| 1103 | if (unsigned ImmOffs = MO2.getImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1104 | O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1105 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1106 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1107 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1108 | } |
| 1109 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1110 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 1111 | unsigned Op, |
| 1112 | raw_ostream &O) { |
| 1113 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1114 | } |
| 1115 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1116 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 1117 | unsigned Op, |
| 1118 | raw_ostream &O) { |
| 1119 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1120 | } |
| 1121 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1122 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 1123 | unsigned Op, |
| 1124 | raw_ostream &O) { |
| 1125 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1126 | } |
| 1127 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1128 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 1129 | raw_ostream &O) { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1130 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1131 | } |
| 1132 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1133 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 1134 | // register with shift forms. |
| 1135 | // REG 0 0 - e.g. R5 |
| 1136 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1137 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 1138 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1139 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1140 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1141 | |
| 1142 | unsigned Reg = MO1.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1143 | printRegName(O, Reg); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1144 | |
| 1145 | // Print the shift opc. |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1146 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 1147 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1148 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1149 | } |
| 1150 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1151 | template <bool AlwaysPrintImm0> |
Jim Grosbach | e6fe1a0 | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 1152 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 1153 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1154 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1155 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1156 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1157 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1158 | printOperand(MI, OpNum, O); |
| 1159 | return; |
| 1160 | } |
| 1161 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1162 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1163 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1164 | |
Jim Grosbach | 9d2d1f0 | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 1165 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1166 | bool isSub = OffImm < 0; |
| 1167 | // Special value for #-0. All others are normal. |
| 1168 | if (OffImm == INT32_MIN) |
| 1169 | OffImm = 0; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1170 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1171 | O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">"); |
| 1172 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
| 1173 | O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1174 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1175 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1176 | } |
| 1177 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1178 | template <bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1179 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1180 | unsigned OpNum, |
| 1181 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1182 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1183 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1184 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1185 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1186 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1187 | |
| 1188 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1189 | bool isSub = OffImm < 0; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1190 | // Don't print +0. |
Owen Anderson | fe82365 | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 1191 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1192 | OffImm = 0; |
| 1193 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1194 | O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1195 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1196 | O << ", " << markup("<imm:") << "#" << OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1197 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1198 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1199 | } |
| 1200 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1201 | template <bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1202 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1203 | unsigned OpNum, |
| 1204 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1205 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1206 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1207 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1208 | if (!MO1.isReg()) { // For label symbolic references. |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1209 | printOperand(MI, OpNum, O); |
| 1210 | return; |
| 1211 | } |
| 1212 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1213 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1214 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1215 | |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1216 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1217 | bool isSub = OffImm < 0; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1218 | |
| 1219 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1220 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1221 | // Don't print +0. |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1222 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1223 | OffImm = 0; |
| 1224 | if (isSub) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1225 | O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1226 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1227 | O << ", " << markup("<imm:") << "#" << OffImm << markup(">"); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1228 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1229 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1230 | } |
| 1231 | |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1232 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI, |
| 1233 | unsigned OpNum, |
| 1234 | raw_ostream &O) { |
| 1235 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1236 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1237 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1238 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1239 | printRegName(O, MO1.getReg()); |
| 1240 | if (MO2.getImm()) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1241 | O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1242 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1243 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1244 | O << "]" << markup(">"); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1245 | } |
| 1246 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1247 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1248 | unsigned OpNum, |
| 1249 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1250 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1251 | int32_t OffImm = (int32_t)MO1.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1252 | O << ", " << markup("<imm:"); |
Amaury de la Vieuville | 231ca2b | 2013-06-13 16:40:51 +0000 | [diff] [blame] | 1253 | if (OffImm == INT32_MIN) |
| 1254 | O << "#-0"; |
| 1255 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1256 | O << "#-" << -OffImm; |
Owen Anderson | 737beaf | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1257 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1258 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1259 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1260 | } |
| 1261 | |
| 1262 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1263 | unsigned OpNum, |
| 1264 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1265 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1266 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 1267 | |
| 1268 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1269 | |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1270 | O << ", " << markup("<imm:"); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1271 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1272 | O << "#-0"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1273 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1274 | O << "#-" << -OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1275 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1276 | O << "#" << OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1277 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1278 | } |
| 1279 | |
| 1280 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1281 | unsigned OpNum, |
| 1282 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1283 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1284 | const MCOperand &MO2 = MI->getOperand(OpNum + 1); |
| 1285 | const MCOperand &MO3 = MI->getOperand(OpNum + 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1286 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1287 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1288 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1289 | |
| 1290 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1291 | O << ", "; |
| 1292 | printRegName(O, MO2.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1293 | |
| 1294 | unsigned ShAmt = MO3.getImm(); |
| 1295 | if (ShAmt) { |
| 1296 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1297 | O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1298 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1299 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1300 | } |
| 1301 | |
Jim Grosbach | efc761a | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1302 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
| 1303 | raw_ostream &O) { |
Bill Wendling | 5a13d4f | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 1304 | const MCOperand &MO = MI->getOperand(OpNum); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1305 | O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm()) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1306 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1307 | } |
| 1308 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1309 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 1310 | raw_ostream &O) { |
Bob Wilson | c1c6f47 | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 1311 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 1312 | unsigned EltBits; |
| 1313 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1314 | O << markup("<imm:") << "#0x"; |
Benjamin Kramer | 69d57cf | 2011-11-07 21:00:59 +0000 | [diff] [blame] | 1315 | O.write_hex(Val); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1316 | O << markup(">"); |
Johnny Chen | b90b6f1 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 1317 | } |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1318 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 1319 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 1320 | raw_ostream &O) { |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1321 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1322 | O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">"); |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1323 | } |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1324 | |
| 1325 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 1326 | raw_ostream &O) { |
| 1327 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 1328 | if (Imm == 0) |
| 1329 | return; |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1330 | O << ", ror " << markup("<imm:") << "#"; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1331 | switch (Imm) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1332 | default: |
| 1333 | assert(0 && "illegal ror immediate!"); |
| 1334 | case 1: |
| 1335 | O << "8"; |
| 1336 | break; |
| 1337 | case 2: |
| 1338 | O << "16"; |
| 1339 | break; |
| 1340 | case 3: |
| 1341 | O << "24"; |
| 1342 | break; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1343 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1344 | O << markup(">"); |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1345 | } |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1346 | |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1347 | void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum, |
| 1348 | raw_ostream &O) { |
| 1349 | MCOperand Op = MI->getOperand(OpNum); |
| 1350 | |
| 1351 | // Support for fixups (MCFixup) |
| 1352 | if (Op.isExpr()) |
| 1353 | return printOperand(MI, OpNum, O); |
| 1354 | |
| 1355 | unsigned Bits = Op.getImm() & 0xFF; |
| 1356 | unsigned Rot = (Op.getImm() & 0xF00) >> 7; |
| 1357 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1358 | bool PrintUnsigned = false; |
| 1359 | switch (MI->getOpcode()) { |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1360 | case ARM::MOVi: |
| 1361 | // Movs to PC should be treated unsigned |
| 1362 | PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC); |
| 1363 | break; |
| 1364 | case ARM::MSRi: |
| 1365 | // Movs to special registers should be treated unsigned |
| 1366 | PrintUnsigned = true; |
| 1367 | break; |
| 1368 | } |
| 1369 | |
| 1370 | int32_t Rotated = ARM_AM::rotr32(Bits, Rot); |
| 1371 | if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) { |
| 1372 | // #rot has the least possible value |
| 1373 | O << "#" << markup("<imm:"); |
| 1374 | if (PrintUnsigned) |
| 1375 | O << static_cast<uint32_t>(Rotated); |
| 1376 | else |
| 1377 | O << Rotated; |
| 1378 | O << markup(">"); |
| 1379 | return; |
| 1380 | } |
| 1381 | |
| 1382 | // Explicit #bits, #rot implied |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1383 | O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:") |
| 1384 | << Rot << markup(">"); |
Asiri Rathnayake | a0199b9 | 2014-12-02 10:53:20 +0000 | [diff] [blame] | 1385 | } |
| 1386 | |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1387 | void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum, |
| 1388 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1389 | O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm() |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1390 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1391 | } |
| 1392 | |
| 1393 | void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum, |
| 1394 | raw_ostream &O) { |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1395 | O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm() |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1396 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1397 | } |
| 1398 | |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1399 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
| 1400 | raw_ostream &O) { |
| 1401 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 1402 | } |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1403 | |
| 1404 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
| 1405 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1406 | O << "{"; |
| 1407 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1408 | O << "}"; |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1409 | } |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1410 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1411 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1412 | raw_ostream &O) { |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1413 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1414 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1415 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1416 | O << "{"; |
| 1417 | printRegName(O, Reg0); |
| 1418 | O << ", "; |
| 1419 | printRegName(O, Reg1); |
| 1420 | O << "}"; |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1421 | } |
| 1422 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1423 | void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1424 | raw_ostream &O) { |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1425 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1426 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1427 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1428 | O << "{"; |
| 1429 | printRegName(O, Reg0); |
| 1430 | O << ", "; |
| 1431 | printRegName(O, Reg1); |
| 1432 | O << "}"; |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1433 | } |
| 1434 | |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1435 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
| 1436 | raw_ostream &O) { |
| 1437 | // Normally, it's not safe to use register enum values directly with |
| 1438 | // addition to get the next register, but for VFP registers, the |
| 1439 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1440 | O << "{"; |
| 1441 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1442 | O << ", "; |
| 1443 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1444 | O << ", "; |
| 1445 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1446 | O << "}"; |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1447 | } |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1448 | |
| 1449 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
| 1450 | raw_ostream &O) { |
| 1451 | // Normally, it's not safe to use register enum values directly with |
| 1452 | // addition to get the next register, but for VFP registers, the |
| 1453 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1454 | O << "{"; |
| 1455 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1456 | O << ", "; |
| 1457 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1458 | O << ", "; |
| 1459 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1460 | O << ", "; |
| 1461 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1462 | O << "}"; |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1463 | } |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1464 | |
| 1465 | void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI, |
| 1466 | unsigned OpNum, |
| 1467 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1468 | O << "{"; |
| 1469 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1470 | O << "[]}"; |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1471 | } |
| 1472 | |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1473 | void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI, |
| 1474 | unsigned OpNum, |
| 1475 | raw_ostream &O) { |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1476 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1477 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1478 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1479 | O << "{"; |
| 1480 | printRegName(O, Reg0); |
| 1481 | O << "[], "; |
| 1482 | printRegName(O, Reg1); |
| 1483 | O << "[]}"; |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1484 | } |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1485 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1486 | void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI, |
| 1487 | unsigned OpNum, |
| 1488 | raw_ostream &O) { |
| 1489 | // Normally, it's not safe to use register enum values directly with |
| 1490 | // addition to get the next register, but for VFP registers, the |
| 1491 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1492 | O << "{"; |
| 1493 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1494 | O << "[], "; |
| 1495 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1496 | O << "[], "; |
| 1497 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1498 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1499 | } |
| 1500 | |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1501 | void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI, |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1502 | unsigned OpNum, |
| 1503 | raw_ostream &O) { |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1504 | // Normally, it's not safe to use register enum values directly with |
| 1505 | // addition to get the next register, but for VFP registers, the |
| 1506 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1507 | O << "{"; |
| 1508 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1509 | O << "[], "; |
| 1510 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1511 | O << "[], "; |
| 1512 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1513 | O << "[], "; |
| 1514 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1515 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1516 | } |
| 1517 | |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1518 | void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI, |
| 1519 | unsigned OpNum, |
| 1520 | raw_ostream &O) { |
Jim Grosbach | ed428bc | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1521 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1522 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1523 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1524 | O << "{"; |
| 1525 | printRegName(O, Reg0); |
| 1526 | O << "[], "; |
| 1527 | printRegName(O, Reg1); |
| 1528 | O << "[]}"; |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1529 | } |
| 1530 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1531 | void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI, |
| 1532 | unsigned OpNum, |
| 1533 | raw_ostream &O) { |
| 1534 | // Normally, it's not safe to use register enum values directly with |
| 1535 | // addition to get the next register, but for VFP registers, the |
| 1536 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1537 | O << "{"; |
| 1538 | printRegName(O, MI->getOperand(OpNum).getReg()); |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1539 | O << "[], "; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1540 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1541 | O << "[], "; |
| 1542 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1543 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1544 | } |
| 1545 | |
| 1546 | void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI, |
| 1547 | unsigned OpNum, |
| 1548 | raw_ostream &O) { |
| 1549 | // Normally, it's not safe to use register enum values directly with |
| 1550 | // addition to get the next register, but for VFP registers, the |
| 1551 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1552 | O << "{"; |
| 1553 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1554 | O << "[], "; |
| 1555 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1556 | O << "[], "; |
| 1557 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1558 | O << "[], "; |
| 1559 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1560 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1561 | } |
| 1562 | |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1563 | void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI, |
| 1564 | unsigned OpNum, |
| 1565 | raw_ostream &O) { |
| 1566 | // Normally, it's not safe to use register enum values directly with |
| 1567 | // addition to get the next register, but for VFP registers, the |
| 1568 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1569 | O << "{"; |
| 1570 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1571 | O << ", "; |
| 1572 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1573 | O << ", "; |
| 1574 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1575 | O << "}"; |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1576 | } |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1577 | |
Akira Hatanaka | cfa1f61 | 2015-03-27 23:24:22 +0000 | [diff] [blame^] | 1578 | void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum, |
| 1579 | raw_ostream &O) { |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1580 | // Normally, it's not safe to use register enum values directly with |
| 1581 | // addition to get the next register, but for VFP registers, the |
| 1582 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1583 | O << "{"; |
| 1584 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1585 | O << ", "; |
| 1586 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1587 | O << ", "; |
| 1588 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1589 | O << ", "; |
| 1590 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1591 | O << "}"; |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1592 | } |