blob: c990dbfcd3149ebd2e1d959554cedf7dc17c8429 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000023using namespace llvm;
24
Chandler Carruth84e68b22014-04-22 02:41:26 +000025#define DEBUG_TYPE "asm-printer"
26
Chris Lattnera2907782009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000028
Owen Andersone33c95d2011-08-11 18:41:59 +000029/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
30///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000031/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000032static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000033 // lsr #32 and asr #32 exist, but should be encoded as a 0.
34 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
35
Owen Andersone33c95d2011-08-11 18:41:59 +000036 if (imm == 0)
37 return 32;
38 return imm;
39}
40
Tim Northover0c97e762012-09-22 11:18:12 +000041/// Prints the shift value with an immediate value.
42static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000043 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000044 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
45 return;
46 O << ", ";
47
Akira Hatanakacfa1f612015-03-27 23:24:22 +000048 assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
Tim Northover0c97e762012-09-22 11:18:12 +000049 O << getShiftOpcStr(ShOpc);
50
Kevin Enderbydccdac62012-10-23 22:52:52 +000051 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000052 O << " ";
53 if (UseMarkup)
54 O << "<imm:";
55 O << "#" << translateShiftImm(ShImm);
56 if (UseMarkup)
57 O << ">";
58 }
Tim Northover0c97e762012-09-22 11:18:12 +000059}
James Molloy4c493e82011-09-07 17:24:38 +000060
Akira Hatanakacfa1f612015-03-27 23:24:22 +000061ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000063 const MCSubtargetInfo &STI)
64 : MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000070 OS << markup("<reg:") << getRegisterName(RegNo) << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000071}
Chris Lattnerf20f7982010-10-28 21:37:33 +000072
Owen Andersona0c3b972011-09-15 23:38:46 +000073void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000074 StringRef Annot, const MCSubtargetInfo &STI) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000075 unsigned Opcode = MI->getOpcode();
76
Akira Hatanakacfa1f612015-03-27 23:24:22 +000077 switch (Opcode) {
Richard Bartona661b442013-10-18 14:41:50 +000078
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000080 case ARM::HINT:
81 case ARM::tHINT:
82 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000083 switch (MI->getOperand(0).getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000084 case 0:
85 O << "\tnop";
86 break;
87 case 1:
88 O << "\tyield";
89 break;
90 case 2:
91 O << "\twfe";
92 break;
93 case 3:
94 O << "\twfi";
95 break;
96 case 4:
97 O << "\tsev";
98 break;
Joey Goulyad98f162013-10-01 12:39:11 +000099 case 5:
Michael Kuperstein29704e72015-03-24 12:56:59 +0000100 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
Joey Goulyad98f162013-10-01 12:39:11 +0000101 O << "\tsevl";
102 break;
103 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +0000104 default:
105 // Anything else should just print normally.
106 printInstruction(MI, O);
107 printAnnotation(O, Annot);
108 return;
109 }
110 printPredicateOperand(MI, 1, O);
111 if (Opcode == ARM::t2HINT)
112 O << ".w";
113 printAnnotation(O, Annot);
114 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000115
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000117 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000118 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000119 const MCOperand &Dst = MI->getOperand(0);
120 const MCOperand &MO1 = MI->getOperand(1);
121 const MCOperand &MO2 = MI->getOperand(2);
122 const MCOperand &MO3 = MI->getOperand(3);
123
124 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000125 printSBitModifierOperand(MI, 6, O);
126 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000127
Kevin Enderby62183c42012-10-22 22:31:46 +0000128 O << '\t';
129 printRegName(O, Dst.getReg());
130 O << ", ";
131 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000132
Kevin Enderby62183c42012-10-22 22:31:46 +0000133 O << ", ";
134 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000135 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000136 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000137 return;
138 }
139
Richard Bartona661b442013-10-18 14:41:50 +0000140 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000141 // FIXME: Thumb variants?
142 const MCOperand &Dst = MI->getOperand(0);
143 const MCOperand &MO1 = MI->getOperand(1);
144 const MCOperand &MO2 = MI->getOperand(2);
145
146 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
147 printSBitModifierOperand(MI, 5, O);
148 printPredicateOperand(MI, 3, O);
149
Kevin Enderby62183c42012-10-22 22:31:46 +0000150 O << '\t';
151 printRegName(O, Dst.getReg());
152 O << ", ";
153 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000154
Owen Andersond1814792011-09-15 18:36:29 +0000155 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000156 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000157 return;
Owen Andersond1814792011-09-15 18:36:29 +0000158 }
Owen Anderson04912702011-07-21 23:38:37 +0000159
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000160 O << ", " << markup("<imm:") << "#"
161 << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000162 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000163 return;
164 }
165
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000167 case ARM::STMDB_UPD:
168 case ARM::t2STMDB_UPD:
169 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
170 // Should only print PUSH if there are at least two registers in the list.
171 O << '\t' << "push";
172 printPredicateOperand(MI, 2, O);
173 if (Opcode == ARM::t2STMDB_UPD)
174 O << ".w";
175 O << '\t';
176 printRegisterList(MI, 4, O);
177 printAnnotation(O, Annot);
178 return;
179 } else
180 break;
181
182 case ARM::STR_PRE_IMM:
183 if (MI->getOperand(2).getReg() == ARM::SP &&
184 MI->getOperand(3).getImm() == -4) {
185 O << '\t' << "push";
186 printPredicateOperand(MI, 4, O);
187 O << "\t{";
188 printRegName(O, MI->getOperand(1).getReg());
189 O << "}";
190 printAnnotation(O, Annot);
191 return;
192 } else
193 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000194
195 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000196 case ARM::LDMIA_UPD:
197 case ARM::t2LDMIA_UPD:
198 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
199 // Should only print POP if there are at least two registers in the list.
200 O << '\t' << "pop";
201 printPredicateOperand(MI, 2, O);
202 if (Opcode == ARM::t2LDMIA_UPD)
203 O << ".w";
204 O << '\t';
205 printRegisterList(MI, 4, O);
206 printAnnotation(O, Annot);
207 return;
208 } else
209 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000210
Richard Bartona661b442013-10-18 14:41:50 +0000211 case ARM::LDR_POST_IMM:
212 if (MI->getOperand(2).getReg() == ARM::SP &&
213 MI->getOperand(4).getImm() == 4) {
214 O << '\t' << "pop";
215 printPredicateOperand(MI, 5, O);
216 O << "\t{";
217 printRegName(O, MI->getOperand(0).getReg());
218 O << "}";
219 printAnnotation(O, Annot);
220 return;
221 } else
222 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000223
224 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000225 case ARM::VSTMSDB_UPD:
226 case ARM::VSTMDDB_UPD:
227 if (MI->getOperand(0).getReg() == ARM::SP) {
228 O << '\t' << "vpush";
229 printPredicateOperand(MI, 2, O);
230 O << '\t';
231 printRegisterList(MI, 4, O);
232 printAnnotation(O, Annot);
233 return;
234 } else
235 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000236
237 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000238 case ARM::VLDMSIA_UPD:
239 case ARM::VLDMDIA_UPD:
240 if (MI->getOperand(0).getReg() == ARM::SP) {
241 O << '\t' << "vpop";
242 printPredicateOperand(MI, 2, O);
243 O << '\t';
244 printRegisterList(MI, 4, O);
245 printAnnotation(O, Annot);
246 return;
247 } else
248 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000249
Richard Bartona661b442013-10-18 14:41:50 +0000250 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000251 bool Writeback = true;
252 unsigned BaseReg = MI->getOperand(0).getReg();
253 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
254 if (MI->getOperand(i).getReg() == BaseReg)
255 Writeback = false;
256 }
257
Jim Grosbache364ad52011-08-23 17:41:15 +0000258 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000259
260 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000261 O << '\t';
262 printRegName(O, BaseReg);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000263 if (Writeback)
264 O << "!";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000265 O << ", ";
266 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000267 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000268 return;
269 }
270
Weiming Zhao8f56f882012-11-16 21:55:34 +0000271 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
272 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
273 // a single GPRPair reg operand is used in the .td file to replace the two
274 // GPRs. However, when decoding them, the two GRPs cannot be automatically
275 // expressed as a GPRPair, so we have to manually merge them.
276 // FIXME: We would really like to be able to tablegen'erate this.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000277 case ARM::LDREXD:
278 case ARM::STREXD:
279 case ARM::LDAEXD:
280 case ARM::STLEXD: {
281 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000282 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000283 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
284 if (MRC.contains(Reg)) {
285 MCInst NewMI;
286 MCOperand NewReg;
287 NewMI.setOpcode(Opcode);
288
289 if (isStore)
290 NewMI.addOperand(MI->getOperand(0));
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000291 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(
292 Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
Weiming Zhao8f56f882012-11-16 21:55:34 +0000293 NewMI.addOperand(NewReg);
294
295 // Copy the rest operands into NewMI.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000296 for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
Weiming Zhao8f56f882012-11-16 21:55:34 +0000297 NewMI.addOperand(MI->getOperand(i));
298 printInstruction(&NewMI, O);
299 return;
300 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000301 break;
302 }
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000303 // B9.3.3 ERET (Thumb)
304 // For a target that has Virtualization Extensions, ERET is the preferred
305 // disassembly of SUBS PC, LR, #0
Charlie Turner7de905c2014-12-01 08:39:19 +0000306 case ARM::t2SUBS_PC_LR: {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000307 if (MI->getNumOperands() == 3 && MI->getOperand(0).isImm() &&
Charlie Turner7de905c2014-12-01 08:39:19 +0000308 MI->getOperand(0).getImm() == 0 &&
Michael Kuperstein29704e72015-03-24 12:56:59 +0000309 (getAvailableFeatures() & ARM::FeatureVirtualization)) {
Charlie Turner7de905c2014-12-01 08:39:19 +0000310 O << "\teret";
311 printPredicateOperand(MI, 1, O);
312 printAnnotation(O, Annot);
313 return;
314 }
315 break;
316 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000317 }
318
Chris Lattner76c564b2010-04-04 04:47:45 +0000319 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000320 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000321}
Chris Lattnera2907782009-10-19 19:56:26 +0000322
Chris Lattner93e3ef62009-10-19 20:59:55 +0000323void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000324 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000325 const MCOperand &Op = MI->getOperand(OpNo);
326 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000327 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000328 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000329 } else if (Op.isImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000330 O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000331 } else {
332 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000333 const MCExpr *Expr = Op.getExpr();
334 switch (Expr->getKind()) {
335 case MCExpr::Binary:
336 O << '#' << *Expr;
337 break;
338 case MCExpr::Constant: {
339 // If a symbolic branch target was added as a constant expression then
340 // print that address in hex. And only print 32 unsigned bits for the
341 // address.
342 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
343 int64_t TargetAddress;
344 if (!Constant->EvaluateAsAbsolute(TargetAddress)) {
345 O << '#' << *Expr;
346 } else {
347 O << "0x";
348 O.write_hex(static_cast<uint32_t>(TargetAddress));
349 }
350 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000351 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000352 default:
353 // FIXME: Should we always treat this as if it is a constant literal and
354 // prefix it with '#'?
355 O << *Expr;
356 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000357 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000358 }
359}
Chris Lattner89d47202009-10-19 21:21:39 +0000360
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000361void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
362 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000363 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000364 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000365 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000366 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000367 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000368
369 O << markup("<mem:") << "[pc, ";
370
371 int32_t OffImm = (int32_t)MO1.getImm();
372 bool isSub = OffImm < 0;
373
374 // Special value for #-0. All others are normal.
375 if (OffImm == INT32_MIN)
376 OffImm = 0;
377 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000378 O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000379 } else {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000380 O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000381 }
382 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000383}
384
Chris Lattner2f69ed82009-10-20 00:40:56 +0000385// so_reg is a 4-operand unit corresponding to register forms of the A5.1
386// "Addressing Mode 1 - Data-processing operands" forms. This includes:
387// REG 0 0 - e.g. R5
388// REG REG 0,SH_OPC - e.g. R5, ROR R3
389// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000390void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000391 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000392 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000393 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
394 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000395
Kevin Enderby62183c42012-10-22 22:31:46 +0000396 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000397
Chris Lattner2f69ed82009-10-20 00:40:56 +0000398 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000399 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
400 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000401 if (ShOpc == ARM_AM::rrx)
402 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000403
Kevin Enderby62183c42012-10-22 22:31:46 +0000404 O << ' ';
405 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000406 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000407}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000408
Owen Anderson04912702011-07-21 23:38:37 +0000409void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000410 raw_ostream &O) {
Owen Anderson04912702011-07-21 23:38:37 +0000411 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000412 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Owen Anderson04912702011-07-21 23:38:37 +0000413
Kevin Enderby62183c42012-10-22 22:31:46 +0000414 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000415
416 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000417 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000418 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000419}
420
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000421//===--------------------------------------------------------------------===//
422// Addressing Mode #2
423//===--------------------------------------------------------------------===//
424
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000425void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
426 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000427 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000428 const MCOperand &MO2 = MI->getOperand(Op + 1);
429 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000430
Kevin Enderbydccdac62012-10-23 22:52:52 +0000431 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000432 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000433
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000434 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000435 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000436 O << ", " << markup("<imm:") << "#"
Kevin Enderbydccdac62012-10-23 22:52:52 +0000437 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000438 << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000439 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000440 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000441 return;
442 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000443
Kevin Enderby62183c42012-10-22 22:31:46 +0000444 O << ", ";
445 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
446 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000447
Tim Northover0c97e762012-09-22 11:18:12 +0000448 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000449 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000450 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000451}
Chris Lattneref2979b2009-10-19 22:09:23 +0000452
Jim Grosbach05541f42011-09-19 22:21:13 +0000453void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000454 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000455 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000456 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000457 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000458 printRegName(O, MO1.getReg());
459 O << ", ";
460 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000461 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000462}
463
464void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000465 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000466 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000467 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000468 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000469 printRegName(O, MO1.getReg());
470 O << ", ";
471 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000472 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000473}
474
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000475void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
476 raw_ostream &O) {
477 const MCOperand &MO1 = MI->getOperand(Op);
478
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000479 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000480 printOperand(MI, Op, O);
481 return;
482 }
483
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000484#ifndef NDEBUG
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000485 const MCOperand &MO3 = MI->getOperand(Op + 2);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000486 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000487 assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000488#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000489
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000490 printAM2PreOrOffsetIndexOp(MI, Op, O);
491}
492
Chris Lattner60d51312009-10-20 06:15:28 +0000493void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000494 unsigned OpNum,
495 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000496 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000497 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000498
Chris Lattner60d51312009-10-20 06:15:28 +0000499 if (!MO1.getReg()) {
500 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000501 O << markup("<imm:") << '#'
502 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000503 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000504 return;
505 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000506
Kevin Enderby62183c42012-10-22 22:31:46 +0000507 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
508 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000509
Tim Northover0c97e762012-09-22 11:18:12 +0000510 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000511 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000512}
513
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000514//===--------------------------------------------------------------------===//
515// Addressing Mode #3
516//===--------------------------------------------------------------------===//
517
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000518void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000519 raw_ostream &O,
520 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000521 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000522 const MCOperand &MO2 = MI->getOperand(Op + 1);
523 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000524
Kevin Enderbydccdac62012-10-23 22:52:52 +0000525 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000526 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000527
Chris Lattner60d51312009-10-20 06:15:28 +0000528 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000529 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000530 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000531 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000532 return;
533 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000534
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000535 // If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000536 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
537 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000538
Quentin Colombetc3132202013-04-12 18:47:25 +0000539 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000540 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000541 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000542 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000543 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000544}
545
Quentin Colombetc3132202013-04-12 18:47:25 +0000546template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000547void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
548 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000549 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000550 if (!MO1.isReg()) { // For label symbolic references.
Jim Grosbach8648c102011-12-19 23:06:24 +0000551 printOperand(MI, Op, O);
552 return;
553 }
554
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000555 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
556 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000557 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000558 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000559}
560
Chris Lattner60d51312009-10-20 06:15:28 +0000561void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000562 unsigned OpNum,
563 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000564 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000565 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000566
Chris Lattner60d51312009-10-20 06:15:28 +0000567 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000568 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
569 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000570 return;
571 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000572
Chris Lattner60d51312009-10-20 06:15:28 +0000573 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000574 O << markup("<imm:") << '#'
575 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000576 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000577}
578
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000579void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbachd3595712011-08-03 23:50:40 +0000580 raw_ostream &O) {
581 const MCOperand &MO = MI->getOperand(OpNum);
582 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000583 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000584 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000585}
586
Jim Grosbachbafce842011-08-05 15:48:21 +0000587void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
588 raw_ostream &O) {
589 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000590 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbachbafce842011-08-05 15:48:21 +0000591
Kevin Enderby62183c42012-10-22 22:31:46 +0000592 O << (MO2.getImm() ? "" : "-");
593 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000594}
595
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000596void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
597 raw_ostream &O) {
Owen Andersonce519032011-08-04 18:24:14 +0000598 const MCOperand &MO = MI->getOperand(OpNum);
599 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000600 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000601 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000602}
603
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000604void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000605 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000606 ARM_AM::AMSubMode Mode =
607 ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000608 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000609}
610
Quentin Colombetc3132202013-04-12 18:47:25 +0000611template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000612void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000613 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000614 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000615 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000616
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000617 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000618 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000619 return;
620 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000621
Kevin Enderbydccdac62012-10-23 22:52:52 +0000622 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000623 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000624
Owen Anderson967674d2011-08-29 19:36:44 +0000625 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
Andrew Kaylor51fcf0f2015-03-25 21:33:24 +0000626 ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000627 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000628 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
629 << ImmOffs * 4 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000630 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000631 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000632}
633
Chris Lattner76c564b2010-04-04 04:47:45 +0000634void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
635 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000636 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000637 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000638
Kevin Enderbydccdac62012-10-23 22:52:52 +0000639 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000640 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000641 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000642 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000643 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000644 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000645}
646
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000647void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
648 raw_ostream &O) {
649 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000650 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000651 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000652 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000653}
654
Bob Wilsonae08a732010-03-20 22:13:40 +0000655void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000656 unsigned OpNum,
657 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000658 const MCOperand &MO = MI->getOperand(OpNum);
659 if (MO.getReg() == 0)
660 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000661 else {
662 O << ", ";
663 printRegName(O, MO.getReg());
664 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000665}
666
Bob Wilsonadd513112010-08-11 23:10:46 +0000667void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
668 unsigned OpNum,
669 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000670 const MCOperand &MO = MI->getOperand(OpNum);
671 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000672 int32_t lsb = countTrailingZeros(v);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000673 int32_t width = (32 - countLeadingZeros(v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000674 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000675 O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
676 << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000677}
Chris Lattner60d51312009-10-20 06:15:28 +0000678
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000679void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
680 raw_ostream &O) {
681 unsigned val = MI->getOperand(OpNum).getImm();
Michael Kuperstein29704e72015-03-24 12:56:59 +0000682 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000683}
684
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000685void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
686 raw_ostream &O) {
687 unsigned val = MI->getOperand(OpNum).getImm();
688 O << ARM_ISB::InstSyncBOptToString(val);
689}
690
Bob Wilson481d7a92010-08-16 18:27:34 +0000691void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000692 raw_ostream &O) {
693 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000694 bool isASR = (ShiftOp & (1 << 5)) != 0;
695 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000696 if (isASR) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000697 O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000698 << markup(">");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000699 } else if (Amt) {
700 O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000701 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000702}
703
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000704void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
705 raw_ostream &O) {
706 unsigned Imm = MI->getOperand(OpNum).getImm();
707 if (Imm == 0)
708 return;
709 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000710 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000711}
712
713void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
714 raw_ostream &O) {
715 unsigned Imm = MI->getOperand(OpNum).getImm();
716 // A shift amount of 32 is encoded as 0.
717 if (Imm == 0)
718 Imm = 32;
719 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000720 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000721}
722
Chris Lattner76c564b2010-04-04 04:47:45 +0000723void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
724 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000725 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000726 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000727 if (i != OpNum)
728 O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000729 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000730 }
731 O << "}";
732}
Chris Lattneradd57492009-10-19 22:23:04 +0000733
Weiming Zhao8f56f882012-11-16 21:55:34 +0000734void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
735 raw_ostream &O) {
736 unsigned Reg = MI->getOperand(OpNum).getReg();
737 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
738 O << ", ";
739 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
740}
741
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000742void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
743 raw_ostream &O) {
744 const MCOperand &Op = MI->getOperand(OpNum);
745 if (Op.getImm())
746 O << "be";
747 else
748 O << "le";
749}
750
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000751void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
752 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000753 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000754 O << ARM_PROC::IModToString(Op.getImm());
755}
756
757void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
758 raw_ostream &O) {
759 const MCOperand &Op = MI->getOperand(OpNum);
760 unsigned IFlags = Op.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000761 for (int i = 2; i >= 0; --i)
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000762 if (IFlags & (1 << i))
763 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000764
765 if (IFlags == 0)
766 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000767}
768
Chris Lattner76c564b2010-04-04 04:47:45 +0000769void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
770 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000771 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000772 unsigned SpecRegRBit = Op.getImm() >> 4;
773 unsigned Mask = Op.getImm() & 0xf;
Michael Kuperstein29704e72015-03-24 12:56:59 +0000774 uint64_t FeatureBits = getAvailableFeatures();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000775
Michael Kuperstein29704e72015-03-24 12:56:59 +0000776 if (FeatureBits & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000777 unsigned SYSm = Op.getImm();
778 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000779
780 // For writes, handle extended mask bits if the DSP extension is present.
Michael Kuperstein29704e72015-03-24 12:56:59 +0000781 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::FeatureDSPThumb2)) {
Renato Golin92c816c2014-09-01 11:25:07 +0000782 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000783 case 0x400:
784 O << "apsr_g";
785 return;
786 case 0xc00:
787 O << "apsr_nzcvqg";
788 return;
789 case 0x401:
790 O << "iapsr_g";
791 return;
792 case 0xc01:
793 O << "iapsr_nzcvqg";
794 return;
795 case 0x402:
796 O << "eapsr_g";
797 return;
798 case 0xc02:
799 O << "eapsr_nzcvqg";
800 return;
801 case 0x403:
802 O << "xpsr_g";
803 return;
804 case 0xc03:
805 O << "xpsr_nzcvqg";
806 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000807 }
808 }
809
810 // Handle the basic 8-bit mask.
811 SYSm &= 0xff;
812
Michael Kuperstein29704e72015-03-24 12:56:59 +0000813 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::HasV7Ops)) {
Renato Golin92c816c2014-09-01 11:25:07 +0000814 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
815 // alias for MSR APSR_nzcvq.
816 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000817 case 0:
818 O << "apsr_nzcvq";
819 return;
820 case 1:
821 O << "iapsr_nzcvq";
822 return;
823 case 2:
824 O << "eapsr_nzcvq";
825 return;
826 case 3:
827 O << "xpsr_nzcvq";
828 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000829 }
830 }
831
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000832 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000833 default:
834 llvm_unreachable("Unexpected mask value!");
835 case 0:
836 O << "apsr";
837 return;
838 case 1:
839 O << "iapsr";
840 return;
841 case 2:
842 O << "eapsr";
843 return;
844 case 3:
845 O << "xpsr";
846 return;
847 case 5:
848 O << "ipsr";
849 return;
850 case 6:
851 O << "epsr";
852 return;
853 case 7:
854 O << "iepsr";
855 return;
856 case 8:
857 O << "msp";
858 return;
859 case 9:
860 O << "psp";
861 return;
862 case 16:
863 O << "primask";
864 return;
865 case 17:
866 O << "basepri";
867 return;
868 case 18:
869 O << "basepri_max";
870 return;
871 case 19:
872 O << "faultmask";
873 return;
874 case 20:
875 O << "control";
876 return;
James Molloy21efa7d2011-09-28 14:21:38 +0000877 }
878 }
879
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000880 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
881 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
882 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
883 O << "APSR_";
884 switch (Mask) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000885 default:
886 llvm_unreachable("Unexpected mask value!");
887 case 4:
888 O << "g";
889 return;
890 case 8:
891 O << "nzcvq";
892 return;
893 case 12:
894 O << "nzcvqg";
895 return;
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000896 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000897 }
898
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000899 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000900 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000901 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000902 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000903
Johnny Chen8f3004c2010-03-17 17:52:21 +0000904 if (Mask) {
905 O << '_';
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000906 if (Mask & 8)
907 O << 'f';
908 if (Mask & 4)
909 O << 's';
910 if (Mask & 2)
911 O << 'x';
912 if (Mask & 1)
913 O << 'c';
Johnny Chen8f3004c2010-03-17 17:52:21 +0000914 }
915}
916
Tim Northoveree843ef2014-08-15 10:47:12 +0000917void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
918 raw_ostream &O) {
919 uint32_t Banked = MI->getOperand(OpNum).getImm();
920 uint32_t R = (Banked & 0x20) >> 5;
921 uint32_t SysM = Banked & 0x1f;
922
923 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
924 // the ARM ARM v7C, and are all over the shop.
925 if (R) {
926 O << "SPSR_";
927
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000928 switch (SysM) {
929 case 0x0e:
930 O << "fiq";
931 return;
932 case 0x10:
933 O << "irq";
934 return;
935 case 0x12:
936 O << "svc";
937 return;
938 case 0x14:
939 O << "abt";
940 return;
941 case 0x16:
942 O << "und";
943 return;
944 case 0x1c:
945 O << "mon";
946 return;
947 case 0x1e:
948 O << "hyp";
949 return;
950 default:
951 llvm_unreachable("Invalid banked SPSR register");
Tim Northoveree843ef2014-08-15 10:47:12 +0000952 }
953 }
954
955 assert(!R && "should have dealt with SPSR regs");
956 const char *RegNames[] = {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000957 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr",
958 "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq",
959 "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt",
960 "sp_abt", "lr_und", "sp_und", "", "", "", "",
961 "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"};
Tim Northoveree843ef2014-08-15 10:47:12 +0000962 const char *Name = RegNames[SysM];
963 assert(Name[0] && "invalid banked register operand");
964
965 O << Name;
966}
967
Chris Lattner76c564b2010-04-04 04:47:45 +0000968void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
969 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000970 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000971 // Handle the undefined 15 CC value here for printing so we don't abort().
972 if ((unsigned)CC == 15)
973 O << "<und>";
974 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000975 O << ARMCondCodeToString(CC);
976}
977
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000978void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000979 unsigned OpNum,
980 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000981 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
982 O << ARMCondCodeToString(CC);
983}
984
Chris Lattner76c564b2010-04-04 04:47:45 +0000985void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
986 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000987 if (MI->getOperand(OpNum).getReg()) {
988 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
989 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000990 O << 's';
991 }
992}
993
Chris Lattner76c564b2010-04-04 04:47:45 +0000994void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
995 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000996 O << MI->getOperand(OpNum).getImm();
997}
998
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000999void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +00001000 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001001 O << "p" << MI->getOperand(OpNum).getImm();
1002}
1003
1004void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +00001005 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001006 O << "c" << MI->getOperand(OpNum).getImm();
1007}
1008
Jim Grosbach48399582011-10-12 17:34:41 +00001009void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
1010 raw_ostream &O) {
1011 O << "{" << MI->getOperand(OpNum).getImm() << "}";
1012}
1013
Chris Lattner76c564b2010-04-04 04:47:45 +00001014void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
1015 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +00001016 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +00001017}
Evan Chengb1852592009-11-19 06:57:41 +00001018
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001019template <unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001020void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001021 raw_ostream &O) {
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001022 const MCOperand &MO = MI->getOperand(OpNum);
1023
1024 if (MO.isExpr()) {
1025 O << *MO.getExpr();
1026 return;
1027 }
1028
Mihai Popad36cbaa2013-07-03 09:21:44 +00001029 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001030
Kevin Enderbydccdac62012-10-23 22:52:52 +00001031 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001032 if (OffImm == INT32_MIN)
1033 O << "#-0";
1034 else if (OffImm < 0)
1035 O << "#-" << -OffImm;
1036 else
1037 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001038 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001039}
1040
Chris Lattner76c564b2010-04-04 04:47:45 +00001041void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
1042 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001043 O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001044 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +00001045}
1046
1047void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
1048 raw_ostream &O) {
1049 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001050 O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001051 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001052}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001053
Chris Lattner76c564b2010-04-04 04:47:45 +00001054void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
1055 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001056 // (3 - the number of trailing zeros) is the number of then / else.
1057 unsigned Mask = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001058 unsigned Firstcond = MI->getOperand(OpNum - 1).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001059 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001060 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001061 assert(NumTZ <= 3 && "Invalid IT mask!");
1062 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1063 bool T = ((Mask >> Pos) & 1) == CondBit0;
1064 if (T)
1065 O << 't';
1066 else
1067 O << 'e';
1068 }
1069}
1070
Chris Lattner76c564b2010-04-04 04:47:45 +00001071void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
1072 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001073 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001074 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001075
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001076 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +00001077 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001078 return;
1079 }
1080
Kevin Enderbydccdac62012-10-23 22:52:52 +00001081 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001082 printRegName(O, MO1.getReg());
1083 if (unsigned RegNum = MO2.getReg()) {
1084 O << ", ";
1085 printRegName(O, RegNum);
1086 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001087 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001088}
1089
1090void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001091 unsigned Op, raw_ostream &O,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001092 unsigned Scale) {
1093 const MCOperand &MO1 = MI->getOperand(Op);
1094 const MCOperand &MO2 = MI->getOperand(Op + 1);
1095
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001096 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Bill Wendling092a7bd2010-12-14 03:36:38 +00001097 printOperand(MI, Op, O);
1098 return;
1099 }
1100
Kevin Enderbydccdac62012-10-23 22:52:52 +00001101 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001102 printRegName(O, MO1.getReg());
1103 if (unsigned ImmOffs = MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001104 O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001105 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001106 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001107 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001108}
1109
Bill Wendling092a7bd2010-12-14 03:36:38 +00001110void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1111 unsigned Op,
1112 raw_ostream &O) {
1113 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001114}
1115
Bill Wendling092a7bd2010-12-14 03:36:38 +00001116void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1117 unsigned Op,
1118 raw_ostream &O) {
1119 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001120}
1121
Bill Wendling092a7bd2010-12-14 03:36:38 +00001122void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1123 unsigned Op,
1124 raw_ostream &O) {
1125 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001126}
1127
Chris Lattner76c564b2010-04-04 04:47:45 +00001128void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1129 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001130 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001131}
1132
Johnny Chen8f3004c2010-03-17 17:52:21 +00001133// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1134// register with shift forms.
1135// REG 0 0 - e.g. R5
1136// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001137void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1138 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001139 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001140 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001141
1142 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001143 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001144
1145 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001146 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001147 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001148 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001149}
1150
Quentin Colombetc3132202013-04-12 18:47:25 +00001151template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001152void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1153 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001154 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001155 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001156
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001157 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001158 printOperand(MI, OpNum, O);
1159 return;
1160 }
1161
Kevin Enderbydccdac62012-10-23 22:52:52 +00001162 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001163 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001164
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001165 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001166 bool isSub = OffImm < 0;
1167 // Special value for #-0. All others are normal.
1168 if (OffImm == INT32_MIN)
1169 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001170 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001171 O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
1172 } else if (AlwaysPrintImm0 || OffImm > 0) {
1173 O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001174 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001175 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001176}
1177
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001178template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001180 unsigned OpNum,
1181 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001182 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001183 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001184
Kevin Enderbydccdac62012-10-23 22:52:52 +00001185 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001186 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001187
1188 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001189 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001190 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001191 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001192 OffImm = 0;
1193 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001194 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001195 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001196 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001197 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001198 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001199}
1200
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001201template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001202void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001203 unsigned OpNum,
1204 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001205 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001206 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001208 if (!MO1.isReg()) { // For label symbolic references.
Jim Grosbach8648c102011-12-19 23:06:24 +00001209 printOperand(MI, OpNum, O);
1210 return;
1211 }
1212
Kevin Enderbydccdac62012-10-23 22:52:52 +00001213 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001214 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001215
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001216 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001217 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001218
1219 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1220
Johnny Chen8f3004c2010-03-17 17:52:21 +00001221 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001222 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001223 OffImm = 0;
1224 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001225 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001226 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001227 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001228 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001229 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001230}
1231
Jim Grosbacha05627e2011-09-09 18:37:27 +00001232void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1233 unsigned OpNum,
1234 raw_ostream &O) {
1235 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001236 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbacha05627e2011-09-09 18:37:27 +00001237
Kevin Enderbydccdac62012-10-23 22:52:52 +00001238 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001239 printRegName(O, MO1.getReg());
1240 if (MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001241 O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001242 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001243 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001244 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001245}
1246
Johnny Chen8f3004c2010-03-17 17:52:21 +00001247void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001248 unsigned OpNum,
1249 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001250 const MCOperand &MO1 = MI->getOperand(OpNum);
1251 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001252 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001253 if (OffImm == INT32_MIN)
1254 O << "#-0";
1255 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001256 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001257 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001258 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001259 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001260}
1261
1262void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001263 unsigned OpNum,
1264 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001265 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001266 int32_t OffImm = (int32_t)MO1.getImm();
1267
1268 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1269
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001270 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001271 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001272 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001273 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001274 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001275 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001276 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001277 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001278}
1279
1280void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001281 unsigned OpNum,
1282 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001283 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001284 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
1285 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001286
Kevin Enderbydccdac62012-10-23 22:52:52 +00001287 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001288 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001289
1290 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001291 O << ", ";
1292 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001293
1294 unsigned ShAmt = MO3.getImm();
1295 if (ShAmt) {
1296 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001297 O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001298 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001299 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001300}
1301
Jim Grosbachefc761a2011-09-30 00:50:06 +00001302void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1303 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001304 const MCOperand &MO = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001305 O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +00001306 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001307}
1308
Bob Wilson6eae5202010-06-11 21:34:50 +00001309void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1310 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001311 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1312 unsigned EltBits;
1313 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001314 O << markup("<imm:") << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001315 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001316 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001317}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001318
Jim Grosbach475c6db2011-07-25 23:09:14 +00001319void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1320 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001321 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001322 O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001323}
Jim Grosbachd2659132011-07-26 21:28:43 +00001324
1325void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1326 raw_ostream &O) {
1327 unsigned Imm = MI->getOperand(OpNum).getImm();
1328 if (Imm == 0)
1329 return;
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001330 O << ", ror " << markup("<imm:") << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001331 switch (Imm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001332 default:
1333 assert(0 && "illegal ror immediate!");
1334 case 1:
1335 O << "8";
1336 break;
1337 case 2:
1338 O << "16";
1339 break;
1340 case 3:
1341 O << "24";
1342 break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001343 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001344 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001345}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001346
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001347void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
1348 raw_ostream &O) {
1349 MCOperand Op = MI->getOperand(OpNum);
1350
1351 // Support for fixups (MCFixup)
1352 if (Op.isExpr())
1353 return printOperand(MI, OpNum, O);
1354
1355 unsigned Bits = Op.getImm() & 0xFF;
1356 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1357
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001358 bool PrintUnsigned = false;
1359 switch (MI->getOpcode()) {
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001360 case ARM::MOVi:
1361 // Movs to PC should be treated unsigned
1362 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1363 break;
1364 case ARM::MSRi:
1365 // Movs to special registers should be treated unsigned
1366 PrintUnsigned = true;
1367 break;
1368 }
1369
1370 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1371 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1372 // #rot has the least possible value
1373 O << "#" << markup("<imm:");
1374 if (PrintUnsigned)
1375 O << static_cast<uint32_t>(Rotated);
1376 else
1377 O << Rotated;
1378 O << markup(">");
1379 return;
1380 }
1381
1382 // Explicit #bits, #rot implied
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001383 O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
1384 << Rot << markup(">");
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001385}
1386
Jim Grosbachea231912011-12-22 22:19:05 +00001387void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1388 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001389 O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001390 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001391}
1392
1393void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1394 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001395 O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001396 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001397}
1398
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001399void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1400 raw_ostream &O) {
1401 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1402}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001403
1404void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1405 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001406 O << "{";
1407 printRegName(O, MI->getOperand(OpNum).getReg());
1408 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001409}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001410
Jim Grosbach13a292c2012-03-06 22:01:44 +00001411void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001412 raw_ostream &O) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001413 unsigned Reg = MI->getOperand(OpNum).getReg();
1414 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1415 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001416 O << "{";
1417 printRegName(O, Reg0);
1418 O << ", ";
1419 printRegName(O, Reg1);
1420 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001421}
1422
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001423void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
Jim Grosbach13a292c2012-03-06 22:01:44 +00001424 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001425 unsigned Reg = MI->getOperand(OpNum).getReg();
1426 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1427 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001428 O << "{";
1429 printRegName(O, Reg0);
1430 O << ", ";
1431 printRegName(O, Reg1);
1432 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001433}
1434
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001435void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1436 raw_ostream &O) {
1437 // Normally, it's not safe to use register enum values directly with
1438 // addition to get the next register, but for VFP registers, the
1439 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001440 O << "{";
1441 printRegName(O, MI->getOperand(OpNum).getReg());
1442 O << ", ";
1443 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1444 O << ", ";
1445 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1446 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001447}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001448
1449void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1450 raw_ostream &O) {
1451 // Normally, it's not safe to use register enum values directly with
1452 // addition to get the next register, but for VFP registers, the
1453 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001454 O << "{";
1455 printRegName(O, MI->getOperand(OpNum).getReg());
1456 O << ", ";
1457 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1458 O << ", ";
1459 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1460 O << ", ";
1461 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1462 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001463}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001464
1465void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1466 unsigned OpNum,
1467 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001468 O << "{";
1469 printRegName(O, MI->getOperand(OpNum).getReg());
1470 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001471}
1472
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001473void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1474 unsigned OpNum,
1475 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001476 unsigned Reg = MI->getOperand(OpNum).getReg();
1477 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1478 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001479 O << "{";
1480 printRegName(O, Reg0);
1481 O << "[], ";
1482 printRegName(O, Reg1);
1483 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001484}
Jim Grosbach8d246182011-12-14 19:35:22 +00001485
Jim Grosbachb78403c2012-01-24 23:47:04 +00001486void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1487 unsigned OpNum,
1488 raw_ostream &O) {
1489 // Normally, it's not safe to use register enum values directly with
1490 // addition to get the next register, but for VFP registers, the
1491 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001492 O << "{";
1493 printRegName(O, MI->getOperand(OpNum).getReg());
1494 O << "[], ";
1495 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1496 O << "[], ";
1497 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1498 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001499}
1500
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001501void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001502 unsigned OpNum,
1503 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001504 // Normally, it's not safe to use register enum values directly with
1505 // addition to get the next register, but for VFP registers, the
1506 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001507 O << "{";
1508 printRegName(O, MI->getOperand(OpNum).getReg());
1509 O << "[], ";
1510 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1511 O << "[], ";
1512 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1513 O << "[], ";
1514 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1515 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001516}
1517
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001518void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1519 unsigned OpNum,
1520 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001521 unsigned Reg = MI->getOperand(OpNum).getReg();
1522 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1523 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001524 O << "{";
1525 printRegName(O, Reg0);
1526 O << "[], ";
1527 printRegName(O, Reg1);
1528 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001529}
1530
Jim Grosbachb78403c2012-01-24 23:47:04 +00001531void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1532 unsigned OpNum,
1533 raw_ostream &O) {
1534 // Normally, it's not safe to use register enum values directly with
1535 // addition to get the next register, but for VFP registers, the
1536 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001537 O << "{";
1538 printRegName(O, MI->getOperand(OpNum).getReg());
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001539 O << "[], ";
Kevin Enderby62183c42012-10-22 22:31:46 +00001540 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1541 O << "[], ";
1542 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1543 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001544}
1545
1546void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1547 unsigned OpNum,
1548 raw_ostream &O) {
1549 // Normally, it's not safe to use register enum values directly with
1550 // addition to get the next register, but for VFP registers, the
1551 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001552 O << "{";
1553 printRegName(O, MI->getOperand(OpNum).getReg());
1554 O << "[], ";
1555 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1556 O << "[], ";
1557 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1558 O << "[], ";
1559 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1560 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001561}
1562
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001563void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1564 unsigned OpNum,
1565 raw_ostream &O) {
1566 // Normally, it's not safe to use register enum values directly with
1567 // addition to get the next register, but for VFP registers, the
1568 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001569 O << "{";
1570 printRegName(O, MI->getOperand(OpNum).getReg());
1571 O << ", ";
1572 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1573 O << ", ";
1574 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1575 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001576}
Jim Grosbached561fc2012-01-24 00:43:17 +00001577
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001578void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
1579 raw_ostream &O) {
Jim Grosbached561fc2012-01-24 00:43:17 +00001580 // Normally, it's not safe to use register enum values directly with
1581 // addition to get the next register, but for VFP registers, the
1582 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001583 O << "{";
1584 printRegName(O, MI->getOperand(OpNum).getReg());
1585 O << ", ";
1586 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1587 O << ", ";
1588 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1589 O << ", ";
1590 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1591 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001592}