blob: eddf666c9c3099e4306dbb9768a310feebad9b18 [file] [log] [blame]
Eli Friedmanda90dd62009-05-23 12:35:30 +00001//===-- LegalizeVectorOps.cpp - Implement SelectionDAG::LegalizeVectors ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::LegalizeVectors method.
11//
12// The vector legalizer looks for vector operations which might need to be
Eli Friedman3b251702009-05-27 07:58:35 +000013// scalarized and legalizes them. This is a separate step from Legalize because
14// scalarizing can introduce illegal types. For example, suppose we have an
Eli Friedmanda90dd62009-05-23 12:35:30 +000015// ISD::SDIV of type v2i64 on x86-32. The type is legal (for example, addition
16// on a v2i64 is legal), but ISD::SDIV isn't legal, so we have to unroll the
17// operation, which introduces nodes with the illegal type i64 which must be
18// expanded. Similarly, suppose we have an ISD::SRA of type v16i8 on PowerPC;
19// the operation must be unrolled, which introduces nodes with the illegal
20// type i8 which must be promoted.
21//
22// This does not legalize vector manipulations like ISD::BUILD_VECTOR,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000023// or operations that happen to take a vector which are custom-lowered;
24// the legalization for such operations never produces nodes
Eli Friedmanda90dd62009-05-23 12:35:30 +000025// with illegal types, so it's okay to put off legalizing them until
26// SelectionDAG::Legalize runs.
27//
28//===----------------------------------------------------------------------===//
29
30#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/Target/TargetLowering.h"
32using namespace llvm;
33
34namespace {
35class VectorLegalizer {
36 SelectionDAG& DAG;
Dan Gohman21cea8a2010-04-17 15:26:15 +000037 const TargetLowering &TLI;
Eli Friedmanda90dd62009-05-23 12:35:30 +000038 bool Changed; // Keep track of whether anything changed
39
Chandler Carruth68adf152014-07-02 02:16:57 +000040 /// For nodes that are of legal width, and that have more than one use, this
41 /// map indicates what regularized operand to use. This allows us to avoid
42 /// legalizing the same thing more than once.
Preston Gurd0959bb72013-01-25 15:18:54 +000043 SmallDenseMap<SDValue, SDValue, 64> LegalizedNodes;
Eli Friedmanda90dd62009-05-23 12:35:30 +000044
Chandler Carruth68adf152014-07-02 02:16:57 +000045 /// \brief Adds a node to the translation cache.
Eli Friedmanda90dd62009-05-23 12:35:30 +000046 void AddLegalizedOperand(SDValue From, SDValue To) {
47 LegalizedNodes.insert(std::make_pair(From, To));
48 // If someone requests legalization of the new node, return itself.
49 if (From != To)
50 LegalizedNodes.insert(std::make_pair(To, To));
51 }
52
Chandler Carruth68adf152014-07-02 02:16:57 +000053 /// \brief Legalizes the given node.
Eli Friedmanda90dd62009-05-23 12:35:30 +000054 SDValue LegalizeOp(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +000055
56 /// \brief Assuming the node is legal, "legalize" the results.
Eli Friedmanda90dd62009-05-23 12:35:30 +000057 SDValue TranslateLegalizeResults(SDValue Op, SDValue Result);
Chandler Carruth68adf152014-07-02 02:16:57 +000058
59 /// \brief Implements unrolling a VSETCC.
Eli Friedmanda90dd62009-05-23 12:35:30 +000060 SDValue UnrollVSETCC(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +000061
Chandler Carruthc1bedac2014-07-02 06:23:34 +000062 /// \brief Implement expand-based legalization of vector operations.
63 ///
64 /// This is just a high-level routine to dispatch to specific code paths for
65 /// operations to legalize them.
66 SDValue Expand(SDValue Op);
67
Chandler Carruth68adf152014-07-02 02:16:57 +000068 /// \brief Implements expansion for FNEG; falls back to UnrollVectorOp if
69 /// FSUB isn't legal.
70 ///
71 /// Implements expansion for UINT_TO_FLOAT; falls back to UnrollVectorOp if
72 /// SINT_TO_FLOAT and SHR on vectors isn't legal.
Nadav Roteme7a101c2011-03-19 13:09:10 +000073 SDValue ExpandUINT_TO_FLOAT(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +000074
75 /// \brief Implement expansion for SIGN_EXTEND_INREG using SRL and SRA.
Nadav Rotemdbe5c722013-01-11 22:57:48 +000076 SDValue ExpandSEXTINREG(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +000077
Chandler Carruth0b666e02014-07-10 12:32:32 +000078 /// \brief Implement expansion for ANY_EXTEND_VECTOR_INREG.
79 ///
80 /// Shuffles the low lanes of the operand into place and bitcasts to the proper
81 /// type. The contents of the bits in the extended part of each element are
82 /// undef.
83 SDValue ExpandANY_EXTEND_VECTOR_INREG(SDValue Op);
84
85 /// \brief Implement expansion for SIGN_EXTEND_VECTOR_INREG.
86 ///
87 /// Shuffles the low lanes of the operand into place, bitcasts to the proper
88 /// type, then shifts left and arithmetic shifts right to introduce a sign
89 /// extension.
90 SDValue ExpandSIGN_EXTEND_VECTOR_INREG(SDValue Op);
91
Chandler Carruthafe4b252014-07-09 10:58:18 +000092 /// \brief Implement expansion for ZERO_EXTEND_VECTOR_INREG.
93 ///
94 /// Shuffles the low lanes of the operand into place and blends zeros into
95 /// the remaining lanes, finally bitcasting to the proper type.
96 SDValue ExpandZERO_EXTEND_VECTOR_INREG(SDValue Op);
97
Chandler Carruth68adf152014-07-02 02:16:57 +000098 /// \brief Expand bswap of vectors into a shuffle if legal.
Benjamin Kramerf3ad2352014-05-19 13:12:38 +000099 SDValue ExpandBSWAP(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +0000100
101 /// \brief Implement vselect in terms of XOR, AND, OR when blend is not
102 /// supported by the target.
Nadav Rotem52202fb2011-09-13 19:17:42 +0000103 SDValue ExpandVSELECT(SDValue Op);
Nadav Rotemea973bd2012-08-30 19:17:29 +0000104 SDValue ExpandSELECT(SDValue Op);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000105 SDValue ExpandLoad(SDValue Op);
106 SDValue ExpandStore(SDValue Op);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000107 SDValue ExpandFNEG(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +0000108
109 /// \brief Implements vector promotion.
110 ///
111 /// This is essentially just bitcasting the operands to a different type and
112 /// bitcasting the result back to the original type.
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000113 SDValue Promote(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +0000114
115 /// \brief Implements [SU]INT_TO_FP vector promotion.
116 ///
117 /// This is a [zs]ext of the input operand to the next size up.
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000118 SDValue PromoteINT_TO_FP(SDValue Op);
Chandler Carruth68adf152014-07-02 02:16:57 +0000119
120 /// \brief Implements FP_TO_[SU]INT vector promotion of the result type.
121 ///
122 /// It is promoted to the next size up integer type. The result is then
123 /// truncated back to the original type.
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000124 SDValue PromoteFP_TO_INT(SDValue Op, bool isSigned);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000125
Chandler Carruth68adf152014-07-02 02:16:57 +0000126public:
127 /// \brief Begin legalizer the vector operations in the DAG.
Eli Friedmanda90dd62009-05-23 12:35:30 +0000128 bool Run();
129 VectorLegalizer(SelectionDAG& dag) :
130 DAG(dag), TLI(dag.getTargetLoweringInfo()), Changed(false) {}
131};
132
133bool VectorLegalizer::Run() {
Nadav Rotemb7f90bd2013-02-22 23:33:30 +0000134 // Before we start legalizing vector nodes, check if there are any vectors.
135 bool HasVectors = false;
136 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000137 E = std::prev(DAG.allnodes_end()); I != std::next(E); ++I) {
Nadav Rotemb7f90bd2013-02-22 23:33:30 +0000138 // Check if the values of the nodes contain vectors. We don't need to check
139 // the operands because we are going to check their values at some point.
140 for (SDNode::value_iterator J = I->value_begin(), E = I->value_end();
141 J != E; ++J)
142 HasVectors |= J->isVector();
143
144 // If we found a vector node we can start the legalization.
145 if (HasVectors)
146 break;
147 }
148
149 // If this basic block has no vectors then no need to legalize vectors.
150 if (!HasVectors)
151 return false;
152
Eli Friedmanda90dd62009-05-23 12:35:30 +0000153 // The legalize process is inherently a bottom-up recursive process (users
154 // legalize their uses before themselves). Given infinite stack space, we
155 // could just start legalizing on the root and traverse the whole graph. In
156 // practice however, this causes us to run out of stack space on large basic
157 // blocks. To avoid this problem, compute an ordering of the nodes where each
158 // node is only legalized after all of its operands are legalized.
159 DAG.AssignTopologicalOrder();
160 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000161 E = std::prev(DAG.allnodes_end()); I != std::next(E); ++I)
Duncan P. N. Exon Smithe400a7d2015-10-13 19:47:46 +0000162 LegalizeOp(SDValue(&*I, 0));
Eli Friedmanda90dd62009-05-23 12:35:30 +0000163
164 // Finally, it's possible the root changed. Get the new root.
165 SDValue OldRoot = DAG.getRoot();
166 assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?");
167 DAG.setRoot(LegalizedNodes[OldRoot]);
168
169 LegalizedNodes.clear();
170
171 // Remove dead nodes now.
172 DAG.RemoveDeadNodes();
173
174 return Changed;
175}
176
177SDValue VectorLegalizer::TranslateLegalizeResults(SDValue Op, SDValue Result) {
178 // Generic legalization: just pass the operand through.
179 for (unsigned i = 0, e = Op.getNode()->getNumValues(); i != e; ++i)
180 AddLegalizedOperand(Op.getValue(i), Result.getValue(i));
181 return Result.getValue(Op.getResNo());
182}
183
184SDValue VectorLegalizer::LegalizeOp(SDValue Op) {
185 // Note that LegalizeOp may be reentered even from single-use nodes, which
186 // means that we always must cache transformed nodes.
187 DenseMap<SDValue, SDValue>::iterator I = LegalizedNodes.find(Op);
188 if (I != LegalizedNodes.end()) return I->second;
189
190 SDNode* Node = Op.getNode();
191
192 // Legalize the operands
193 SmallVector<SDValue, 8> Ops;
Pete Cooper8fc121d2015-06-26 19:08:33 +0000194 for (const SDValue &Op : Node->op_values())
195 Ops.push_back(LegalizeOp(Op));
Eli Friedmanda90dd62009-05-23 12:35:30 +0000196
Craig Topper8c0b4d02014-04-28 05:57:50 +0000197 SDValue Result = SDValue(DAG.UpdateNodeOperands(Op.getNode(), Ops), 0);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000198
Elena Demikhovsky1b60ed72015-05-03 07:12:25 +0000199 bool HasVectorValue = false;
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000200 if (Op.getOpcode() == ISD::LOAD) {
201 LoadSDNode *LD = cast<LoadSDNode>(Op.getNode());
202 ISD::LoadExtType ExtType = LD->getExtensionType();
Chandler Carruth80b86942014-07-24 22:09:56 +0000203 if (LD->getMemoryVT().isVector() && ExtType != ISD::NON_EXTLOAD)
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000204 switch (TLI.getLoadExtAction(LD->getExtensionType(), LD->getValueType(0),
205 LD->getMemoryVT())) {
Chandler Carruth80b86942014-07-24 22:09:56 +0000206 default: llvm_unreachable("This action is not supported yet!");
207 case TargetLowering::Legal:
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000208 return TranslateLegalizeResults(Op, Result);
Chandler Carruth80b86942014-07-24 22:09:56 +0000209 case TargetLowering::Custom:
210 if (SDValue Lowered = TLI.LowerOperation(Result, DAG)) {
Hal Finkelcec70132015-02-24 12:59:47 +0000211 if (Lowered == Result)
212 return TranslateLegalizeResults(Op, Lowered);
Chandler Carruth80b86942014-07-24 22:09:56 +0000213 Changed = true;
214 if (Lowered->getNumValues() != Op->getNumValues()) {
215 // This expanded to something other than the load. Assume the
216 // lowering code took care of any chain values, and just handle the
217 // returned value.
218 assert(Result.getValue(1).use_empty() &&
219 "There are still live users of the old chain!");
220 return LegalizeOp(Lowered);
Chandler Carruth80b86942014-07-24 22:09:56 +0000221 }
Mehdi Amini891c0972015-10-27 08:12:08 +0000222 return TranslateLegalizeResults(Op, Lowered);
Chandler Carruth80b86942014-07-24 22:09:56 +0000223 }
224 case TargetLowering::Expand:
225 Changed = true;
226 return LegalizeOp(ExpandLoad(Op));
227 }
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000228 } else if (Op.getOpcode() == ISD::STORE) {
229 StoreSDNode *ST = cast<StoreSDNode>(Op.getNode());
230 EVT StVT = ST->getMemoryVT();
Patrik Hagglundd7cdcf82012-12-19 08:28:51 +0000231 MVT ValVT = ST->getValue().getSimpleValueType();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000232 if (StVT.isVector() && ST->isTruncatingStore())
Eric Christopher4675c432015-11-25 09:11:53 +0000233 switch (TLI.getTruncStoreAction(ValVT, StVT)) {
Craig Topperee4dab52012-02-05 08:31:47 +0000234 default: llvm_unreachable("This action is not supported yet!");
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000235 case TargetLowering::Legal:
236 return TranslateLegalizeResults(Op, Result);
Hal Finkelcec70132015-02-24 12:59:47 +0000237 case TargetLowering::Custom: {
238 SDValue Lowered = TLI.LowerOperation(Result, DAG);
239 Changed = Lowered != Result;
240 return TranslateLegalizeResults(Op, Lowered);
241 }
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000242 case TargetLowering::Expand:
243 Changed = true;
244 return LegalizeOp(ExpandStore(Op));
245 }
Elena Demikhovsky33e61ec2015-12-07 13:39:24 +0000246 } else if (Op.getOpcode() == ISD::MSCATTER || Op.getOpcode() == ISD::MSTORE)
Elena Demikhovsky1b60ed72015-05-03 07:12:25 +0000247 HasVectorValue = true;
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000248
Eli Friedmanda90dd62009-05-23 12:35:30 +0000249 for (SDNode::value_iterator J = Node->value_begin(), E = Node->value_end();
250 J != E;
251 ++J)
252 HasVectorValue |= J->isVector();
253 if (!HasVectorValue)
254 return TranslateLegalizeResults(Op, Result);
255
Owen Anderson53aa7a92009-08-10 22:56:29 +0000256 EVT QueryType;
Eli Friedmanda90dd62009-05-23 12:35:30 +0000257 switch (Op.getOpcode()) {
258 default:
259 return TranslateLegalizeResults(Op, Result);
260 case ISD::ADD:
261 case ISD::SUB:
262 case ISD::MUL:
263 case ISD::SDIV:
264 case ISD::UDIV:
265 case ISD::SREM:
266 case ISD::UREM:
Artyom Skrobovb844fa72015-10-20 13:06:02 +0000267 case ISD::SDIVREM:
268 case ISD::UDIVREM:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000269 case ISD::FADD:
270 case ISD::FSUB:
271 case ISD::FMUL:
272 case ISD::FDIV:
273 case ISD::FREM:
274 case ISD::AND:
275 case ISD::OR:
276 case ISD::XOR:
277 case ISD::SHL:
278 case ISD::SRA:
279 case ISD::SRL:
280 case ISD::ROTL:
281 case ISD::ROTR:
Hal Finkel5c968d92014-02-03 17:27:25 +0000282 case ISD::BSWAP:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000283 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000284 case ISD::CTTZ:
285 case ISD::CTLZ_ZERO_UNDEF:
286 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000287 case ISD::CTPOP:
288 case ISD::SELECT:
Nadav Rotem52202fb2011-09-13 19:17:42 +0000289 case ISD::VSELECT:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000290 case ISD::SELECT_CC:
Duncan Sandsf2641e12011-09-06 19:07:46 +0000291 case ISD::SETCC:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000292 case ISD::ZERO_EXTEND:
293 case ISD::ANY_EXTEND:
294 case ISD::TRUNCATE:
295 case ISD::SIGN_EXTEND:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000296 case ISD::FP_TO_SINT:
297 case ISD::FP_TO_UINT:
298 case ISD::FNEG:
299 case ISD::FABS:
Matt Arsenault7c936902014-10-21 23:01:01 +0000300 case ISD::FMINNUM:
301 case ISD::FMAXNUM:
James Molloy01cdecc2015-08-11 09:13:05 +0000302 case ISD::FMINNAN:
303 case ISD::FMAXNAN:
Hal Finkel0c5c01aa2013-08-19 23:35:46 +0000304 case ISD::FCOPYSIGN:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000305 case ISD::FSQRT:
306 case ISD::FSIN:
307 case ISD::FCOS:
308 case ISD::FPOWI:
309 case ISD::FPOW:
310 case ISD::FLOG:
311 case ISD::FLOG2:
312 case ISD::FLOG10:
313 case ISD::FEXP:
314 case ISD::FEXP2:
315 case ISD::FCEIL:
316 case ISD::FTRUNC:
317 case ISD::FRINT:
318 case ISD::FNEARBYINT:
Hal Finkel171817e2013-08-07 22:49:12 +0000319 case ISD::FROUND:
Eli Friedmanda90dd62009-05-23 12:35:30 +0000320 case ISD::FFLOOR:
Eli Friedmane6385e62012-11-15 22:44:27 +0000321 case ISD::FP_ROUND:
Eli Friedman30834942012-11-17 01:52:46 +0000322 case ISD::FP_EXTEND:
Craig Topper2da13f92012-08-30 07:34:22 +0000323 case ISD::FMA:
Nadav Rotem771f2962011-07-14 11:11:14 +0000324 case ISD::SIGN_EXTEND_INREG:
Chandler Carruth0b666e02014-07-10 12:32:32 +0000325 case ISD::ANY_EXTEND_VECTOR_INREG:
326 case ISD::SIGN_EXTEND_VECTOR_INREG:
Chandler Carruthafe4b252014-07-09 10:58:18 +0000327 case ISD::ZERO_EXTEND_VECTOR_INREG:
James Molloy7e9776b2015-05-15 09:03:15 +0000328 case ISD::SMIN:
329 case ISD::SMAX:
330 case ISD::UMIN:
331 case ISD::UMAX:
Eli Friedmanaea9b652009-06-06 03:27:50 +0000332 QueryType = Node->getValueType(0);
333 break;
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000334 case ISD::FP_ROUND_INREG:
335 QueryType = cast<VTSDNode>(Node->getOperand(1))->getVT();
336 break;
Eli Friedmanaea9b652009-06-06 03:27:50 +0000337 case ISD::SINT_TO_FP:
338 case ISD::UINT_TO_FP:
339 QueryType = Node->getOperand(0).getValueType();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000340 break;
Elena Demikhovsky1b60ed72015-05-03 07:12:25 +0000341 case ISD::MSCATTER:
342 QueryType = cast<MaskedScatterSDNode>(Node)->getValue().getValueType();
343 break;
Elena Demikhovsky33e61ec2015-12-07 13:39:24 +0000344 case ISD::MSTORE:
345 QueryType = cast<MaskedStoreSDNode>(Node)->getValue().getValueType();
346 break;
Eli Friedmanda90dd62009-05-23 12:35:30 +0000347 }
348
Eli Friedmanaea9b652009-06-06 03:27:50 +0000349 switch (TLI.getOperationAction(Node->getOpcode(), QueryType)) {
Artyom Skrobovc7368632015-10-20 15:06:37 +0000350 default: llvm_unreachable("This action is not supported yet!");
Eli Friedmanda90dd62009-05-23 12:35:30 +0000351 case TargetLowering::Promote:
Chandler Carruth2746c282014-07-02 03:07:15 +0000352 Result = Promote(Op);
353 Changed = true;
Eli Friedmanda90dd62009-05-23 12:35:30 +0000354 break;
Chandler Carruth2746c282014-07-02 03:07:15 +0000355 case TargetLowering::Legal:
356 break;
Eli Friedmanda90dd62009-05-23 12:35:30 +0000357 case TargetLowering::Custom: {
358 SDValue Tmp1 = TLI.LowerOperation(Op, DAG);
359 if (Tmp1.getNode()) {
360 Result = Tmp1;
361 break;
362 }
363 // FALL THROUGH
364 }
365 case TargetLowering::Expand:
Chandler Carruthc1bedac2014-07-02 06:23:34 +0000366 Result = Expand(Op);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000367 }
368
369 // Make sure that the generated code is itself legal.
370 if (Result != Op) {
371 Result = LegalizeOp(Result);
372 Changed = true;
373 }
374
375 // Note that LegalizeOp may be reentered even from single-use nodes, which
376 // means that we always must cache transformed nodes.
377 AddLegalizedOperand(Op, Result);
378 return Result;
379}
380
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000381SDValue VectorLegalizer::Promote(SDValue Op) {
Chandler Carruth2746c282014-07-02 03:07:15 +0000382 // For a few operations there is a specific concept for promotion based on
383 // the operand's type.
384 switch (Op.getOpcode()) {
385 case ISD::SINT_TO_FP:
386 case ISD::UINT_TO_FP:
387 // "Promote" the operation by extending the operand.
388 return PromoteINT_TO_FP(Op);
Chandler Carruth2746c282014-07-02 03:07:15 +0000389 case ISD::FP_TO_UINT:
390 case ISD::FP_TO_SINT:
391 // Promote the operation by extending the operand.
392 return PromoteFP_TO_INT(Op, Op->getOpcode() == ISD::FP_TO_SINT);
Chandler Carruth2746c282014-07-02 03:07:15 +0000393 }
394
Oliver Stannard89d15422014-08-27 16:16:04 +0000395 // There are currently two cases of vector promotion:
396 // 1) Bitcasting a vector of integers to a different type to a vector of the
Sanjay Patelf1765662015-03-27 21:45:18 +0000397 // same overall length. For example, x86 promotes ISD::AND v2i32 to v1i64.
398 // 2) Extending a vector of floats to a vector of the same number of larger
Oliver Stannard89d15422014-08-27 16:16:04 +0000399 // floats. For example, AArch64 promotes ISD::FADD on v4f16 to v4f32.
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000400 MVT VT = Op.getSimpleValueType();
Eli Friedmanda90dd62009-05-23 12:35:30 +0000401 assert(Op.getNode()->getNumValues() == 1 &&
402 "Can't promote a vector with multiple results!");
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000403 MVT NVT = TLI.getTypeToPromoteTo(Op.getOpcode(), VT);
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000404 SDLoc dl(Op);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000405 SmallVector<SDValue, 4> Operands(Op.getNumOperands());
406
407 for (unsigned j = 0; j != Op.getNumOperands(); ++j) {
408 if (Op.getOperand(j).getValueType().isVector())
Oliver Stannard89d15422014-08-27 16:16:04 +0000409 if (Op.getOperand(j)
410 .getValueType()
411 .getVectorElementType()
Hal Finkel271e9f22015-02-12 22:43:52 +0000412 .isFloatingPoint() &&
413 NVT.isVector() && NVT.getVectorElementType().isFloatingPoint())
Oliver Stannard89d15422014-08-27 16:16:04 +0000414 Operands[j] = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Op.getOperand(j));
415 else
416 Operands[j] = DAG.getNode(ISD::BITCAST, dl, NVT, Op.getOperand(j));
Eli Friedmanda90dd62009-05-23 12:35:30 +0000417 else
418 Operands[j] = Op.getOperand(j);
419 }
Sanjay Patela2607012015-09-16 16:31:21 +0000420
421 Op = DAG.getNode(Op.getOpcode(), dl, NVT, Operands, Op.getNode()->getFlags());
Hal Finkel271e9f22015-02-12 22:43:52 +0000422 if ((VT.isFloatingPoint() && NVT.isFloatingPoint()) ||
423 (VT.isVector() && VT.getVectorElementType().isFloatingPoint() &&
424 NVT.isVector() && NVT.getVectorElementType().isFloatingPoint()))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000425 return DAG.getNode(ISD::FP_ROUND, dl, VT, Op, DAG.getIntPtrConstant(0, dl));
Oliver Stannard89d15422014-08-27 16:16:04 +0000426 else
427 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Eli Friedmanda90dd62009-05-23 12:35:30 +0000428}
429
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000430SDValue VectorLegalizer::PromoteINT_TO_FP(SDValue Op) {
Jim Grosbache0c10d82012-06-28 21:03:44 +0000431 // INT_TO_FP operations may require the input operand be promoted even
432 // when the type is otherwise legal.
433 EVT VT = Op.getOperand(0).getValueType();
434 assert(Op.getNode()->getNumValues() == 1 &&
435 "Can't promote a vector with multiple results!");
436
437 // Normal getTypeToPromoteTo() doesn't work here, as that will promote
438 // by widening the vector w/ the same element width and twice the number
439 // of elements. We want the other way around, the same number of elements,
440 // each twice the width.
441 //
442 // Increase the bitwidth of the element to the next pow-of-two
443 // (which is greater than 8 bits).
Jim Grosbache0c10d82012-06-28 21:03:44 +0000444
Adam Nemet24381f12014-03-17 17:06:14 +0000445 EVT NVT = VT.widenIntegerVectorElementType(*DAG.getContext());
446 assert(NVT.isSimple() && "Promoting to a non-simple vector type!");
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000447 SDLoc dl(Op);
Jim Grosbache0c10d82012-06-28 21:03:44 +0000448 SmallVector<SDValue, 4> Operands(Op.getNumOperands());
449
450 unsigned Opc = Op.getOpcode() == ISD::UINT_TO_FP ? ISD::ZERO_EXTEND :
451 ISD::SIGN_EXTEND;
452 for (unsigned j = 0; j != Op.getNumOperands(); ++j) {
453 if (Op.getOperand(j).getValueType().isVector())
454 Operands[j] = DAG.getNode(Opc, dl, NVT, Op.getOperand(j));
455 else
456 Operands[j] = Op.getOperand(j);
457 }
458
Craig Topper48d114b2014-04-26 18:35:24 +0000459 return DAG.getNode(Op.getOpcode(), dl, Op.getValueType(), Operands);
Jim Grosbache0c10d82012-06-28 21:03:44 +0000460}
461
Adam Nemet24381f12014-03-17 17:06:14 +0000462// For FP_TO_INT we promote the result type to a vector type with wider
463// elements and then truncate the result. This is different from the default
464// PromoteVector which uses bitcast to promote thus assumning that the
465// promoted vector type has the same overall size.
Chandler Carruth1cfa8952014-07-02 03:07:11 +0000466SDValue VectorLegalizer::PromoteFP_TO_INT(SDValue Op, bool isSigned) {
Adam Nemet24381f12014-03-17 17:06:14 +0000467 assert(Op.getNode()->getNumValues() == 1 &&
468 "Can't promote a vector with multiple results!");
469 EVT VT = Op.getValueType();
470
471 EVT NewVT;
472 unsigned NewOpc;
473 while (1) {
474 NewVT = VT.widenIntegerVectorElementType(*DAG.getContext());
475 assert(NewVT.isSimple() && "Promoting to a non-simple vector type!");
476 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NewVT)) {
477 NewOpc = ISD::FP_TO_SINT;
478 break;
479 }
480 if (!isSigned && TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NewVT)) {
481 NewOpc = ISD::FP_TO_UINT;
482 break;
483 }
484 }
485
486 SDLoc loc(Op);
487 SDValue promoted = DAG.getNode(NewOpc, SDLoc(Op), NewVT, Op.getOperand(0));
488 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT, promoted);
489}
490
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000491
492SDValue VectorLegalizer::ExpandLoad(SDValue Op) {
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000493 SDLoc dl(Op);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000494 LoadSDNode *LD = cast<LoadSDNode>(Op.getNode());
495 SDValue Chain = LD->getChain();
496 SDValue BasePTR = LD->getBasePtr();
497 EVT SrcVT = LD->getMemoryVT();
Nadav Rotem75c22292011-10-18 22:32:43 +0000498 ISD::LoadExtType ExtType = LD->getExtensionType();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000499
Michael Liao7fb39662013-02-20 18:04:21 +0000500 SmallVector<SDValue, 8> Vals;
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000501 SmallVector<SDValue, 8> LoadChains;
502 unsigned NumElem = SrcVT.getVectorNumElements();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000503
Michael Liao7fb39662013-02-20 18:04:21 +0000504 EVT SrcEltVT = SrcVT.getScalarType();
505 EVT DstEltVT = Op.getNode()->getValueType(0).getScalarType();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000506
Michael Liao7fb39662013-02-20 18:04:21 +0000507 if (SrcVT.getVectorNumElements() > 1 && !SrcEltVT.isByteSized()) {
508 // When elements in a vector is not byte-addressable, we cannot directly
509 // load each element by advancing pointer, which could only address bytes.
510 // Instead, we load all significant words, mask bits off, and concatenate
511 // them to form each element. Finally, they are extended to destination
512 // scalar type to build the destination vector.
Mehdi Amini44ede332015-07-09 02:09:04 +0000513 EVT WideVT = TLI.getPointerTy(DAG.getDataLayout());
Nadav Rotem75c22292011-10-18 22:32:43 +0000514
Michael Liao7fb39662013-02-20 18:04:21 +0000515 assert(WideVT.isRound() &&
516 "Could not handle the sophisticated case when the widest integer is"
517 " not power of 2.");
518 assert(WideVT.bitsGE(SrcEltVT) &&
519 "Type is not legalized?");
520
521 unsigned WideBytes = WideVT.getStoreSize();
522 unsigned Offset = 0;
523 unsigned RemainingBytes = SrcVT.getStoreSize();
524 SmallVector<SDValue, 8> LoadVals;
525
526 while (RemainingBytes > 0) {
527 SDValue ScalarLoad;
528 unsigned LoadBytes = WideBytes;
529
530 if (RemainingBytes >= LoadBytes) {
531 ScalarLoad = DAG.getLoad(WideVT, dl, Chain, BasePTR,
532 LD->getPointerInfo().getWithOffset(Offset),
533 LD->isVolatile(), LD->isNonTemporal(),
Hal Finkelf5b95702015-02-22 15:58:04 +0000534 LD->isInvariant(),
535 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000536 LD->getAAInfo());
Michael Liao7fb39662013-02-20 18:04:21 +0000537 } else {
538 EVT LoadVT = WideVT;
539 while (RemainingBytes < LoadBytes) {
540 LoadBytes >>= 1; // Reduce the load size by half.
541 LoadVT = EVT::getIntegerVT(*DAG.getContext(), LoadBytes << 3);
542 }
543 ScalarLoad = DAG.getExtLoad(ISD::EXTLOAD, dl, WideVT, Chain, BasePTR,
544 LD->getPointerInfo().getWithOffset(Offset),
545 LoadVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000546 LD->isNonTemporal(), LD->isInvariant(),
Hal Finkelf5b95702015-02-22 15:58:04 +0000547 MinAlign(LD->getAlignment(), Offset),
548 LD->getAAInfo());
Michael Liao7fb39662013-02-20 18:04:21 +0000549 }
550
551 RemainingBytes -= LoadBytes;
552 Offset += LoadBytes;
553 BasePTR = DAG.getNode(ISD::ADD, dl, BasePTR.getValueType(), BasePTR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000554 DAG.getConstant(LoadBytes, dl,
555 BasePTR.getValueType()));
Michael Liao7fb39662013-02-20 18:04:21 +0000556
557 LoadVals.push_back(ScalarLoad.getValue(0));
558 LoadChains.push_back(ScalarLoad.getValue(1));
559 }
560
561 // Extract bits, pack and extend/trunc them into destination type.
562 unsigned SrcEltBits = SrcEltVT.getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000563 SDValue SrcEltBitMask = DAG.getConstant((1U << SrcEltBits) - 1, dl, WideVT);
Michael Liao7fb39662013-02-20 18:04:21 +0000564
565 unsigned BitOffset = 0;
566 unsigned WideIdx = 0;
567 unsigned WideBits = WideVT.getSizeInBits();
568
569 for (unsigned Idx = 0; Idx != NumElem; ++Idx) {
570 SDValue Lo, Hi, ShAmt;
571
572 if (BitOffset < WideBits) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000573 ShAmt = DAG.getConstant(
574 BitOffset, dl, TLI.getShiftAmountTy(WideVT, DAG.getDataLayout()));
Michael Liao7fb39662013-02-20 18:04:21 +0000575 Lo = DAG.getNode(ISD::SRL, dl, WideVT, LoadVals[WideIdx], ShAmt);
576 Lo = DAG.getNode(ISD::AND, dl, WideVT, Lo, SrcEltBitMask);
577 }
578
579 BitOffset += SrcEltBits;
580 if (BitOffset >= WideBits) {
581 WideIdx++;
Michael Kupersteincd63c5f2015-02-04 18:54:01 +0000582 BitOffset -= WideBits;
583 if (BitOffset > 0) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000584 ShAmt = DAG.getConstant(
585 SrcEltBits - BitOffset, dl,
586 TLI.getShiftAmountTy(WideVT, DAG.getDataLayout()));
Michael Liao7fb39662013-02-20 18:04:21 +0000587 Hi = DAG.getNode(ISD::SHL, dl, WideVT, LoadVals[WideIdx], ShAmt);
588 Hi = DAG.getNode(ISD::AND, dl, WideVT, Hi, SrcEltBitMask);
589 }
590 }
591
592 if (Hi.getNode())
593 Lo = DAG.getNode(ISD::OR, dl, WideVT, Lo, Hi);
594
595 switch (ExtType) {
596 default: llvm_unreachable("Unknown extended-load op!");
597 case ISD::EXTLOAD:
598 Lo = DAG.getAnyExtOrTrunc(Lo, dl, DstEltVT);
599 break;
600 case ISD::ZEXTLOAD:
601 Lo = DAG.getZExtOrTrunc(Lo, dl, DstEltVT);
602 break;
603 case ISD::SEXTLOAD:
Mehdi Amini9639d652015-07-09 02:09:20 +0000604 ShAmt =
605 DAG.getConstant(WideBits - SrcEltBits, dl,
606 TLI.getShiftAmountTy(WideVT, DAG.getDataLayout()));
Michael Liao7fb39662013-02-20 18:04:21 +0000607 Lo = DAG.getNode(ISD::SHL, dl, WideVT, Lo, ShAmt);
608 Lo = DAG.getNode(ISD::SRA, dl, WideVT, Lo, ShAmt);
609 Lo = DAG.getSExtOrTrunc(Lo, dl, DstEltVT);
610 break;
611 }
612 Vals.push_back(Lo);
613 }
614 } else {
615 unsigned Stride = SrcVT.getScalarType().getSizeInBits()/8;
616
617 for (unsigned Idx=0; Idx<NumElem; Idx++) {
618 SDValue ScalarLoad = DAG.getExtLoad(ExtType, dl,
619 Op.getNode()->getValueType(0).getScalarType(),
620 Chain, BasePTR, LD->getPointerInfo().getWithOffset(Idx * Stride),
621 SrcVT.getScalarType(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000622 LD->isVolatile(), LD->isNonTemporal(), LD->isInvariant(),
Hal Finkelf5b95702015-02-22 15:58:04 +0000623 MinAlign(LD->getAlignment(), Idx * Stride), LD->getAAInfo());
Michael Liao7fb39662013-02-20 18:04:21 +0000624
625 BasePTR = DAG.getNode(ISD::ADD, dl, BasePTR.getValueType(), BasePTR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000626 DAG.getConstant(Stride, dl, BasePTR.getValueType()));
Michael Liao7fb39662013-02-20 18:04:21 +0000627
628 Vals.push_back(ScalarLoad.getValue(0));
629 LoadChains.push_back(ScalarLoad.getValue(1));
630 }
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000631 }
Nadav Rotem75c22292011-10-18 22:32:43 +0000632
Craig Topper48d114b2014-04-26 18:35:24 +0000633 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000634 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl,
Craig Topper48d114b2014-04-26 18:35:24 +0000635 Op.getNode()->getValueType(0), Vals);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000636
637 AddLegalizedOperand(Op.getValue(0), Value);
638 AddLegalizedOperand(Op.getValue(1), NewChain);
639
640 return (Op.getResNo() ? NewChain : Value);
641}
642
643SDValue VectorLegalizer::ExpandStore(SDValue Op) {
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000644 SDLoc dl(Op);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000645 StoreSDNode *ST = cast<StoreSDNode>(Op.getNode());
646 SDValue Chain = ST->getChain();
647 SDValue BasePTR = ST->getBasePtr();
648 SDValue Value = ST->getValue();
649 EVT StVT = ST->getMemoryVT();
650
651 unsigned Alignment = ST->getAlignment();
652 bool isVolatile = ST->isVolatile();
653 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000654 AAMDNodes AAInfo = ST->getAAInfo();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000655
656 unsigned NumElem = StVT.getVectorNumElements();
657 // The type of the data we want to save
658 EVT RegVT = Value.getValueType();
659 EVT RegSclVT = RegVT.getScalarType();
660 // The type of data as saved in memory.
661 EVT MemSclVT = StVT.getScalarType();
662
663 // Cast floats into integers
664 unsigned ScalarSize = MemSclVT.getSizeInBits();
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000665
666 // Round odd types to the next pow of two.
667 if (!isPowerOf2_32(ScalarSize))
668 ScalarSize = NextPowerOf2(ScalarSize);
669
670 // Store Stride in bytes
671 unsigned Stride = ScalarSize/8;
672 // Extract each of the elements from the original vector
673 // and save them into memory individually.
674 SmallVector<SDValue, 8> Stores;
675 for (unsigned Idx = 0; Idx < NumElem; Idx++) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000676 SDValue Ex = DAG.getNode(
677 ISD::EXTRACT_VECTOR_ELT, dl, RegSclVT, Value,
678 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000679
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000680 // This scalar TruncStore may be illegal, but we legalize it later.
681 SDValue Store = DAG.getTruncStore(Chain, dl, Ex, BasePTR,
682 ST->getPointerInfo().getWithOffset(Idx*Stride), MemSclVT,
Hal Finkelf5b95702015-02-22 15:58:04 +0000683 isVolatile, isNonTemporal, MinAlign(Alignment, Idx*Stride),
684 AAInfo);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000685
Nadav Rotem75c22292011-10-18 22:32:43 +0000686 BasePTR = DAG.getNode(ISD::ADD, dl, BasePTR.getValueType(), BasePTR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000687 DAG.getConstant(Stride, dl, BasePTR.getValueType()));
Nadav Rotem75c22292011-10-18 22:32:43 +0000688
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000689 Stores.push_back(Store);
690 }
Craig Topper48d114b2014-04-26 18:35:24 +0000691 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Nadav Rotemebe13bc2011-10-15 07:41:10 +0000692 AddLegalizedOperand(Op, TF);
693 return TF;
694}
695
Chandler Carruthc1bedac2014-07-02 06:23:34 +0000696SDValue VectorLegalizer::Expand(SDValue Op) {
697 switch (Op->getOpcode()) {
698 case ISD::SIGN_EXTEND_INREG:
699 return ExpandSEXTINREG(Op);
Chandler Carruth0b666e02014-07-10 12:32:32 +0000700 case ISD::ANY_EXTEND_VECTOR_INREG:
701 return ExpandANY_EXTEND_VECTOR_INREG(Op);
702 case ISD::SIGN_EXTEND_VECTOR_INREG:
703 return ExpandSIGN_EXTEND_VECTOR_INREG(Op);
Chandler Carruthafe4b252014-07-09 10:58:18 +0000704 case ISD::ZERO_EXTEND_VECTOR_INREG:
705 return ExpandZERO_EXTEND_VECTOR_INREG(Op);
Chandler Carruthc1bedac2014-07-02 06:23:34 +0000706 case ISD::BSWAP:
707 return ExpandBSWAP(Op);
708 case ISD::VSELECT:
709 return ExpandVSELECT(Op);
710 case ISD::SELECT:
711 return ExpandSELECT(Op);
712 case ISD::UINT_TO_FP:
713 return ExpandUINT_TO_FLOAT(Op);
714 case ISD::FNEG:
715 return ExpandFNEG(Op);
716 case ISD::SETCC:
717 return UnrollVSETCC(Op);
718 default:
719 return DAG.UnrollVectorOp(Op.getNode());
720 }
721}
722
Nadav Rotemea973bd2012-08-30 19:17:29 +0000723SDValue VectorLegalizer::ExpandSELECT(SDValue Op) {
724 // Lower a select instruction where the condition is a scalar and the
725 // operands are vectors. Lower this select to VSELECT and implement it
Stephen Lincfe7f352013-07-08 00:37:03 +0000726 // using XOR AND OR. The selector bit is broadcasted.
Nadav Rotemea973bd2012-08-30 19:17:29 +0000727 EVT VT = Op.getValueType();
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000728 SDLoc DL(Op);
Nadav Rotemea973bd2012-08-30 19:17:29 +0000729
730 SDValue Mask = Op.getOperand(0);
731 SDValue Op1 = Op.getOperand(1);
732 SDValue Op2 = Op.getOperand(2);
733
734 assert(VT.isVector() && !Mask.getValueType().isVector()
735 && Op1.getValueType() == Op2.getValueType() && "Invalid type");
736
737 unsigned NumElem = VT.getVectorNumElements();
738
739 // If we can't even use the basic vector operations of
740 // AND,OR,XOR, we will have to scalarize the op.
741 // Notice that the operation may be 'promoted' which means that it is
742 // 'bitcasted' to another type which is handled.
743 // Also, we need to be able to construct a splat vector using BUILD_VECTOR.
744 if (TLI.getOperationAction(ISD::AND, VT) == TargetLowering::Expand ||
745 TLI.getOperationAction(ISD::XOR, VT) == TargetLowering::Expand ||
746 TLI.getOperationAction(ISD::OR, VT) == TargetLowering::Expand ||
747 TLI.getOperationAction(ISD::BUILD_VECTOR, VT) == TargetLowering::Expand)
748 return DAG.UnrollVectorOp(Op.getNode());
749
750 // Generate a mask operand.
Matt Arsenaultd2322222013-09-10 00:41:56 +0000751 EVT MaskTy = VT.changeVectorElementTypeToInteger();
Nadav Rotemea973bd2012-08-30 19:17:29 +0000752
753 // What is the size of each element in the vector mask.
754 EVT BitTy = MaskTy.getScalarType();
755
Matt Arsenaultd2f03322013-06-14 22:04:37 +0000756 Mask = DAG.getSelect(DL, BitTy, Mask,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000757 DAG.getConstant(APInt::getAllOnesValue(BitTy.getSizeInBits()), DL,
758 BitTy),
759 DAG.getConstant(0, DL, BitTy));
Nadav Rotemea973bd2012-08-30 19:17:29 +0000760
761 // Broadcast the mask so that the entire vector is all-one or all zero.
762 SmallVector<SDValue, 8> Ops(NumElem, Mask);
Craig Topper48d114b2014-04-26 18:35:24 +0000763 Mask = DAG.getNode(ISD::BUILD_VECTOR, DL, MaskTy, Ops);
Nadav Rotemea973bd2012-08-30 19:17:29 +0000764
765 // Bitcast the operands to be the same type as the mask.
766 // This is needed when we select between FP types because
767 // the mask is a vector of integers.
768 Op1 = DAG.getNode(ISD::BITCAST, DL, MaskTy, Op1);
769 Op2 = DAG.getNode(ISD::BITCAST, DL, MaskTy, Op2);
770
771 SDValue AllOnes = DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000772 APInt::getAllOnesValue(BitTy.getSizeInBits()), DL, MaskTy);
Nadav Rotemea973bd2012-08-30 19:17:29 +0000773 SDValue NotMask = DAG.getNode(ISD::XOR, DL, MaskTy, Mask, AllOnes);
774
775 Op1 = DAG.getNode(ISD::AND, DL, MaskTy, Op1, Mask);
776 Op2 = DAG.getNode(ISD::AND, DL, MaskTy, Op2, NotMask);
777 SDValue Val = DAG.getNode(ISD::OR, DL, MaskTy, Op1, Op2);
778 return DAG.getNode(ISD::BITCAST, DL, Op.getValueType(), Val);
779}
780
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000781SDValue VectorLegalizer::ExpandSEXTINREG(SDValue Op) {
782 EVT VT = Op.getValueType();
783
Benjamin Kramer5ea03492013-01-12 19:06:44 +0000784 // Make sure that the SRA and SHL instructions are available.
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000785 if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Expand ||
Benjamin Kramer5ea03492013-01-12 19:06:44 +0000786 TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Expand)
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000787 return DAG.UnrollVectorOp(Op.getNode());
788
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000789 SDLoc DL(Op);
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000790 EVT OrigTy = cast<VTSDNode>(Op->getOperand(1))->getVT();
791
792 unsigned BW = VT.getScalarType().getSizeInBits();
793 unsigned OrigBW = OrigTy.getScalarType().getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000794 SDValue ShiftSz = DAG.getConstant(BW - OrigBW, DL, VT);
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000795
796 Op = Op.getOperand(0);
Benjamin Kramer5ea03492013-01-12 19:06:44 +0000797 Op = DAG.getNode(ISD::SHL, DL, VT, Op, ShiftSz);
Nadav Rotemdbe5c722013-01-11 22:57:48 +0000798 return DAG.getNode(ISD::SRA, DL, VT, Op, ShiftSz);
799}
800
Chandler Carruth0b666e02014-07-10 12:32:32 +0000801// Generically expand a vector anyext in register to a shuffle of the relevant
802// lanes into the appropriate locations, with other lanes left undef.
803SDValue VectorLegalizer::ExpandANY_EXTEND_VECTOR_INREG(SDValue Op) {
804 SDLoc DL(Op);
805 EVT VT = Op.getValueType();
806 int NumElements = VT.getVectorNumElements();
807 SDValue Src = Op.getOperand(0);
808 EVT SrcVT = Src.getValueType();
809 int NumSrcElements = SrcVT.getVectorNumElements();
810
811 // Build a base mask of undef shuffles.
812 SmallVector<int, 16> ShuffleMask;
813 ShuffleMask.resize(NumSrcElements, -1);
814
815 // Place the extended lanes into the correct locations.
816 int ExtLaneScale = NumSrcElements / NumElements;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000817 int EndianOffset = DAG.getDataLayout().isBigEndian() ? ExtLaneScale - 1 : 0;
Chandler Carruth0b666e02014-07-10 12:32:32 +0000818 for (int i = 0; i < NumElements; ++i)
819 ShuffleMask[i * ExtLaneScale + EndianOffset] = i;
820
821 return DAG.getNode(
822 ISD::BITCAST, DL, VT,
823 DAG.getVectorShuffle(SrcVT, DL, Src, DAG.getUNDEF(SrcVT), ShuffleMask));
824}
825
826SDValue VectorLegalizer::ExpandSIGN_EXTEND_VECTOR_INREG(SDValue Op) {
827 SDLoc DL(Op);
828 EVT VT = Op.getValueType();
829 SDValue Src = Op.getOperand(0);
830 EVT SrcVT = Src.getValueType();
831
832 // First build an any-extend node which can be legalized above when we
833 // recurse through it.
834 Op = DAG.getAnyExtendVectorInReg(Src, DL, VT);
835
836 // Now we need sign extend. Do this by shifting the elements. Even if these
837 // aren't legal operations, they have a better chance of being legalized
838 // without full scalarization than the sign extension does.
839 unsigned EltWidth = VT.getVectorElementType().getSizeInBits();
840 unsigned SrcEltWidth = SrcVT.getVectorElementType().getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000841 SDValue ShiftAmount = DAG.getConstant(EltWidth - SrcEltWidth, DL, VT);
Chandler Carruth0b666e02014-07-10 12:32:32 +0000842 return DAG.getNode(ISD::SRA, DL, VT,
843 DAG.getNode(ISD::SHL, DL, VT, Op, ShiftAmount),
844 ShiftAmount);
845}
846
Chandler Carruthafe4b252014-07-09 10:58:18 +0000847// Generically expand a vector zext in register to a shuffle of the relevant
848// lanes into the appropriate locations, a blend of zero into the high bits,
849// and a bitcast to the wider element type.
850SDValue VectorLegalizer::ExpandZERO_EXTEND_VECTOR_INREG(SDValue Op) {
851 SDLoc DL(Op);
852 EVT VT = Op.getValueType();
853 int NumElements = VT.getVectorNumElements();
854 SDValue Src = Op.getOperand(0);
855 EVT SrcVT = Src.getValueType();
856 int NumSrcElements = SrcVT.getVectorNumElements();
857
858 // Build up a zero vector to blend into this one.
859 EVT SrcScalarVT = SrcVT.getScalarType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000860 SDValue ScalarZero = DAG.getTargetConstant(0, DL, SrcScalarVT);
Chandler Carruthafe4b252014-07-09 10:58:18 +0000861 SmallVector<SDValue, 4> BuildVectorOperands(NumSrcElements, ScalarZero);
862 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, DL, SrcVT, BuildVectorOperands);
863
864 // Shuffle the incoming lanes into the correct position, and pull all other
865 // lanes from the zero vector.
866 SmallVector<int, 16> ShuffleMask;
867 ShuffleMask.reserve(NumSrcElements);
868 for (int i = 0; i < NumSrcElements; ++i)
869 ShuffleMask.push_back(i);
870
871 int ExtLaneScale = NumSrcElements / NumElements;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000872 int EndianOffset = DAG.getDataLayout().isBigEndian() ? ExtLaneScale - 1 : 0;
Chandler Carruthafe4b252014-07-09 10:58:18 +0000873 for (int i = 0; i < NumElements; ++i)
874 ShuffleMask[i * ExtLaneScale + EndianOffset] = NumSrcElements + i;
875
876 return DAG.getNode(ISD::BITCAST, DL, VT,
877 DAG.getVectorShuffle(SrcVT, DL, Zero, Src, ShuffleMask));
878}
879
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000880SDValue VectorLegalizer::ExpandBSWAP(SDValue Op) {
881 EVT VT = Op.getValueType();
882
883 // Generate a byte wise shuffle mask for the BSWAP.
884 SmallVector<int, 16> ShuffleMask;
885 int ScalarSizeInBytes = VT.getScalarSizeInBits() / 8;
886 for (int I = 0, E = VT.getVectorNumElements(); I != E; ++I)
887 for (int J = ScalarSizeInBytes - 1; J >= 0; --J)
888 ShuffleMask.push_back((I * ScalarSizeInBytes) + J);
889
890 EVT ByteVT = EVT::getVectorVT(*DAG.getContext(), MVT::i8, ShuffleMask.size());
891
892 // Only emit a shuffle if the mask is legal.
893 if (!TLI.isShuffleMaskLegal(ShuffleMask, ByteVT))
894 return DAG.UnrollVectorOp(Op.getNode());
895
896 SDLoc DL(Op);
897 Op = DAG.getNode(ISD::BITCAST, DL, ByteVT, Op.getOperand(0));
898 Op = DAG.getVectorShuffle(ByteVT, DL, Op, DAG.getUNDEF(ByteVT),
899 ShuffleMask.data());
900 return DAG.getNode(ISD::BITCAST, DL, VT, Op);
901}
902
Nadav Rotem52202fb2011-09-13 19:17:42 +0000903SDValue VectorLegalizer::ExpandVSELECT(SDValue Op) {
904 // Implement VSELECT in terms of XOR, AND, OR
905 // on platforms which do not support blend natively.
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000906 SDLoc DL(Op);
Nadav Rotem52202fb2011-09-13 19:17:42 +0000907
908 SDValue Mask = Op.getOperand(0);
909 SDValue Op1 = Op.getOperand(1);
910 SDValue Op2 = Op.getOperand(2);
911
Matt Arsenaulta5733dc2013-05-07 20:24:18 +0000912 EVT VT = Mask.getValueType();
913
Nadav Rotem52202fb2011-09-13 19:17:42 +0000914 // If we can't even use the basic vector operations of
915 // AND,OR,XOR, we will have to scalarize the op.
Nadav Rotem88244722011-10-19 20:43:16 +0000916 // Notice that the operation may be 'promoted' which means that it is
917 // 'bitcasted' to another type which is handled.
Pete Cooper2455e9c2012-09-01 22:27:48 +0000918 // This operation also isn't safe with AND, OR, XOR when the boolean
919 // type is 0/1 as we need an all ones vector constant to mask with.
920 // FIXME: Sign extend 1 to all ones if thats legal on the target.
Nadav Rotem88244722011-10-19 20:43:16 +0000921 if (TLI.getOperationAction(ISD::AND, VT) == TargetLowering::Expand ||
922 TLI.getOperationAction(ISD::XOR, VT) == TargetLowering::Expand ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000923 TLI.getOperationAction(ISD::OR, VT) == TargetLowering::Expand ||
924 TLI.getBooleanContents(Op1.getValueType()) !=
925 TargetLowering::ZeroOrNegativeOneBooleanContent)
Nadav Rotem88244722011-10-19 20:43:16 +0000926 return DAG.UnrollVectorOp(Op.getNode());
Nadav Rotem52202fb2011-09-13 19:17:42 +0000927
Matt Arsenaulta5733dc2013-05-07 20:24:18 +0000928 // If the mask and the type are different sizes, unroll the vector op. This
929 // can occur when getSetCCResultType returns something that is different in
930 // size from the operand types. For example, v4i8 = select v4i32, v4i8, v4i8.
931 if (VT.getSizeInBits() != Op1.getValueType().getSizeInBits())
932 return DAG.UnrollVectorOp(Op.getNode());
933
Nadav Rotem52202fb2011-09-13 19:17:42 +0000934 // Bitcast the operands to be the same type as the mask.
935 // This is needed when we select between FP types because
936 // the mask is a vector of integers.
937 Op1 = DAG.getNode(ISD::BITCAST, DL, VT, Op1);
938 Op2 = DAG.getNode(ISD::BITCAST, DL, VT, Op2);
939
940 SDValue AllOnes = DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000941 APInt::getAllOnesValue(VT.getScalarType().getSizeInBits()), DL, VT);
Nadav Rotem52202fb2011-09-13 19:17:42 +0000942 SDValue NotMask = DAG.getNode(ISD::XOR, DL, VT, Mask, AllOnes);
943
944 Op1 = DAG.getNode(ISD::AND, DL, VT, Op1, Mask);
945 Op2 = DAG.getNode(ISD::AND, DL, VT, Op2, NotMask);
Nadav Rotem02ef0c32012-04-15 15:08:09 +0000946 SDValue Val = DAG.getNode(ISD::OR, DL, VT, Op1, Op2);
947 return DAG.getNode(ISD::BITCAST, DL, Op.getValueType(), Val);
Nadav Rotem52202fb2011-09-13 19:17:42 +0000948}
949
Nadav Roteme7a101c2011-03-19 13:09:10 +0000950SDValue VectorLegalizer::ExpandUINT_TO_FLOAT(SDValue Op) {
Nadav Roteme7a101c2011-03-19 13:09:10 +0000951 EVT VT = Op.getOperand(0).getValueType();
Benjamin Kramer351d53c2013-05-28 16:31:26 +0000952 SDLoc DL(Op);
Nadav Roteme7a101c2011-03-19 13:09:10 +0000953
954 // Make sure that the SINT_TO_FP and SRL instructions are available.
Nadav Rotem88244722011-10-19 20:43:16 +0000955 if (TLI.getOperationAction(ISD::SINT_TO_FP, VT) == TargetLowering::Expand ||
956 TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Expand)
957 return DAG.UnrollVectorOp(Op.getNode());
Nadav Roteme7a101c2011-03-19 13:09:10 +0000958
959 EVT SVT = VT.getScalarType();
960 assert((SVT.getSizeInBits() == 64 || SVT.getSizeInBits() == 32) &&
961 "Elements in vector-UINT_TO_FP must be 32 or 64 bits wide");
962
963 unsigned BW = SVT.getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000964 SDValue HalfWord = DAG.getConstant(BW/2, DL, VT);
Nadav Roteme7a101c2011-03-19 13:09:10 +0000965
966 // Constants to clear the upper part of the word.
967 // Notice that we can also use SHL+SHR, but using a constant is slightly
968 // faster on x86.
969 uint64_t HWMask = (SVT.getSizeInBits()==64)?0x00000000FFFFFFFF:0x0000FFFF;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000970 SDValue HalfWordMask = DAG.getConstant(HWMask, DL, VT);
Nadav Roteme7a101c2011-03-19 13:09:10 +0000971
972 // Two to the power of half-word-size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000973 SDValue TWOHW = DAG.getConstantFP(1 << (BW/2), DL, Op.getValueType());
Nadav Roteme7a101c2011-03-19 13:09:10 +0000974
975 // Clear upper part of LO, lower HI
976 SDValue HI = DAG.getNode(ISD::SRL, DL, VT, Op.getOperand(0), HalfWord);
977 SDValue LO = DAG.getNode(ISD::AND, DL, VT, Op.getOperand(0), HalfWordMask);
978
979 // Convert hi and lo to floats
980 // Convert the hi part back to the upper values
Sanjay Patela2607012015-09-16 16:31:21 +0000981 // TODO: Can any fast-math-flags be set on these nodes?
Nadav Roteme7a101c2011-03-19 13:09:10 +0000982 SDValue fHI = DAG.getNode(ISD::SINT_TO_FP, DL, Op.getValueType(), HI);
983 fHI = DAG.getNode(ISD::FMUL, DL, Op.getValueType(), fHI, TWOHW);
984 SDValue fLO = DAG.getNode(ISD::SINT_TO_FP, DL, Op.getValueType(), LO);
985
986 // Add the two halves
987 return DAG.getNode(ISD::FADD, DL, Op.getValueType(), fHI, fLO);
988}
989
990
Eli Friedmanda90dd62009-05-23 12:35:30 +0000991SDValue VectorLegalizer::ExpandFNEG(SDValue Op) {
992 if (TLI.isOperationLegalOrCustom(ISD::FSUB, Op.getValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000993 SDLoc DL(Op);
994 SDValue Zero = DAG.getConstantFP(-0.0, DL, Op.getValueType());
Sanjay Patela2607012015-09-16 16:31:21 +0000995 // TODO: If FNEG had fast-math-flags, they'd get propagated to this FSUB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000996 return DAG.getNode(ISD::FSUB, DL, Op.getValueType(),
Eli Friedmanda90dd62009-05-23 12:35:30 +0000997 Zero, Op.getOperand(0));
998 }
Mon P Wang32f8bb92009-11-30 02:42:02 +0000999 return DAG.UnrollVectorOp(Op.getNode());
Eli Friedmanda90dd62009-05-23 12:35:30 +00001000}
1001
1002SDValue VectorLegalizer::UnrollVSETCC(SDValue Op) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001003 EVT VT = Op.getValueType();
Eli Friedmanda90dd62009-05-23 12:35:30 +00001004 unsigned NumElems = VT.getVectorNumElements();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001005 EVT EltVT = VT.getVectorElementType();
Eli Friedmanda90dd62009-05-23 12:35:30 +00001006 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1), CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001007 EVT TmpEltVT = LHS.getValueType().getVectorElementType();
Benjamin Kramer351d53c2013-05-28 16:31:26 +00001008 SDLoc dl(Op);
Eli Friedmanda90dd62009-05-23 12:35:30 +00001009 SmallVector<SDValue, 8> Ops(NumElems);
1010 for (unsigned i = 0; i < NumElems; ++i) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001011 SDValue LHSElem = DAG.getNode(
1012 ISD::EXTRACT_VECTOR_ELT, dl, TmpEltVT, LHS,
1013 DAG.getConstant(i, dl, TLI.getVectorIdxTy(DAG.getDataLayout())));
1014 SDValue RHSElem = DAG.getNode(
1015 ISD::EXTRACT_VECTOR_ELT, dl, TmpEltVT, RHS,
1016 DAG.getConstant(i, dl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Matt Arsenault758659232013-05-18 00:21:46 +00001017 Ops[i] = DAG.getNode(ISD::SETCC, dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00001018 TLI.getSetCCResultType(DAG.getDataLayout(),
1019 *DAG.getContext(), TmpEltVT),
Eli Friedmanda90dd62009-05-23 12:35:30 +00001020 LHSElem, RHSElem, CC);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00001021 Ops[i] = DAG.getSelect(dl, EltVT, Ops[i],
1022 DAG.getConstant(APInt::getAllOnesValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001023 (EltVT.getSizeInBits()), dl, EltVT),
1024 DAG.getConstant(0, dl, EltVT));
Eli Friedmanda90dd62009-05-23 12:35:30 +00001025 }
Craig Topper48d114b2014-04-26 18:35:24 +00001026 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
Eli Friedmanda90dd62009-05-23 12:35:30 +00001027}
1028
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001029}
Eli Friedmanda90dd62009-05-23 12:35:30 +00001030
1031bool SelectionDAG::LegalizeVectors() {
1032 return VectorLegalizer(*this).Run();
1033}