blob: bb1b58898558bd36cbbda391d262cd6bc04ee006 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000032#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000033#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000034
35#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000036#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/Support/Endian.h"
38#include "llvm/Support/ELF.h"
39
40using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000041using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000042using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000043using namespace llvm::ELF;
44
45namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000046namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000047
Rui Ueyamac1c282a2016-02-11 21:18:01 +000048TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000049
Rafael Espindolae7e57b22015-11-09 21:43:00 +000050static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000051static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000052
George Rimare6389d12016-06-08 12:22:26 +000053StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000054 return getELFRelocationTypeName(Config->EMachine, Type);
55}
56
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000057template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000058 if (!isInt<N>(V))
59 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000060}
61
62template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000063 if (!isUInt<N>(V))
64 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000065}
66
Igor Kudrinfea8ed52015-11-26 10:05:24 +000067template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000068 if (!isInt<N>(V) && !isUInt<N>(V))
69 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000070}
71
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000072template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000073 if ((V & (N - 1)) != 0)
74 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000075}
76
Rafael Espindola24de7672016-06-09 20:39:01 +000077static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000078 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000079 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000080}
81
Rui Ueyamaefc23de2015-10-14 21:30:32 +000082namespace {
83class X86TargetInfo final : public TargetInfo {
84public:
85 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000086 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000087 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000088 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000089 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000090 bool isTlsLocalDynamicRel(uint32_t Type) const override;
91 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
92 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000093 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000094 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000095 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
96 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000097 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000098
Rafael Espindola69f54022016-06-04 23:22:34 +000099 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
100 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000101 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
102 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
103 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
104 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000105};
106
Rui Ueyama46626e12016-07-12 23:28:31 +0000107template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000108public:
109 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000110 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000111 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000112 bool isTlsLocalDynamicRel(uint32_t Type) const override;
113 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
114 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000115 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000116 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000117 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000118 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
119 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000120 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000121
Rafael Espindola5c66b822016-06-04 22:58:54 +0000122 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
123 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000124 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000125 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
126 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
127 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
128 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000129
130private:
131 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
132 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000133};
134
Davide Italiano8c3444362016-01-11 19:45:33 +0000135class PPCTargetInfo final : public TargetInfo {
136public:
137 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000138 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000139 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000140};
141
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142class PPC64TargetInfo final : public TargetInfo {
143public:
144 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000145 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000146 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
147 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000148 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000149};
150
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000151class AArch64TargetInfo final : public TargetInfo {
152public:
153 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000154 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000155 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000156 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000157 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000158 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000159 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
160 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000161 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000162 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000163 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
164 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000165 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000166 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000167 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000168};
169
Tom Stellard80efb162016-01-07 03:59:08 +0000170class AMDGPUTargetInfo final : public TargetInfo {
171public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000172 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000173 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
174 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000175};
176
Peter Smith8646ced2016-06-07 09:31:52 +0000177class ARMTargetInfo final : public TargetInfo {
178public:
179 ARMTargetInfo();
180 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
181 uint32_t getDynRel(uint32_t Type) const override;
182 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000183 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000184 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
185 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000186 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000187 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000188 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
189 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000190 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000191 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000192 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
193};
194
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000195template <class ELFT> class MipsTargetInfo final : public TargetInfo {
196public:
197 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000198 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000199 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000200 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000201 bool isTlsLocalDynamicRel(uint32_t Type) const override;
202 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000203 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000204 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000205 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
206 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000207 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000208 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000209 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000210 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000211};
212} // anonymous namespace
213
Rui Ueyama91004392015-10-13 16:08:15 +0000214TargetInfo *createTarget() {
215 switch (Config->EMachine) {
216 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000217 case EM_IAMCU:
Rui Ueyama91004392015-10-13 16:08:15 +0000218 return new X86TargetInfo();
219 case EM_AARCH64:
220 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000221 case EM_AMDGPU:
222 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000223 case EM_ARM:
224 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000225 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000226 switch (Config->EKind) {
227 case ELF32LEKind:
228 return new MipsTargetInfo<ELF32LE>();
229 case ELF32BEKind:
230 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000231 case ELF64LEKind:
232 return new MipsTargetInfo<ELF64LE>();
233 case ELF64BEKind:
234 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000235 default:
George Rimar777f9632016-03-12 08:31:34 +0000236 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000237 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000238 case EM_PPC:
239 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000240 case EM_PPC64:
241 return new PPC64TargetInfo();
242 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000243 if (Config->EKind == ELF32LEKind)
244 return new X86_64TargetInfo<ELF32LE>();
245 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000246 }
George Rimar777f9632016-03-12 08:31:34 +0000247 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000248}
249
Rafael Espindola01205f72015-09-22 18:19:46 +0000250TargetInfo::~TargetInfo() {}
251
Rafael Espindola666625b2016-04-01 14:36:09 +0000252uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
253 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000254 return 0;
255}
256
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000257bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000258
Peter Smithfb05cd92016-07-08 16:10:27 +0000259RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
260 const InputFile &File,
261 const SymbolBody &S) const {
262 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000263}
264
George Rimar98b060d2016-03-06 06:01:07 +0000265bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000266
George Rimar98b060d2016-03-06 06:01:07 +0000267bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000268
George Rimara4c7e742016-10-20 08:36:42 +0000269bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000270
Rafael Espindola5c66b822016-06-04 22:58:54 +0000271RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
272 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000273 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000274}
275
276void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
277 llvm_unreachable("Should not have claimed to be relaxable");
278}
279
Rafael Espindola22ef9562016-04-13 01:40:19 +0000280void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
281 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000282 llvm_unreachable("Should not have claimed to be relaxable");
283}
284
Rafael Espindola22ef9562016-04-13 01:40:19 +0000285void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
286 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000287 llvm_unreachable("Should not have claimed to be relaxable");
288}
289
Rafael Espindola22ef9562016-04-13 01:40:19 +0000290void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
291 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000292 llvm_unreachable("Should not have claimed to be relaxable");
293}
294
Rafael Espindola22ef9562016-04-13 01:40:19 +0000295void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
296 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000297 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000298}
George Rimar77d1cb12015-11-24 09:00:06 +0000299
Rafael Espindola7f074422015-09-22 21:35:51 +0000300X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000301 CopyRel = R_386_COPY;
302 GotRel = R_386_GLOB_DAT;
303 PltRel = R_386_JUMP_SLOT;
304 IRelativeRel = R_386_IRELATIVE;
305 RelativeRel = R_386_RELATIVE;
306 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000307 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
308 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000309 GotEntrySize = 4;
310 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000311 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000312 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000313 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000314}
315
316RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
317 switch (Type) {
318 default:
319 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000320 case R_386_TLS_GD:
321 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000322 case R_386_TLS_LDM:
323 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000324 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000325 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000327 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000328 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000329 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000330 case R_386_TLS_IE:
331 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000332 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000333 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000334 case R_386_TLS_GOTIE:
335 return R_GOT_FROM_END;
336 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000337 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000338 case R_386_TLS_LE:
339 return R_TLS;
340 case R_386_TLS_LE_32:
341 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000342 }
George Rimar77b77792015-11-25 22:15:01 +0000343}
344
Rafael Espindola69f54022016-06-04 23:22:34 +0000345RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
346 RelExpr Expr) const {
347 switch (Expr) {
348 default:
349 return Expr;
350 case R_RELAX_TLS_GD_TO_IE:
351 return R_RELAX_TLS_GD_TO_IE_END;
352 case R_RELAX_TLS_GD_TO_LE:
353 return R_RELAX_TLS_GD_TO_LE_NEG;
354 }
355}
356
Rui Ueyamac516ae12016-01-29 02:33:45 +0000357void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +0000358 write32le(Buf, Out<ELF32LE>::Dynamic->Addr);
George Rimar77b77792015-11-25 22:15:01 +0000359}
360
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000361void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000362 // Entries in .got.plt initially points back to the corresponding
363 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000364 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000365}
Rafael Espindola01205f72015-09-22 18:19:46 +0000366
George Rimar98b060d2016-03-06 06:01:07 +0000367uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000368 if (Type == R_386_TLS_LE)
369 return R_386_TLS_TPOFF;
370 if (Type == R_386_TLS_LE_32)
371 return R_386_TLS_TPOFF32;
372 return Type;
373}
374
George Rimar98b060d2016-03-06 06:01:07 +0000375bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000376 return Type == R_386_TLS_GD;
377}
378
George Rimar98b060d2016-03-06 06:01:07 +0000379bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000380 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
381}
382
George Rimar98b060d2016-03-06 06:01:07 +0000383bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000384 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
385}
386
Rui Ueyama4a90f572016-06-16 16:28:50 +0000387void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000388 // Executable files and shared object files have
389 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000390 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000391 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000392 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000393 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
394 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000395 };
396 memcpy(Buf, V, sizeof(V));
397 return;
398 }
George Rimar648a2c32015-10-20 08:54:27 +0000399
George Rimar77b77792015-11-25 22:15:01 +0000400 const uint8_t PltData[] = {
401 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000402 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
403 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000404 };
405 memcpy(Buf, PltData, sizeof(PltData));
Rafael Espindola04a2e342016-11-09 01:42:41 +0000406 uint32_t Got = Out<ELF32LE>::GotPlt->Addr;
Rui Ueyamacf375932016-01-29 23:58:03 +0000407 write32le(Buf + 2, Got + 4);
408 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000409}
410
Rui Ueyama9398f862016-01-29 04:15:02 +0000411void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
412 uint64_t PltEntryAddr, int32_t Index,
413 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000414 const uint8_t Inst[] = {
415 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
416 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
417 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
418 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000419 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000420
George Rimar77b77792015-11-25 22:15:01 +0000421 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000422 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindola04a2e342016-11-09 01:42:41 +0000423 uint32_t Got = Out<ELF32LE>::GotPlt->Addr;
Rui Ueyama9398f862016-01-29 04:15:02 +0000424 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000425 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000426 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000427}
428
Rafael Espindola666625b2016-04-01 14:36:09 +0000429uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
430 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000431 switch (Type) {
432 default:
433 return 0;
434 case R_386_32:
435 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000436 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000437 case R_386_GOTOFF:
438 case R_386_GOTPC:
439 case R_386_PC32:
440 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000441 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000442 return read32le(Buf);
443 }
444}
445
Rafael Espindola22ef9562016-04-13 01:40:19 +0000446void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
447 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000448 checkInt<32>(Val, Type);
449 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000450}
451
Rafael Espindola22ef9562016-04-13 01:40:19 +0000452void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
453 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000454 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000455 // leal x@tlsgd(, %ebx, 1),
456 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000457 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000458 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000459 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000460 const uint8_t Inst[] = {
461 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
462 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
463 };
464 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000465 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000466}
467
Rafael Espindola22ef9562016-04-13 01:40:19 +0000468void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
469 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000470 // Convert
471 // leal x@tlsgd(, %ebx, 1),
472 // call __tls_get_addr@plt
473 // to
474 // movl %gs:0, %eax
475 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000476 const uint8_t Inst[] = {
477 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
478 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
479 };
480 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000481 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000482}
483
George Rimar6f17e092015-12-17 09:32:21 +0000484// In some conditions, relocations can be optimized to avoid using GOT.
485// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000486void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
487 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000488 // Ulrich's document section 6.2 says that @gotntpoff can
489 // be used with MOVL or ADDL instructions.
490 // @indntpoff is similar to @gotntpoff, but for use in
491 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000492 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000493
George Rimar6f17e092015-12-17 09:32:21 +0000494 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000495 if (Loc[-1] == 0xa1) {
496 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
497 // This case is different from the generic case below because
498 // this is a 5 byte instruction while below is 6 bytes.
499 Loc[-1] = 0xb8;
500 } else if (Loc[-2] == 0x8b) {
501 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
502 Loc[-2] = 0xc7;
503 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000504 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000505 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
506 Loc[-2] = 0x81;
507 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000508 }
509 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000510 assert(Type == R_386_TLS_GOTIE);
511 if (Loc[-2] == 0x8b) {
512 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
513 Loc[-2] = 0xc7;
514 Loc[-1] = 0xc0 | Reg;
515 } else {
516 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
517 Loc[-2] = 0x8d;
518 Loc[-1] = 0x80 | (Reg << 3) | Reg;
519 }
George Rimar6f17e092015-12-17 09:32:21 +0000520 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000521 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000522}
523
Rafael Espindola22ef9562016-04-13 01:40:19 +0000524void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
525 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000526 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000527 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000528 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000529 }
530
Rui Ueyama55274e32016-04-23 01:10:15 +0000531 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000532 // leal foo(%reg),%eax
533 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000534 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000535 // movl %gs:0,%eax
536 // nop
537 // leal 0(%esi,1),%esi
538 const uint8_t Inst[] = {
539 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
540 0x90, // nop
541 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
542 };
543 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000544}
545
Rui Ueyama46626e12016-07-12 23:28:31 +0000546template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000547 CopyRel = R_X86_64_COPY;
548 GotRel = R_X86_64_GLOB_DAT;
549 PltRel = R_X86_64_JUMP_SLOT;
550 RelativeRel = R_X86_64_RELATIVE;
551 IRelativeRel = R_X86_64_IRELATIVE;
552 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000553 TlsModuleIndexRel = R_X86_64_DTPMOD64;
554 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000555 GotEntrySize = 8;
556 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000557 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000558 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000559 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000560}
561
Rui Ueyama46626e12016-07-12 23:28:31 +0000562template <class ELFT>
563RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
564 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000565 switch (Type) {
566 default:
567 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000568 case R_X86_64_TPOFF32:
569 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000570 case R_X86_64_TLSLD:
571 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000572 case R_X86_64_TLSGD:
573 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000574 case R_X86_64_SIZE32:
575 case R_X86_64_SIZE64:
576 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000577 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000578 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000579 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000580 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000581 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000582 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000583 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000584 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000585 case R_X86_64_GOTPCRELX:
586 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000587 case R_X86_64_GOTTPOFF:
588 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000589 }
George Rimar648a2c32015-10-20 08:54:27 +0000590}
591
Rui Ueyama46626e12016-07-12 23:28:31 +0000592template <class ELFT>
593void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000594 // The first entry holds the value of _DYNAMIC. It is not clear why that is
595 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000596 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000597 // other program).
Rafael Espindola04a2e342016-11-09 01:42:41 +0000598 write64le(Buf, Out<ELFT>::Dynamic->Addr);
Igor Kudrin351b41d2015-11-16 17:44:08 +0000599}
600
Rui Ueyama46626e12016-07-12 23:28:31 +0000601template <class ELFT>
602void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
603 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000604 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000605 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000606}
607
Rui Ueyama46626e12016-07-12 23:28:31 +0000608template <class ELFT>
609void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000610 const uint8_t PltData[] = {
611 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
612 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
613 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
614 };
615 memcpy(Buf, PltData, sizeof(PltData));
Rafael Espindola04a2e342016-11-09 01:42:41 +0000616 uint64_t Got = Out<ELFT>::GotPlt->Addr;
617 uint64_t Plt = Out<ELFT>::Plt->Addr;
Rui Ueyama900e2d22016-01-29 03:51:49 +0000618 write32le(Buf + 2, Got - Plt + 2); // GOT+8
619 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000620}
Rafael Espindola01205f72015-09-22 18:19:46 +0000621
Rui Ueyama46626e12016-07-12 23:28:31 +0000622template <class ELFT>
623void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
624 uint64_t PltEntryAddr, int32_t Index,
625 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000626 const uint8_t Inst[] = {
627 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
628 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
629 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
630 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000631 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000632
George Rimar648a2c32015-10-20 08:54:27 +0000633 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
634 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000635 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000636}
637
Rui Ueyama46626e12016-07-12 23:28:31 +0000638template <class ELFT>
639uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000640 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000641 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000642 return Type;
643}
644
Rui Ueyama46626e12016-07-12 23:28:31 +0000645template <class ELFT>
646bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000647 return Type == R_X86_64_GOTTPOFF;
648}
649
Rui Ueyama46626e12016-07-12 23:28:31 +0000650template <class ELFT>
651bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000652 return Type == R_X86_64_TLSGD;
653}
654
Rui Ueyama46626e12016-07-12 23:28:31 +0000655template <class ELFT>
656bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000657 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
658 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000659}
660
Rui Ueyama46626e12016-07-12 23:28:31 +0000661template <class ELFT>
662void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
663 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000664 // Convert
665 // .byte 0x66
666 // leaq x@tlsgd(%rip), %rdi
667 // .word 0x6666
668 // rex64
669 // call __tls_get_addr@plt
670 // to
671 // mov %fs:0x0,%rax
672 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000673 const uint8_t Inst[] = {
674 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
675 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
676 };
677 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000678 // The original code used a pc relative relocation and so we have to
679 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000680 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000681}
682
Rui Ueyama46626e12016-07-12 23:28:31 +0000683template <class ELFT>
684void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
685 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000686 // Convert
687 // .byte 0x66
688 // leaq x@tlsgd(%rip), %rdi
689 // .word 0x6666
690 // rex64
691 // call __tls_get_addr@plt
692 // to
693 // mov %fs:0x0,%rax
694 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000695 const uint8_t Inst[] = {
696 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
697 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
698 };
699 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000700 // Both code sequences are PC relatives, but since we are moving the constant
701 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000702 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000703}
704
George Rimar77d1cb12015-11-24 09:00:06 +0000705// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000706// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000707template <class ELFT>
708void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
709 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000710 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000711 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000712 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000713
Rui Ueyama73575c42016-06-21 05:09:39 +0000714 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000715 // because LEA with these registers needs 4 bytes to encode and thus
716 // wouldn't fit the space.
717
718 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
719 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
720 memcpy(Inst, "\x48\x81\xc4", 3);
721 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
722 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
723 memcpy(Inst, "\x49\x81\xc4", 3);
724 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
725 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
726 memcpy(Inst, "\x4d\x8d", 2);
727 *RegSlot = 0x80 | (Reg << 3) | Reg;
728 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
729 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
730 memcpy(Inst, "\x48\x8d", 2);
731 *RegSlot = 0x80 | (Reg << 3) | Reg;
732 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
733 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
734 memcpy(Inst, "\x49\xc7", 2);
735 *RegSlot = 0xc0 | Reg;
736 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
737 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
738 memcpy(Inst, "\x48\xc7", 2);
739 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000740 } else {
741 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000742 }
743
744 // The original code used a PC relative relocation.
745 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000746 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000747}
748
Rui Ueyama46626e12016-07-12 23:28:31 +0000749template <class ELFT>
750void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
751 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000752 // Convert
753 // leaq bar@tlsld(%rip), %rdi
754 // callq __tls_get_addr@PLT
755 // leaq bar@dtpoff(%rax), %rcx
756 // to
757 // .word 0x6666
758 // .byte 0x66
759 // mov %fs:0,%rax
760 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000761 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000762 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000763 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000764 }
765 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000766 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000767 return;
George Rimar25411f252015-12-04 11:20:13 +0000768 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000769
770 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000771 0x66, 0x66, // .word 0x6666
772 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000773 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
774 };
775 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000776}
777
Rui Ueyama46626e12016-07-12 23:28:31 +0000778template <class ELFT>
779void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
780 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000781 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000782 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000783 checkUInt<32>(Val, Type);
784 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000785 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000786 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000787 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000788 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000789 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000790 case R_X86_64_GOTPCRELX:
791 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000792 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000793 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000794 case R_X86_64_PLT32:
795 case R_X86_64_TLSGD:
796 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000797 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000798 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000799 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000800 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000801 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000802 case R_X86_64_64:
803 case R_X86_64_DTPOFF64:
804 case R_X86_64_SIZE64:
805 case R_X86_64_PC64:
806 write64le(Loc, Val);
807 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000808 default:
George Rimar57610422016-03-11 14:43:02 +0000809 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000810 }
811}
812
Rui Ueyama46626e12016-07-12 23:28:31 +0000813template <class ELFT>
814RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
815 const uint8_t *Data,
816 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000817 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000818 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000819 const uint8_t Op = Data[-2];
820 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000821 // FIXME: When PIC is disabled and foo is defined locally in the
822 // lower 32 bit address space, memory operand in mov can be converted into
823 // immediate operand. Otherwise, mov must be changed to lea. We support only
824 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000825 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000826 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000827 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000828 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
829 return R_RELAX_GOT_PC;
830
831 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
832 // If PIC then no relaxation is available.
833 // We also don't relax test/binop instructions without REX byte,
834 // they are 32bit operations and not common to have.
835 assert(Type == R_X86_64_REX_GOTPCRELX);
836 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000837}
838
George Rimarb7204302016-06-02 09:22:00 +0000839// A subset of relaxations can only be applied for no-PIC. This method
840// handles such relaxations. Instructions encoding information was taken from:
841// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
842// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
843// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000844template <class ELFT>
845void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
846 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000847 const uint8_t Rex = Loc[-3];
848 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
849 if (Op == 0x85) {
850 // See "TEST-Logical Compare" (4-428 Vol. 2B),
851 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
852
853 // ModR/M byte has form XX YYY ZZZ, where
854 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
855 // XX has different meanings:
856 // 00: The operand's memory address is in reg1.
857 // 01: The operand's memory address is reg1 + a byte-sized displacement.
858 // 10: The operand's memory address is reg1 + a word-sized displacement.
859 // 11: The operand is reg1 itself.
860 // If an instruction requires only one operand, the unused reg2 field
861 // holds extra opcode bits rather than a register code
862 // 0xC0 == 11 000 000 binary.
863 // 0x38 == 00 111 000 binary.
864 // We transfer reg2 to reg1 here as operand.
865 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000866 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000867
868 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
869 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000870 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000871
872 // Move R bit to the B bit in REX byte.
873 // REX byte is encoded as 0100WRXB, where
874 // 0100 is 4bit fixed pattern.
875 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
876 // default operand size is used (which is 32-bit for most but not all
877 // instructions).
878 // REX.R This 1-bit value is an extension to the MODRM.reg field.
879 // REX.X This 1-bit value is an extension to the SIB.index field.
880 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
881 // SIB.base field.
882 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000883 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000884 relocateOne(Loc, R_X86_64_PC32, Val);
885 return;
886 }
887
888 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
889 // or xor operations.
890
891 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
892 // Logic is close to one for test instruction above, but we also
893 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000894 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000895
896 // Primary opcode is 0x81, opcode extension is one of:
897 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
898 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
899 // This value was wrote to MODRM.reg in a line above.
900 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
901 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
902 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000903 Loc[-2] = 0x81;
904 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000905 relocateOne(Loc, R_X86_64_PC32, Val);
906}
907
Rui Ueyama46626e12016-07-12 23:28:31 +0000908template <class ELFT>
909void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000910 const uint8_t Op = Loc[-2];
911 const uint8_t ModRm = Loc[-1];
912
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000913 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000914 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000915 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000916 relocateOne(Loc, R_X86_64_PC32, Val);
917 return;
918 }
919
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000920 if (Op != 0xff) {
921 // We are relaxing a rip relative to an absolute, so compensate
922 // for the old -4 addend.
923 assert(!Config->Pic);
924 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
925 return;
926 }
927
George Rimarb7204302016-06-02 09:22:00 +0000928 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000929 if (ModRm == 0x15) {
930 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
931 // Instead we convert to "addr32 call foo" where addr32 is an instruction
932 // prefix. That makes result expression to be a single instruction.
933 Loc[-2] = 0x67; // addr32 prefix
934 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000935 relocateOne(Loc, R_X86_64_PC32, Val);
936 return;
937 }
938
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000939 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
940 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
941 assert(ModRm == 0x25);
942 Loc[-2] = 0xe9; // jmp
943 Loc[3] = 0x90; // nop
944 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000945}
946
Hal Finkel3c8cc672015-10-12 20:56:18 +0000947// Relocation masks following the #lo(value), #hi(value), #ha(value),
948// #higher(value), #highera(value), #highest(value), and #highesta(value)
949// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
950// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000951static uint16_t applyPPCLo(uint64_t V) { return V; }
952static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
953static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
954static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
955static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000956static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000957static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
958
Davide Italiano8c3444362016-01-11 19:45:33 +0000959PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000960
Rafael Espindola22ef9562016-04-13 01:40:19 +0000961void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
962 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000963 switch (Type) {
964 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000965 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000966 break;
967 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000968 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000969 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000970 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000971 case R_PPC_REL32:
972 write32be(Loc, Val);
973 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000974 case R_PPC_REL24:
975 or32be(Loc, Val & 0x3FFFFFC);
976 break;
Davide Italiano8c3444362016-01-11 19:45:33 +0000977 default:
George Rimar57610422016-03-11 14:43:02 +0000978 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000979 }
980}
981
Rafael Espindola22ef9562016-04-13 01:40:19 +0000982RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000983 switch (Type) {
984 case R_PPC_REL24:
985 case R_PPC_REL32:
986 return R_PC;
987 default:
988 return R_ABS;
989 }
Rafael Espindola22ef9562016-04-13 01:40:19 +0000990}
991
Rafael Espindolac4010882015-09-22 20:54:08 +0000992PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000993 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000994 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000995 GotEntrySize = 8;
996 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000997 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000998 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000999
1000 // We need 64K pages (at least under glibc/Linux, the loader won't
1001 // set different permissions on a finer granularity than that).
Petr Hosek5d98fef72016-09-28 00:09:20 +00001002 MaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001003
1004 // The PPC64 ELF ABI v1 spec, says:
1005 //
1006 // It is normally desirable to put segments with different characteristics
1007 // in separate 256 Mbyte portions of the address space, to give the
1008 // operating system full paging flexibility in the 64-bit address space.
1009 //
1010 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1011 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001012 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001013}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001014
Rafael Espindola15cec292016-04-27 12:25:22 +00001015static uint64_t PPC64TocOffset = 0x8000;
1016
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001017uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001018 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1019 // TOC starts where the first of these sections starts. We always create a
1020 // .got when we see a relocation that uses it, so for us the start is always
1021 // the .got.
Rafael Espindola04a2e342016-11-09 01:42:41 +00001022 uint64_t TocVA = Out<ELF64BE>::Got->Addr;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001023
1024 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1025 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1026 // code (crt1.o) assumes that you can get from the TOC base to the
1027 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001028 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001029}
1030
Rafael Espindola22ef9562016-04-13 01:40:19 +00001031RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1032 switch (Type) {
1033 default:
1034 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001035 case R_PPC64_TOC16:
1036 case R_PPC64_TOC16_DS:
1037 case R_PPC64_TOC16_HA:
1038 case R_PPC64_TOC16_HI:
1039 case R_PPC64_TOC16_LO:
1040 case R_PPC64_TOC16_LO_DS:
1041 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001042 case R_PPC64_TOC:
1043 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001044 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001045 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001046 }
1047}
1048
Rui Ueyama9398f862016-01-29 04:15:02 +00001049void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1050 uint64_t PltEntryAddr, int32_t Index,
1051 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001052 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1053
1054 // FIXME: What we should do, in theory, is get the offset of the function
1055 // descriptor in the .opd section, and use that as the offset from %r2 (the
1056 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1057 // be a pointer to the function descriptor in the .opd section. Using
1058 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1059
George Rimara4c7e742016-10-20 08:36:42 +00001060 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1061 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1062 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1063 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1064 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1065 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1066 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1067 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001068}
1069
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001070static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1071 uint64_t V = Val - PPC64TocOffset;
1072 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001073 case R_PPC64_TOC16:
1074 return {R_PPC64_ADDR16, V};
1075 case R_PPC64_TOC16_DS:
1076 return {R_PPC64_ADDR16_DS, V};
1077 case R_PPC64_TOC16_HA:
1078 return {R_PPC64_ADDR16_HA, V};
1079 case R_PPC64_TOC16_HI:
1080 return {R_PPC64_ADDR16_HI, V};
1081 case R_PPC64_TOC16_LO:
1082 return {R_PPC64_ADDR16_LO, V};
1083 case R_PPC64_TOC16_LO_DS:
1084 return {R_PPC64_ADDR16_LO_DS, V};
1085 default:
1086 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001087 }
1088}
1089
Rafael Espindola22ef9562016-04-13 01:40:19 +00001090void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1091 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001092 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001093 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001094 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001095
Hal Finkel3c8cc672015-10-12 20:56:18 +00001096 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001097 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001098 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001099 // Preserve the AA/LK bits in the branch instruction
1100 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001101 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001102 break;
1103 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001104 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001105 checkInt<16>(Val, Type);
1106 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001107 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001108 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001109 checkInt<16>(Val, Type);
1110 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001111 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001112 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001113 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001114 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001115 break;
1116 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001117 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001118 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001119 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001120 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001121 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001122 break;
1123 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001124 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001125 break;
1126 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001127 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001128 break;
1129 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001130 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001131 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001132 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001133 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001134 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001135 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001136 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001137 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001138 break;
1139 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001140 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001141 checkInt<32>(Val, Type);
1142 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001143 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001144 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001145 case R_PPC64_REL64:
1146 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001147 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001148 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001149 case R_PPC64_REL24: {
1150 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001151 checkInt<24>(Val, Type);
1152 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001153 break;
1154 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001155 default:
George Rimar57610422016-03-11 14:43:02 +00001156 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001157 }
1158}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001159
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001160AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001161 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001162 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001163 IRelativeRel = R_AARCH64_IRELATIVE;
1164 GotRel = R_AARCH64_GLOB_DAT;
1165 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001166 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001167 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001168 GotEntrySize = 8;
1169 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001170 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001171 PltHeaderSize = 32;
Eugene Leviantee8dcfb2016-10-04 08:58:55 +00001172 MaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001173
1174 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1175 // 1 of the tls structures and the tcb size is 16.
1176 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001177}
George Rimar648a2c32015-10-20 08:54:27 +00001178
Rafael Espindola22ef9562016-04-13 01:40:19 +00001179RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1180 const SymbolBody &S) const {
1181 switch (Type) {
1182 default:
1183 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001184 case R_AARCH64_TLSDESC_ADR_PAGE21:
1185 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001186 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1187 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1188 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001189 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001190 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001191 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1192 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1193 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001194 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001195 case R_AARCH64_CONDBR19:
1196 case R_AARCH64_JUMP26:
1197 case R_AARCH64_TSTBR14:
1198 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001199 case R_AARCH64_PREL16:
1200 case R_AARCH64_PREL32:
1201 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001202 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001204 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001205 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001206 case R_AARCH64_LD64_GOT_LO12_NC:
1207 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1208 return R_GOT;
1209 case R_AARCH64_ADR_GOT_PAGE:
1210 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1211 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001212 }
1213}
1214
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001215RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1216 RelExpr Expr) const {
1217 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1218 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1219 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1220 return R_RELAX_TLS_GD_TO_IE_ABS;
1221 }
1222 return Expr;
1223}
1224
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001225bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001226 switch (Type) {
1227 default:
1228 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001229 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001230 case R_AARCH64_LD64_GOT_LO12_NC:
1231 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001232 case R_AARCH64_LDST16_ABS_LO12_NC:
1233 case R_AARCH64_LDST32_ABS_LO12_NC:
1234 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001235 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001236 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1237 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001238 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001239 return true;
1240 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001241}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001242
George Rimar98b060d2016-03-06 06:01:07 +00001243bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001244 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1245 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1246}
1247
George Rimar98b060d2016-03-06 06:01:07 +00001248uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001249 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1250 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001251 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001252 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001253 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001254}
1255
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001256void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00001257 write64le(Buf, Out<ELF64LE>::Plt->Addr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001258}
1259
Rafael Espindola22ef9562016-04-13 01:40:19 +00001260static uint64_t getAArch64Page(uint64_t Expr) {
1261 return Expr & (~static_cast<uint64_t>(0xFFF));
1262}
1263
Rui Ueyama4a90f572016-06-16 16:28:50 +00001264void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001265 const uint8_t PltData[] = {
1266 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1267 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1268 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1269 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1270 0x20, 0x02, 0x1f, 0xd6, // br x17
1271 0x1f, 0x20, 0x03, 0xd5, // nop
1272 0x1f, 0x20, 0x03, 0xd5, // nop
1273 0x1f, 0x20, 0x03, 0xd5 // nop
1274 };
1275 memcpy(Buf, PltData, sizeof(PltData));
1276
Rafael Espindola04a2e342016-11-09 01:42:41 +00001277 uint64_t Got = Out<ELF64LE>::GotPlt->Addr;
1278 uint64_t Plt = Out<ELF64LE>::Plt->Addr;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001279 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1280 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1281 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1282 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001283}
1284
Rui Ueyama9398f862016-01-29 04:15:02 +00001285void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1286 uint64_t PltEntryAddr, int32_t Index,
1287 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001288 const uint8_t Inst[] = {
1289 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1290 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1291 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1292 0x20, 0x02, 0x1f, 0xd6 // br x17
1293 };
1294 memcpy(Buf, Inst, sizeof(Inst));
1295
Rafael Espindola22ef9562016-04-13 01:40:19 +00001296 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1297 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1298 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1299 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001300}
1301
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001302static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001303 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001304 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1305 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001306 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001307}
1308
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001309static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1310 or32le(L, (Imm & 0xFFF) << 10);
1311}
1312
Rafael Espindola22ef9562016-04-13 01:40:19 +00001313void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1314 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001315 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001316 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001317 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001318 checkIntUInt<16>(Val, Type);
1319 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001320 break;
1321 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001322 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001323 checkIntUInt<32>(Val, Type);
1324 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001325 break;
1326 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001327 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001328 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001329 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001330 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001331 // This relocation stores 12 bits and there's no instruction
1332 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001333 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1334 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001335 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001336 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001337 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001338 case R_AARCH64_ADR_PREL_PG_HI21:
1339 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001340 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001341 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001342 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001343 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001344 case R_AARCH64_ADR_PREL_LO21:
1345 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001346 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001347 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001348 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001349 case R_AARCH64_JUMP26:
1350 checkInt<28>(Val, Type);
1351 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001352 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001353 case R_AARCH64_CONDBR19:
1354 checkInt<21>(Val, Type);
1355 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001356 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001357 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001358 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001359 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001360 checkAlignment<8>(Val, Type);
1361 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001362 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001363 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001364 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001365 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001366 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001367 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001368 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001369 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001370 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001371 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001372 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001373 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001374 break;
1375 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001376 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001377 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001378 case R_AARCH64_MOVW_UABS_G0_NC:
1379 or32le(Loc, (Val & 0xFFFF) << 5);
1380 break;
1381 case R_AARCH64_MOVW_UABS_G1_NC:
1382 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1383 break;
1384 case R_AARCH64_MOVW_UABS_G2_NC:
1385 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1386 break;
1387 case R_AARCH64_MOVW_UABS_G3:
1388 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1389 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001390 case R_AARCH64_TSTBR14:
1391 checkInt<16>(Val, Type);
1392 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001393 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001394 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1395 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001396 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001397 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001398 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001399 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001400 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001401 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001402 default:
George Rimar57610422016-03-11 14:43:02 +00001403 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001404 }
1405}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001406
Rafael Espindola22ef9562016-04-13 01:40:19 +00001407void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1408 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001409 // TLSDESC Global-Dynamic relocation are in the form:
1410 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1411 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1412 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1413 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001414 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001415 // And it can optimized to:
1416 // movz x0, #0x0, lsl #16
1417 // movk x0, #0x10
1418 // nop
1419 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001420 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001421
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001422 switch (Type) {
1423 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1424 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001425 write32le(Loc, 0xd503201f); // nop
1426 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001427 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001428 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1429 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001430 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001431 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1432 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001433 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001434 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001435 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001436}
1437
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001438void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1439 uint64_t Val) const {
1440 // TLSDESC Global-Dynamic relocation are in the form:
1441 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1442 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1443 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1444 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1445 // blr x1
1446 // And it can optimized to:
1447 // adrp x0, :gottprel:v
1448 // ldr x0, [x0, :gottprel_lo12:v]
1449 // nop
1450 // nop
1451
1452 switch (Type) {
1453 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1454 case R_AARCH64_TLSDESC_CALL:
1455 write32le(Loc, 0xd503201f); // nop
1456 break;
1457 case R_AARCH64_TLSDESC_ADR_PAGE21:
1458 write32le(Loc, 0x90000000); // adrp
1459 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1460 break;
1461 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1462 write32le(Loc, 0xf9400000); // ldr
1463 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1464 break;
1465 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001466 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001467 }
1468}
1469
Rafael Espindola22ef9562016-04-13 01:40:19 +00001470void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1471 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001472 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001473
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001474 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001475 // Generate MOVZ.
1476 uint32_t RegNo = read32le(Loc) & 0x1f;
1477 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1478 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001479 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001480 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1481 // Generate MOVK.
1482 uint32_t RegNo = read32le(Loc) & 0x1f;
1483 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1484 return;
1485 }
1486 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001487}
1488
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001489AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001490 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001491 GotRel = R_AMDGPU_ABS64;
1492 GotEntrySize = 8;
1493}
Tom Stellard391e3a82016-07-04 19:19:07 +00001494
Rafael Espindola22ef9562016-04-13 01:40:19 +00001495void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1496 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001497 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001498 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001499 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001500 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001501 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001502 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001503 write32le(Loc, Val);
1504 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001505 case R_AMDGPU_ABS64:
1506 write64le(Loc, Val);
1507 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001508 case R_AMDGPU_GOTPCREL32_HI:
1509 case R_AMDGPU_REL32_HI:
1510 write32le(Loc, Val >> 32);
1511 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001512 default:
1513 fatal("unrecognized reloc " + Twine(Type));
1514 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001515}
1516
1517RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001518 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001519 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001520 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001521 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001522 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001523 case R_AMDGPU_REL32_LO:
1524 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001525 return R_PC;
1526 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001527 case R_AMDGPU_GOTPCREL32_LO:
1528 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001529 return R_GOT_PC;
1530 default:
1531 fatal("do not know how to handle relocation " + Twine(Type));
1532 }
Tom Stellard80efb162016-01-07 03:59:08 +00001533}
1534
Peter Smith8646ced2016-06-07 09:31:52 +00001535ARMTargetInfo::ARMTargetInfo() {
1536 CopyRel = R_ARM_COPY;
1537 RelativeRel = R_ARM_RELATIVE;
1538 IRelativeRel = R_ARM_IRELATIVE;
1539 GotRel = R_ARM_GLOB_DAT;
1540 PltRel = R_ARM_JUMP_SLOT;
1541 TlsGotRel = R_ARM_TLS_TPOFF32;
1542 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1543 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001544 GotEntrySize = 4;
1545 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001546 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001547 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001548 // ARM uses Variant 1 TLS
1549 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001550 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001551}
1552
1553RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1554 switch (Type) {
1555 default:
1556 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001557 case R_ARM_THM_JUMP11:
1558 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001559 case R_ARM_CALL:
1560 case R_ARM_JUMP24:
1561 case R_ARM_PC24:
1562 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001563 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001564 case R_ARM_THM_JUMP19:
1565 case R_ARM_THM_JUMP24:
1566 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001567 return R_PLT_PC;
1568 case R_ARM_GOTOFF32:
1569 // (S + A) - GOT_ORG
1570 return R_GOTREL;
1571 case R_ARM_GOT_BREL:
1572 // GOT(S) + A - GOT_ORG
1573 return R_GOT_OFF;
1574 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001575 case R_ARM_TLS_IE32:
1576 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001577 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001578 case R_ARM_TARGET1:
1579 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001580 case R_ARM_TARGET2:
1581 if (Config->Target2 == Target2Policy::Rel)
1582 return R_PC;
1583 if (Config->Target2 == Target2Policy::Abs)
1584 return R_ABS;
1585 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001586 case R_ARM_TLS_GD32:
1587 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001588 case R_ARM_TLS_LDM32:
1589 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001590 case R_ARM_BASE_PREL:
1591 // B(S) + A - P
1592 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1593 // platforms.
1594 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001595 case R_ARM_MOVW_PREL_NC:
1596 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001597 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001598 case R_ARM_THM_MOVW_PREL_NC:
1599 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001600 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001601 case R_ARM_NONE:
1602 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001603 case R_ARM_TLS_LE32:
1604 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001605 }
1606}
1607
1608uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001609 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1610 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001611 if (Type == R_ARM_ABS32)
1612 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001613 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001614 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001615 return R_ARM_ABS32;
1616}
1617
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001618void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00001619 write32le(Buf, Out<ELF32LE>::Plt->Addr);
Peter Smith8646ced2016-06-07 09:31:52 +00001620}
1621
Rui Ueyama4a90f572016-06-16 16:28:50 +00001622void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001623 const uint8_t PltData[] = {
1624 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1625 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1626 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1627 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1628 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1629 };
1630 memcpy(Buf, PltData, sizeof(PltData));
Rafael Espindola04a2e342016-11-09 01:42:41 +00001631 uint64_t GotPlt = Out<ELF32LE>::GotPlt->Addr;
1632 uint64_t L1 = Out<ELF32LE>::Plt->Addr + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001633 write32le(Buf + 16, GotPlt - L1 - 8);
1634}
1635
1636void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1637 uint64_t PltEntryAddr, int32_t Index,
1638 unsigned RelOff) const {
1639 // FIXME: Using simple code sequence with simple relocations.
1640 // There is a more optimal sequence but it requires support for the group
1641 // relocations. See ELF for the ARM Architecture Appendix A.3
1642 const uint8_t PltData[] = {
1643 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1644 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1645 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1646 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1647 };
1648 memcpy(Buf, PltData, sizeof(PltData));
1649 uint64_t L1 = PltEntryAddr + 4;
1650 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1651}
1652
Peter Smithfb05cd92016-07-08 16:10:27 +00001653RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1654 const InputFile &File,
1655 const SymbolBody &S) const {
Peter Smith2227c7f2016-11-03 11:49:23 +00001656 // If S is an undefined weak symbol we don't need a Thunk
1657 if (S.isUndefined())
1658 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001659 // A state change from ARM to Thumb and vice versa must go through an
1660 // interworking thunk if the relocation type is not R_ARM_CALL or
1661 // R_ARM_THM_CALL.
1662 switch (RelocType) {
1663 case R_ARM_PC24:
1664 case R_ARM_PLT32:
1665 case R_ARM_JUMP24:
1666 // Source is ARM, all PLT entries are ARM so no interworking required.
1667 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1668 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1669 return R_THUNK_PC;
1670 break;
1671 case R_ARM_THM_JUMP19:
1672 case R_ARM_THM_JUMP24:
1673 // Source is Thumb, all PLT entries are ARM so interworking is required.
1674 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1675 if (Expr == R_PLT_PC)
1676 return R_THUNK_PLT_PC;
1677 if ((S.getVA<ELF32LE>() & 1) == 0)
1678 return R_THUNK_PC;
1679 break;
1680 }
1681 return Expr;
1682}
1683
Peter Smith8646ced2016-06-07 09:31:52 +00001684void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1685 uint64_t Val) const {
1686 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001687 case R_ARM_ABS32:
1688 case R_ARM_BASE_PREL:
1689 case R_ARM_GOTOFF32:
1690 case R_ARM_GOT_BREL:
1691 case R_ARM_GOT_PREL:
1692 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001693 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001694 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001695 case R_ARM_TLS_GD32:
1696 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001697 case R_ARM_TLS_LDM32:
1698 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001699 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001700 write32le(Loc, Val);
1701 break;
1702 case R_ARM_PREL31:
1703 checkInt<31>(Val, Type);
1704 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1705 break;
1706 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001707 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1708 // value of bit 0 of Val, we must select a BL or BLX instruction
1709 if (Val & 1) {
1710 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1711 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1712 checkInt<26>(Val, Type);
1713 write32le(Loc, 0xfa000000 | // opcode
1714 ((Val & 2) << 23) | // H
1715 ((Val >> 2) & 0x00ffffff)); // imm24
1716 break;
1717 }
1718 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1719 // BLX (always unconditional) instruction to an ARM Target, select an
1720 // unconditional BL.
1721 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001722 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001723 case R_ARM_JUMP24:
1724 case R_ARM_PC24:
1725 case R_ARM_PLT32:
1726 checkInt<26>(Val, Type);
1727 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1728 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001729 case R_ARM_THM_JUMP11:
1730 checkInt<12>(Val, Type);
1731 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1732 break;
1733 case R_ARM_THM_JUMP19:
1734 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1735 checkInt<21>(Val, Type);
1736 write16le(Loc,
1737 (read16le(Loc) & 0xfbc0) | // opcode cond
1738 ((Val >> 10) & 0x0400) | // S
1739 ((Val >> 12) & 0x003f)); // imm6
1740 write16le(Loc + 2,
1741 0x8000 | // opcode
1742 ((Val >> 8) & 0x0800) | // J2
1743 ((Val >> 5) & 0x2000) | // J1
1744 ((Val >> 1) & 0x07ff)); // imm11
1745 break;
1746 case R_ARM_THM_CALL:
1747 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1748 // value of bit 0 of Val, we must select a BL or BLX instruction
1749 if ((Val & 1) == 0) {
1750 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1751 // only be two byte aligned. This must be done before overflow check
1752 Val = alignTo(Val, 4);
1753 }
1754 // Bit 12 is 0 for BLX, 1 for BL
1755 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001756 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001757 case R_ARM_THM_JUMP24:
1758 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1759 // FIXME: Use of I1 and I2 require v6T2ops
1760 checkInt<25>(Val, Type);
1761 write16le(Loc,
1762 0xf000 | // opcode
1763 ((Val >> 14) & 0x0400) | // S
1764 ((Val >> 12) & 0x03ff)); // imm10
1765 write16le(Loc + 2,
1766 (read16le(Loc + 2) & 0xd000) | // opcode
1767 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1768 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1769 ((Val >> 1) & 0x07ff)); // imm11
1770 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001771 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001772 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001773 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1774 (Val & 0x0fff));
1775 break;
1776 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001777 case R_ARM_MOVT_PREL:
1778 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001779 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1780 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1781 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001782 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001783 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001784 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001785 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001786 write16le(Loc,
1787 0xf2c0 | // opcode
1788 ((Val >> 17) & 0x0400) | // i
1789 ((Val >> 28) & 0x000f)); // imm4
1790 write16le(Loc + 2,
1791 (read16le(Loc + 2) & 0x8f00) | // opcode
1792 ((Val >> 12) & 0x7000) | // imm3
1793 ((Val >> 16) & 0x00ff)); // imm8
1794 break;
1795 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001796 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001797 // Encoding T3: A = imm4:i:imm3:imm8
1798 write16le(Loc,
1799 0xf240 | // opcode
1800 ((Val >> 1) & 0x0400) | // i
1801 ((Val >> 12) & 0x000f)); // imm4
1802 write16le(Loc + 2,
1803 (read16le(Loc + 2) & 0x8f00) | // opcode
1804 ((Val << 4) & 0x7000) | // imm3
1805 (Val & 0x00ff)); // imm8
1806 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001807 default:
1808 fatal("unrecognized reloc " + Twine(Type));
1809 }
1810}
1811
1812uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1813 uint32_t Type) const {
1814 switch (Type) {
1815 default:
1816 return 0;
1817 case R_ARM_ABS32:
1818 case R_ARM_BASE_PREL:
1819 case R_ARM_GOTOFF32:
1820 case R_ARM_GOT_BREL:
1821 case R_ARM_GOT_PREL:
1822 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001823 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001824 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001825 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001826 case R_ARM_TLS_LDM32:
1827 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001828 case R_ARM_TLS_IE32:
1829 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001830 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001831 case R_ARM_PREL31:
1832 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001833 case R_ARM_CALL:
1834 case R_ARM_JUMP24:
1835 case R_ARM_PC24:
1836 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001837 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001838 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001839 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001840 case R_ARM_THM_JUMP19: {
1841 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1842 uint16_t Hi = read16le(Buf);
1843 uint16_t Lo = read16le(Buf + 2);
1844 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1845 ((Lo & 0x0800) << 8) | // J2
1846 ((Lo & 0x2000) << 5) | // J1
1847 ((Hi & 0x003f) << 12) | // imm6
1848 ((Lo & 0x07ff) << 1)); // imm11:0
1849 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001850 case R_ARM_THM_CALL:
1851 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001852 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1853 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1854 // FIXME: I1 and I2 require v6T2ops
1855 uint16_t Hi = read16le(Buf);
1856 uint16_t Lo = read16le(Buf + 2);
1857 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1858 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1859 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1860 ((Hi & 0x003ff) << 12) | // imm0
1861 ((Lo & 0x007ff) << 1)); // imm11:0
1862 }
1863 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1864 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001865 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001866 case R_ARM_MOVT_ABS:
1867 case R_ARM_MOVW_PREL_NC:
1868 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001869 uint64_t Val = read32le(Buf) & 0x000f0fff;
1870 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1871 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001872 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001873 case R_ARM_THM_MOVT_ABS:
1874 case R_ARM_THM_MOVW_PREL_NC:
1875 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001876 // Encoding T3: A = imm4:i:imm3:imm8
1877 uint16_t Hi = read16le(Buf);
1878 uint16_t Lo = read16le(Buf + 2);
1879 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1880 ((Hi & 0x0400) << 1) | // i
1881 ((Lo & 0x7000) >> 4) | // imm3
1882 (Lo & 0x00ff)); // imm8
1883 }
Peter Smith8646ced2016-06-07 09:31:52 +00001884 }
1885}
1886
Peter Smith441cf5d2016-07-20 14:56:26 +00001887bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1888 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1889}
1890
Peter Smith9d450252016-07-20 08:52:27 +00001891bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1892 return Type == R_ARM_TLS_GD32;
1893}
1894
1895bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1896 return Type == R_ARM_TLS_IE32;
1897}
1898
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001899template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001900 GotPltHeaderEntriesNum = 2;
Petr Hosek5d98fef72016-09-28 00:09:20 +00001901 MaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001902 GotEntrySize = sizeof(typename ELFT::uint);
1903 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001904 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001905 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001906 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001907 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001908 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001909 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001910 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001911 TlsGotRel = R_MIPS_TLS_TPREL64;
1912 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1913 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1914 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001915 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001916 TlsGotRel = R_MIPS_TLS_TPREL32;
1917 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1918 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1919 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001920}
1921
1922template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001923RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1924 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00001925 // See comment in the calculateMipsRelChain.
1926 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001927 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001928 switch (Type) {
1929 default:
1930 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001931 case R_MIPS_JALR:
1932 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001933 case R_MIPS_GPREL16:
1934 case R_MIPS_GPREL32:
1935 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001936 case R_MIPS_26:
1937 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001938 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001939 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001940 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001941 // MIPS _gp_disp designates offset between start of function and 'gp'
1942 // pointer into GOT. __gnu_local_gp is equal to the current value of
1943 // the 'gp'. Therefore any relocations against them do not require
1944 // dynamic relocation.
1945 if (&S == ElfSym<ELFT>::MipsGpDisp)
1946 return R_PC;
1947 return R_ABS;
1948 case R_MIPS_PC32:
1949 case R_MIPS_PC16:
1950 case R_MIPS_PC19_S2:
1951 case R_MIPS_PC21_S2:
1952 case R_MIPS_PC26_S2:
1953 case R_MIPS_PCHI16:
1954 case R_MIPS_PCLO16:
1955 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001956 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001957 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001958 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001959 // fallthrough
1960 case R_MIPS_CALL16:
1961 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001962 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001963 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00001964 case R_MIPS_CALL_HI16:
1965 case R_MIPS_CALL_LO16:
1966 case R_MIPS_GOT_HI16:
1967 case R_MIPS_GOT_LO16:
1968 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001969 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001970 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001971 case R_MIPS_TLS_GD:
1972 return R_MIPS_TLSGD;
1973 case R_MIPS_TLS_LDM:
1974 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001975 }
1976}
1977
1978template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001979uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001980 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001981 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001982 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001983 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001984 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001985}
1986
1987template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001988bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1989 return Type == R_MIPS_TLS_LDM;
1990}
1991
1992template <class ELFT>
1993bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1994 return Type == R_MIPS_TLS_GD;
1995}
1996
1997template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001998void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00001999 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->Addr);
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002000}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002001
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002002template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002003static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002004 uint32_t Instr = read32<E>(Loc);
2005 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2006 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2007}
2008
2009template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002010static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002011 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002012 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002013 if (SHIFT > 0)
2014 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002015 checkInt<BSIZE + SHIFT>(V, Type);
2016 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002017}
2018
George Rimara4c7e742016-10-20 08:36:42 +00002019template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002020 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002021 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2022 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002023}
2024
George Rimara4c7e742016-10-20 08:36:42 +00002025template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002026 uint32_t Instr = read32<E>(Loc);
2027 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2028 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2029}
2030
George Rimara4c7e742016-10-20 08:36:42 +00002031template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002032 uint32_t Instr = read32<E>(Loc);
2033 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2034 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2035}
2036
George Rimara4c7e742016-10-20 08:36:42 +00002037template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002038 uint32_t Instr = read32<E>(Loc);
2039 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2040}
2041
Simon Atanasyana088bce2016-07-20 20:15:33 +00002042template <class ELFT> static bool isMipsR6() {
2043 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2044 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2045 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2046}
2047
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002048template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002049void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002050 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002051 if (Config->MipsN32Abi) {
2052 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2053 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2054 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2055 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2056 } else {
2057 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2058 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2059 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2060 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2061 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002062 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2063 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2064 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2065 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Rafael Espindola04a2e342016-11-09 01:42:41 +00002066 uint64_t Got = Out<ELFT>::GotPlt->Addr;
Simon Atanasyana888e672016-03-04 10:55:12 +00002067 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002068 writeMipsLo16<E>(Buf + 4, Got);
2069 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002070}
2071
2072template <class ELFT>
2073void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2074 uint64_t PltEntryAddr, int32_t Index,
2075 unsigned RelOff) const {
2076 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002077 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2078 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2079 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002080 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002081 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002082 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002083 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2084 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002085}
2086
2087template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002088RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2089 const InputFile &File,
2090 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002091 // Any MIPS PIC code function is invoked with its address in register $t9.
2092 // So if we have a branch instruction from non-PIC code to the PIC one
2093 // we cannot make the jump directly and need to create a small stubs
2094 // to save the target function address.
2095 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2096 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002097 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002098 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2099 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002100 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002101 // If current file has PIC code, LA25 stub is not required.
2102 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002103 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002104 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002105 // LA25 is required if target file has PIC code
2106 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002107 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002108}
2109
2110template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002111uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002112 uint32_t Type) const {
2113 const endianness E = ELFT::TargetEndianness;
2114 switch (Type) {
2115 default:
2116 return 0;
2117 case R_MIPS_32:
2118 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002119 case R_MIPS_TLS_DTPREL32:
2120 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002121 return read32<E>(Buf);
2122 case R_MIPS_26:
2123 // FIXME (simon): If the relocation target symbol is not a PLT entry
2124 // we should use another expression for calculation:
2125 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002126 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002127 case R_MIPS_GPREL16:
2128 case R_MIPS_LO16:
2129 case R_MIPS_PCLO16:
2130 case R_MIPS_TLS_DTPREL_HI16:
2131 case R_MIPS_TLS_DTPREL_LO16:
2132 case R_MIPS_TLS_TPREL_HI16:
2133 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002134 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002135 case R_MIPS_PC16:
2136 return getPcRelocAddend<E, 16, 2>(Buf);
2137 case R_MIPS_PC19_S2:
2138 return getPcRelocAddend<E, 19, 2>(Buf);
2139 case R_MIPS_PC21_S2:
2140 return getPcRelocAddend<E, 21, 2>(Buf);
2141 case R_MIPS_PC26_S2:
2142 return getPcRelocAddend<E, 26, 2>(Buf);
2143 case R_MIPS_PC32:
2144 return getPcRelocAddend<E, 32, 0>(Buf);
2145 }
2146}
2147
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002148static std::pair<uint32_t, uint64_t> calculateMipsRelChain(uint32_t Type,
2149 uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002150 // MIPS N64 ABI packs multiple relocations into the single relocation
2151 // record. In general, all up to three relocations can have arbitrary
2152 // types. In fact, Clang and GCC uses only a few combinations. For now,
2153 // we support two of them. That is allow to pass at least all LLVM
2154 // test suite cases.
2155 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2156 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2157 // The first relocation is a 'real' relocation which is calculated
2158 // using the corresponding symbol's value. The second and the third
2159 // relocations used to modify result of the first one: extend it to
2160 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2161 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2162 uint32_t Type2 = (Type >> 8) & 0xff;
2163 uint32_t Type3 = (Type >> 16) & 0xff;
2164 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2165 return std::make_pair(Type, Val);
2166 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2167 return std::make_pair(Type2, Val);
2168 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2169 return std::make_pair(Type3, -Val);
2170 error("unsupported relocations combination " + Twine(Type));
2171 return std::make_pair(Type & 0xff, Val);
2172}
2173
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002174template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002175void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2176 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002177 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002178 // Thread pointer and DRP offsets from the start of TLS data area.
2179 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002180 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002181 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002182 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002183 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002184 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002185 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002186 if (ELFT::Is64Bits || Config->MipsN32Abi)
2187 std::tie(Type, Val) = calculateMipsRelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002188 switch (Type) {
2189 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002190 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002191 case R_MIPS_TLS_DTPREL32:
2192 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002193 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002194 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002195 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002196 case R_MIPS_TLS_DTPREL64:
2197 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002198 write64<E>(Loc, Val);
2199 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002200 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002201 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002202 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002203 case R_MIPS_GOT_DISP:
2204 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002205 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002206 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002207 case R_MIPS_TLS_GD:
2208 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002209 checkInt<16>(Val, Type);
2210 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002211 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002212 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002213 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002214 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002215 case R_MIPS_LO16:
2216 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002217 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002218 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002219 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002220 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002221 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002222 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002223 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002224 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002225 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002226 case R_MIPS_TLS_DTPREL_HI16:
2227 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002228 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002229 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002230 case R_MIPS_HIGHER:
2231 writeMipsHigher<E>(Loc, Val);
2232 break;
2233 case R_MIPS_HIGHEST:
2234 writeMipsHighest<E>(Loc, Val);
2235 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002236 case R_MIPS_JALR:
2237 // Ignore this optimization relocation for now
2238 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002239 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002240 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002241 break;
2242 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002243 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002244 break;
2245 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002246 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002247 break;
2248 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002249 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002250 break;
2251 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002252 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002253 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002254 default:
George Rimar57610422016-03-11 14:43:02 +00002255 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002256 }
2257}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002258
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002259template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002260bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002261 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002262}
Rafael Espindola01205f72015-09-22 18:19:46 +00002263}
2264}