Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 1 | //===-- X86/X86MCCodeEmitter.cpp - Convert X86 code to machine code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the X86MCCodeEmitter class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "mccodeemitter" |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/X86MCTargetDesc.h" |
| 16 | #include "MCTargetDesc/X86BaseInfo.h" |
| 17 | #include "MCTargetDesc/X86FixupKinds.h" |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCCodeEmitter.h" |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCExpr.h" |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrInfo.h" |
| 22 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCSubtargetInfo.h" |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 26 | |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
| 29 | namespace { |
| 30 | class X86MCCodeEmitter : public MCCodeEmitter { |
Argyrios Kyrtzidis | d0fcc9a | 2010-08-15 10:27:23 +0000 | [diff] [blame] | 31 | X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT |
| 32 | void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 33 | const MCInstrInfo &MCII; |
| 34 | const MCSubtargetInfo &STI; |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 35 | MCContext &Ctx; |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 36 | public: |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 37 | X86MCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti, |
| 38 | MCContext &ctx) |
| 39 | : MCII(mcii), STI(sti), Ctx(ctx) { |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 40 | } |
| 41 | |
| 42 | ~X86MCCodeEmitter() {} |
Daniel Dunbar | b311a6b | 2010-02-09 22:59:55 +0000 | [diff] [blame] | 43 | |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 44 | bool is64BitMode() const { |
| 45 | // FIXME: Can tablegen auto-generate this? |
| 46 | return (STI.getFeatureBits() & X86::Mode64Bit) != 0; |
| 47 | } |
| 48 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 49 | static unsigned GetX86RegNum(const MCOperand &MO) { |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 50 | return X86_MC::getX86RegNum(MO.getReg()); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 51 | } |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 52 | |
| 53 | // On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range |
| 54 | // 0-7 and the difference between the 2 groups is given by the REX prefix. |
| 55 | // In the VEX prefix, registers are seen sequencially from 0-15 and encoded |
| 56 | // in 1's complement form, example: |
| 57 | // |
| 58 | // ModRM field => XMM9 => 1 |
| 59 | // VEX.VVVV => XMM9 => ~9 |
| 60 | // |
| 61 | // See table 4-35 of Intel AVX Programming Reference for details. |
| 62 | static unsigned char getVEXRegisterEncoding(const MCInst &MI, |
| 63 | unsigned OpNum) { |
| 64 | unsigned SrcReg = MI.getOperand(OpNum).getReg(); |
| 65 | unsigned SrcRegNum = GetX86RegNum(MI.getOperand(OpNum)); |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 66 | if (X86II::isX86_64ExtendedReg(SrcReg)) |
| 67 | SrcRegNum |= 8; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 68 | |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 69 | // The registers represented through VEX_VVVV should |
| 70 | // be encoded in 1's complement form. |
| 71 | return (~SrcRegNum) & 0xf; |
| 72 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 73 | |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 74 | void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const { |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 75 | OS << (char)C; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 76 | ++CurByte; |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 77 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 78 | |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 79 | void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte, |
| 80 | raw_ostream &OS) const { |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 81 | // Output the constant in little endian byte order. |
| 82 | for (unsigned i = 0; i != Size; ++i) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 83 | EmitByte(Val & 255, CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 84 | Val >>= 8; |
| 85 | } |
| 86 | } |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 87 | |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 88 | void EmitImmediate(const MCOperand &Disp, |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 89 | unsigned ImmSize, MCFixupKind FixupKind, |
Chris Lattner | 167842f | 2010-02-11 06:54:23 +0000 | [diff] [blame] | 90 | unsigned &CurByte, raw_ostream &OS, |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 91 | SmallVectorImpl<MCFixup> &Fixups, |
| 92 | int ImmOffset = 0) const; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 94 | inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode, |
| 95 | unsigned RM) { |
| 96 | assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!"); |
| 97 | return RM | (RegOpcode << 3) | (Mod << 6); |
| 98 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 99 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 100 | void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld, |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 101 | unsigned &CurByte, raw_ostream &OS) const { |
| 102 | EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 103 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 104 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 105 | void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base, |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 106 | unsigned &CurByte, raw_ostream &OS) const { |
| 107 | // SIB byte is in the same format as the ModRMByte. |
| 108 | EmitByte(ModRMByte(SS, Index, Base), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 109 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 110 | |
| 111 | |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 112 | void EmitMemModRMByte(const MCInst &MI, unsigned Op, |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 113 | unsigned RegOpcodeField, |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 114 | uint64_t TSFlags, unsigned &CurByte, raw_ostream &OS, |
Chris Lattner | de03bd0 | 2010-02-10 06:52:12 +0000 | [diff] [blame] | 115 | SmallVectorImpl<MCFixup> &Fixups) const; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 116 | |
Daniel Dunbar | b311a6b | 2010-02-09 22:59:55 +0000 | [diff] [blame] | 117 | void EncodeInstruction(const MCInst &MI, raw_ostream &OS, |
| 118 | SmallVectorImpl<MCFixup> &Fixups) const; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 119 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 120 | void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 121 | const MCInst &MI, const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 122 | raw_ostream &OS) const; |
| 123 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 124 | void EmitSegmentOverridePrefix(uint64_t TSFlags, unsigned &CurByte, |
| 125 | int MemOperand, const MCInst &MI, |
| 126 | raw_ostream &OS) const; |
| 127 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 128 | void EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 129 | const MCInst &MI, const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 130 | raw_ostream &OS) const; |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 131 | }; |
| 132 | |
| 133 | } // end anonymous namespace |
| 134 | |
| 135 | |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 136 | MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII, |
| 137 | const MCSubtargetInfo &STI, |
| 138 | MCContext &Ctx) { |
| 139 | return new X86MCCodeEmitter(MCII, STI, Ctx); |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 142 | /// isDisp8 - Return true if this signed displacement fits in a 8-bit |
| 143 | /// sign-extended field. |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 144 | static bool isDisp8(int Value) { |
| 145 | return Value == (signed char)Value; |
| 146 | } |
| 147 | |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 148 | /// getImmFixupKind - Return the appropriate fixup kind to use for an immediate |
| 149 | /// in an instruction with the specified TSFlags. |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 150 | static MCFixupKind getImmFixupKind(uint64_t TSFlags) { |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 151 | unsigned Size = X86II::getSizeOfImm(TSFlags); |
| 152 | bool isPCRel = X86II::isImmPCRel(TSFlags); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 153 | |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 154 | return MCFixup::getKindForSize(Size, isPCRel); |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 157 | /// Is32BitMemOperand - Return true if the specified instruction with a memory |
| 158 | /// operand should emit the 0x67 prefix byte in 64-bit mode due to a 32-bit |
| 159 | /// memory operand. Op specifies the operand # of the memoperand. |
| 160 | static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) { |
| 161 | const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); |
| 162 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 163 | |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 164 | if ((BaseReg.getReg() != 0 && |
| 165 | X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) || |
| 166 | (IndexReg.getReg() != 0 && |
| 167 | X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg()))) |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 168 | return true; |
| 169 | return false; |
| 170 | } |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 171 | |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 172 | /// StartsWithGlobalOffsetTable - Return true for the simple cases where this |
| 173 | /// expression starts with _GLOBAL_OFFSET_TABLE_. This is a needed to support |
| 174 | /// PIC on ELF i386 as that symbol is magic. We check only simple case that |
| 175 | /// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start |
| 176 | /// of a binary expression. |
| 177 | static bool StartsWithGlobalOffsetTable(const MCExpr *Expr) { |
| 178 | if (Expr->getKind() == MCExpr::Binary) { |
| 179 | const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr); |
| 180 | Expr = BE->getLHS(); |
| 181 | } |
| 182 | |
| 183 | if (Expr->getKind() != MCExpr::SymbolRef) |
| 184 | return false; |
| 185 | |
| 186 | const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr); |
| 187 | const MCSymbol &S = Ref->getSymbol(); |
| 188 | return S.getName() == "_GLOBAL_OFFSET_TABLE_"; |
| 189 | } |
| 190 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 191 | void X86MCCodeEmitter:: |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 192 | EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind, |
Chris Lattner | 167842f | 2010-02-11 06:54:23 +0000 | [diff] [blame] | 193 | unsigned &CurByte, raw_ostream &OS, |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 194 | SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const { |
Rafael Espindola | 3c7cab1 | 2010-11-23 07:20:12 +0000 | [diff] [blame] | 195 | const MCExpr *Expr = NULL; |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 196 | if (DispOp.isImm()) { |
Bruno Cardoso Lopes | 05f3f49 | 2011-09-20 21:39:06 +0000 | [diff] [blame] | 197 | // If this is a simple integer displacement that doesn't require a |
| 198 | // relocation, emit it now. |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 199 | if (FixupKind != FK_PCRel_1 && |
Bruno Cardoso Lopes | 05f3f49 | 2011-09-20 21:39:06 +0000 | [diff] [blame] | 200 | FixupKind != FK_PCRel_2 && |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 201 | FixupKind != FK_PCRel_4) { |
Rafael Espindola | 3c7cab1 | 2010-11-23 07:20:12 +0000 | [diff] [blame] | 202 | EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS); |
| 203 | return; |
| 204 | } |
| 205 | Expr = MCConstantExpr::Create(DispOp.getImm(), Ctx); |
| 206 | } else { |
| 207 | Expr = DispOp.getExpr(); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 208 | } |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 209 | |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 210 | // If we have an immoffset, add it to the expression. |
Eli Friedman | ae60b6b | 2011-07-20 19:36:11 +0000 | [diff] [blame] | 211 | if ((FixupKind == FK_Data_4 || |
| 212 | FixupKind == MCFixupKind(X86::reloc_signed_4byte)) && |
| 213 | StartsWithGlobalOffsetTable(Expr)) { |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 214 | assert(ImmOffset == 0); |
Rafael Espindola | 800fd35 | 2010-10-24 17:35:42 +0000 | [diff] [blame] | 215 | |
| 216 | FixupKind = MCFixupKind(X86::reloc_global_offset_table); |
Rafael Espindola | 89f6613 | 2010-10-20 16:46:08 +0000 | [diff] [blame] | 217 | ImmOffset = CurByte; |
| 218 | } |
| 219 | |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 220 | // If the fixup is pc-relative, we need to bias the value to be relative to |
| 221 | // the start of the field, not the end of the field. |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 222 | if (FixupKind == FK_PCRel_4 || |
Daniel Dunbar | 2ca1108 | 2010-03-18 21:53:54 +0000 | [diff] [blame] | 223 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte) || |
| 224 | FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load)) |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 225 | ImmOffset -= 4; |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 226 | if (FixupKind == FK_PCRel_2) |
Chris Lattner | 05ea2a4 | 2010-07-07 22:35:13 +0000 | [diff] [blame] | 227 | ImmOffset -= 2; |
Rafael Espindola | 8a3a792 | 2010-11-28 14:17:56 +0000 | [diff] [blame] | 228 | if (FixupKind == FK_PCRel_1) |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 229 | ImmOffset -= 1; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 230 | |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 231 | if (ImmOffset) |
Chris Lattner | 4964ef8 | 2010-02-16 05:03:17 +0000 | [diff] [blame] | 232 | Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(ImmOffset, Ctx), |
Chris Lattner | 1e827fd | 2010-02-12 23:24:09 +0000 | [diff] [blame] | 233 | Ctx); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 234 | |
Chris Lattner | de03bd0 | 2010-02-10 06:52:12 +0000 | [diff] [blame] | 235 | // Emit a symbolic constant as a fixup and 4 zeros. |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 236 | Fixups.push_back(MCFixup::Create(CurByte, Expr, FixupKind)); |
Chris Lattner | 167842f | 2010-02-11 06:54:23 +0000 | [diff] [blame] | 237 | EmitConstant(0, Size, CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 238 | } |
| 239 | |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 240 | void X86MCCodeEmitter::EmitMemModRMByte(const MCInst &MI, unsigned Op, |
| 241 | unsigned RegOpcodeField, |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 242 | uint64_t TSFlags, unsigned &CurByte, |
Chris Lattner | de03bd0 | 2010-02-10 06:52:12 +0000 | [diff] [blame] | 243 | raw_ostream &OS, |
| 244 | SmallVectorImpl<MCFixup> &Fixups) const{ |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 245 | const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp); |
| 246 | const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg); |
| 247 | const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt); |
| 248 | const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg); |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 249 | unsigned BaseReg = Base.getReg(); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 250 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 251 | // Handle %rip relative addressing. |
| 252 | if (BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 253 | assert(is64BitMode() && "Rip-relative addressing requires 64-bit mode"); |
Eric Christopher | 6ab55c5 | 2010-06-08 22:57:33 +0000 | [diff] [blame] | 254 | assert(IndexReg.getReg() == 0 && "Invalid rip-relative address"); |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 255 | EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 256 | |
Chris Lattner | a3a66b2 | 2010-03-18 18:10:56 +0000 | [diff] [blame] | 257 | unsigned FixupKind = X86::reloc_riprel_4byte; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 258 | |
Chris Lattner | a3a66b2 | 2010-03-18 18:10:56 +0000 | [diff] [blame] | 259 | // movq loads are handled with a special relocation form which allows the |
| 260 | // linker to eliminate some loads for GOT references which end up in the |
| 261 | // same linkage unit. |
Jakob Stoklund Olesen | aec7453 | 2010-10-12 17:15:00 +0000 | [diff] [blame] | 262 | if (MI.getOpcode() == X86::MOV64rm) |
Chris Lattner | a3a66b2 | 2010-03-18 18:10:56 +0000 | [diff] [blame] | 263 | FixupKind = X86::reloc_riprel_4byte_movq_load; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 264 | |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 265 | // rip-relative addressing is actually relative to the *next* instruction. |
| 266 | // Since an immediate can follow the mod/rm byte for an instruction, this |
| 267 | // means that we need to bias the immediate field of the instruction with |
| 268 | // the size of the immediate field. If we have this case, add it into the |
| 269 | // expression to emit. |
| 270 | int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 271 | |
Chris Lattner | a3a66b2 | 2010-03-18 18:10:56 +0000 | [diff] [blame] | 272 | EmitImmediate(Disp, 4, MCFixupKind(FixupKind), |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 273 | CurByte, OS, Fixups, -ImmSize); |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 274 | return; |
| 275 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 276 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 277 | unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 278 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 279 | // Determine whether a SIB byte is needed. |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 280 | // If no BaseReg, issue a RIP relative instruction only if the MCE can |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 281 | // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table |
| 282 | // 2-7) and absolute references. |
Chris Lattner | 5a4ec87 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 283 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 284 | if (// The SIB byte must be used if there is an index register. |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 285 | IndexReg.getReg() == 0 && |
Chris Lattner | 5a4ec87 | 2010-02-11 08:41:21 +0000 | [diff] [blame] | 286 | // The SIB byte must be used if the base is ESP/RSP/R12, all of which |
| 287 | // encode to an R/M value of 4, which indicates that a SIB byte is |
| 288 | // present. |
| 289 | BaseRegNo != N86::ESP && |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 290 | // If there is no base register and we're in 64-bit mode, we need a SIB |
| 291 | // byte to emit an addr that is just 'disp32' (the non-RIP relative form). |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 292 | (!is64BitMode() || BaseReg != 0)) { |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 293 | |
Chris Lattner | d183203 | 2010-02-12 22:47:55 +0000 | [diff] [blame] | 294 | if (BaseReg == 0) { // [disp32] in X86-32 mode |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 295 | EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS); |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 296 | EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups); |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 297 | return; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 298 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 299 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 300 | // If the base is not EBP/ESP and there is no displacement, use simple |
| 301 | // indirect register encoding, this handles addresses like [EAX]. The |
| 302 | // encoding for [EBP] with no displacement means [disp32] so we handle it |
| 303 | // by emitting a displacement of 0 below. |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 304 | if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 305 | EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS); |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 306 | return; |
| 307 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 308 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 309 | // Otherwise, if the displacement fits in a byte, encode as [REG+disp8]. |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 310 | if (Disp.isImm() && isDisp8(Disp.getImm())) { |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 311 | EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS); |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 312 | EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups); |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 313 | return; |
| 314 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 315 | |
Chris Lattner | 8aef06f | 2010-02-09 21:57:34 +0000 | [diff] [blame] | 316 | // Otherwise, emit the most general non-SIB encoding: [REG+disp32] |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 317 | EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS); |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 318 | EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS, |
| 319 | Fixups); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 320 | return; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 321 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 322 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 323 | // We need a SIB byte, so start by outputting the ModR/M byte first |
| 324 | assert(IndexReg.getReg() != X86::ESP && |
| 325 | IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!"); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 326 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 327 | bool ForceDisp32 = false; |
| 328 | bool ForceDisp8 = false; |
| 329 | if (BaseReg == 0) { |
| 330 | // If there is no base register, we emit the special case SIB byte with |
| 331 | // MOD=0, BASE=5, to JUST get the index, scale, and displacement. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 332 | EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 333 | ForceDisp32 = true; |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 334 | } else if (!Disp.isImm()) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 335 | // Emit the normal disp32 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 336 | EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 337 | ForceDisp32 = true; |
Chris Lattner | b3f659c | 2010-03-18 20:04:36 +0000 | [diff] [blame] | 338 | } else if (Disp.getImm() == 0 && |
| 339 | // Base reg can't be anything that ends up with '5' as the base |
| 340 | // reg, it is the magic [*] nomenclature that indicates no base. |
| 341 | BaseRegNo != N86::EBP) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 342 | // Emit no displacement ModR/M byte |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 343 | EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 344 | } else if (isDisp8(Disp.getImm())) { |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 345 | // Emit the disp8 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 346 | EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 347 | ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP |
| 348 | } else { |
| 349 | // Emit the normal disp32 encoding. |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 350 | EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 351 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 352 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 353 | // Calculate what the SS field value should be... |
Jeffrey Yasskin | 6381c01 | 2011-07-27 06:22:51 +0000 | [diff] [blame] | 354 | static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 }; |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 355 | unsigned SS = SSTable[Scale.getImm()]; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 356 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 357 | if (BaseReg == 0) { |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 358 | // Handle the SIB byte for the case where there is no base, see Intel |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 359 | // Manual 2A, table 2-7. The displacement has already been output. |
| 360 | unsigned IndexRegNo; |
| 361 | if (IndexReg.getReg()) |
| 362 | IndexRegNo = GetX86RegNum(IndexReg); |
| 363 | else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5) |
| 364 | IndexRegNo = 4; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 365 | EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 366 | } else { |
| 367 | unsigned IndexRegNo; |
| 368 | if (IndexReg.getReg()) |
| 369 | IndexRegNo = GetX86RegNum(IndexReg); |
| 370 | else |
| 371 | IndexRegNo = 4; // For example [ESP+1*<noreg>+4] |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 372 | EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS); |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 373 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 374 | |
Chris Lattner | df84b1a | 2010-02-05 06:16:07 +0000 | [diff] [blame] | 375 | // Do we need to output a displacement? |
| 376 | if (ForceDisp8) |
Chris Lattner | 0055e75 | 2010-02-12 22:36:47 +0000 | [diff] [blame] | 377 | EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups); |
Chris Lattner | a725d78 | 2010-02-10 06:30:00 +0000 | [diff] [blame] | 378 | else if (ForceDisp32 || Disp.getImm() != 0) |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 379 | EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS, |
| 380 | Fixups); |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 383 | /// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix |
| 384 | /// called VEX. |
| 385 | void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 386 | int MemOperand, const MCInst &MI, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 387 | const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 388 | raw_ostream &OS) const { |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 389 | bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V; |
| 390 | bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3; |
Bruno Cardoso Lopes | 4398fd7 | 2010-06-24 20:48:23 +0000 | [diff] [blame] | 391 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 392 | // VEX_R: opcode externsion equivalent to REX.R in |
| 393 | // 1's complement (inverted) form |
| 394 | // |
| 395 | // 1: Same as REX_R=0 (must be 1 in 32-bit mode) |
| 396 | // 0: Same as REX_R=1 (64 bit mode only) |
| 397 | // |
| 398 | unsigned char VEX_R = 0x1; |
| 399 | |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 400 | // VEX_X: equivalent to REX.X, only used when a |
| 401 | // register is used for index in SIB Byte. |
| 402 | // |
| 403 | // 1: Same as REX.X=0 (must be 1 in 32-bit mode) |
| 404 | // 0: Same as REX.X=1 (64-bit mode only) |
| 405 | unsigned char VEX_X = 0x1; |
| 406 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 407 | // VEX_B: |
| 408 | // |
| 409 | // 1: Same as REX_B=0 (ignored in 32-bit mode) |
| 410 | // 0: Same as REX_B=1 (64 bit mode only) |
| 411 | // |
| 412 | unsigned char VEX_B = 0x1; |
| 413 | |
| 414 | // VEX_W: opcode specific (use like REX.W, or used for |
| 415 | // opcode extension, or ignored, depending on the opcode byte) |
| 416 | unsigned char VEX_W = 0; |
| 417 | |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 418 | // XOP_W: opcode specific, same bit as VEX_W, but used to |
| 419 | // swap operand 3 and 4 for FMA4 and XOP instructions |
| 420 | unsigned char XOP_W = 0; |
| 421 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 422 | // VEX_5M (VEX m-mmmmm field): |
| 423 | // |
| 424 | // 0b00000: Reserved for future use |
| 425 | // 0b00001: implied 0F leading opcode |
| 426 | // 0b00010: implied 0F 38 leading opcode bytes |
| 427 | // 0b00011: implied 0F 3A leading opcode bytes |
| 428 | // 0b00100-0b11111: Reserved for future use |
| 429 | // |
| 430 | unsigned char VEX_5M = 0x1; |
| 431 | |
| 432 | // VEX_4V (VEX vvvv field): a register specifier |
| 433 | // (in 1's complement form) or 1111 if unused. |
| 434 | unsigned char VEX_4V = 0xf; |
| 435 | |
| 436 | // VEX_L (Vector Length): |
| 437 | // |
| 438 | // 0: scalar or 128-bit vector |
| 439 | // 1: 256-bit vector |
| 440 | // |
| 441 | unsigned char VEX_L = 0; |
| 442 | |
| 443 | // VEX_PP: opcode extension providing equivalent |
| 444 | // functionality of a SIMD prefix |
| 445 | // |
| 446 | // 0b00: None |
Bruno Cardoso Lopes | b06f54b | 2010-06-12 01:23:26 +0000 | [diff] [blame] | 447 | // 0b01: 66 |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 448 | // 0b10: F3 |
| 449 | // 0b11: F2 |
| 450 | // |
| 451 | unsigned char VEX_PP = 0; |
| 452 | |
Bruno Cardoso Lopes | b06f54b | 2010-06-12 01:23:26 +0000 | [diff] [blame] | 453 | // Encode the operand size opcode prefix as needed. |
| 454 | if (TSFlags & X86II::OpSize) |
| 455 | VEX_PP = 0x01; |
| 456 | |
Joerg Sonnenberger | cc53d99 | 2011-04-04 15:58:30 +0000 | [diff] [blame] | 457 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_W) |
Bruno Cardoso Lopes | 0516674 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 458 | VEX_W = 1; |
| 459 | |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 460 | if ((TSFlags >> X86II::VEXShift) & X86II::XOP_W) |
| 461 | XOP_W = 1; |
| 462 | |
Joerg Sonnenberger | cc53d99 | 2011-04-04 15:58:30 +0000 | [diff] [blame] | 463 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_L) |
Bruno Cardoso Lopes | fd8bfcd | 2010-07-13 21:07:28 +0000 | [diff] [blame] | 464 | VEX_L = 1; |
| 465 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 466 | switch (TSFlags & X86II::Op0Mask) { |
| 467 | default: assert(0 && "Invalid prefix!"); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 468 | case X86II::T8: // 0F 38 |
| 469 | VEX_5M = 0x2; |
| 470 | break; |
| 471 | case X86II::TA: // 0F 3A |
| 472 | VEX_5M = 0x3; |
| 473 | break; |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 474 | case X86II::T8XS: // F3 0F 38 |
| 475 | VEX_PP = 0x2; |
| 476 | VEX_5M = 0x2; |
| 477 | break; |
| 478 | case X86II::T8XD: // F2 0F 38 |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 479 | VEX_PP = 0x3; |
| 480 | VEX_5M = 0x2; |
| 481 | break; |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 482 | case X86II::TAXD: // F2 0F 3A |
| 483 | VEX_PP = 0x3; |
| 484 | VEX_5M = 0x3; |
| 485 | break; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 486 | case X86II::XS: // F3 0F |
| 487 | VEX_PP = 0x2; |
| 488 | break; |
| 489 | case X86II::XD: // F2 0F |
| 490 | VEX_PP = 0x3; |
| 491 | break; |
Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 492 | case X86II::A6: // Bypass: Not used by VEX |
| 493 | case X86II::A7: // Bypass: Not used by VEX |
Bruno Cardoso Lopes | 8365109 | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 494 | case X86II::TB: // Bypass: Not used by VEX |
| 495 | case 0: |
| 496 | break; // No prefix! |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 497 | } |
| 498 | |
Bruno Cardoso Lopes | 792e906 | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 499 | // Set the vector length to 256-bit if YMM0-YMM15 is used |
| 500 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) { |
| 501 | if (!MI.getOperand(i).isReg()) |
| 502 | continue; |
| 503 | unsigned SrcReg = MI.getOperand(i).getReg(); |
| 504 | if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15) |
| 505 | VEX_L = 1; |
| 506 | } |
| 507 | |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 508 | // Classify VEX_B, VEX_4V, VEX_R, VEX_X |
Bruno Cardoso Lopes | 8365109 | 2010-06-25 23:33:42 +0000 | [diff] [blame] | 509 | unsigned CurOp = 0; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 510 | switch (TSFlags & X86II::FormMask) { |
| 511 | case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!"); |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 512 | case X86II::MRMDestMem: { |
| 513 | // MRMDestMem instructions forms: |
| 514 | // MemAddr, src1(ModR/M) |
| 515 | // MemAddr, src1(VEX_4V), src2(ModR/M) |
| 516 | // MemAddr, src1(ModR/M), imm8 |
| 517 | // |
| 518 | if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrBaseReg).getReg())) |
| 519 | VEX_B = 0x0; |
| 520 | if (X86II::isX86_64ExtendedReg(MI.getOperand(X86::AddrIndexReg).getReg())) |
| 521 | VEX_X = 0x0; |
| 522 | |
| 523 | CurOp = X86::AddrNumOperands; |
| 524 | if (HasVEX_4V) |
| 525 | VEX_4V = getVEXRegisterEncoding(MI, CurOp++); |
| 526 | |
| 527 | const MCOperand &MO = MI.getOperand(CurOp); |
| 528 | if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg())) |
| 529 | VEX_R = 0x0; |
| 530 | break; |
| 531 | } |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 532 | case X86II::MRMSrcMem: |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 533 | // MRMSrcMem instructions forms: |
| 534 | // src1(ModR/M), MemAddr |
| 535 | // src1(ModR/M), src2(VEX_4V), MemAddr |
| 536 | // src1(ModR/M), MemAddr, imm8 |
| 537 | // src1(ModR/M), MemAddr, src2(VEX_I8IMM) |
| 538 | // |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 539 | // FMA4: |
| 540 | // dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM) |
| 541 | // dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M), |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 542 | if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
| 543 | VEX_R = 0x0; |
| 544 | |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 545 | if (HasVEX_4V) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 546 | VEX_4V = getVEXRegisterEncoding(MI, 1); |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 547 | |
| 548 | if (X86II::isX86_64ExtendedReg( |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 549 | MI.getOperand(MemOperand+X86::AddrBaseReg).getReg())) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 550 | VEX_B = 0x0; |
| 551 | if (X86II::isX86_64ExtendedReg( |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 552 | MI.getOperand(MemOperand+X86::AddrIndexReg).getReg())) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 553 | VEX_X = 0x0; |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 554 | |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 555 | if (HasVEX_4VOp3) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 556 | VEX_4V = getVEXRegisterEncoding(MI, X86::AddrNumOperands+1); |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 557 | break; |
Bruno Cardoso Lopes | 30689a3 | 2010-06-29 20:35:48 +0000 | [diff] [blame] | 558 | case X86II::MRM0m: case X86II::MRM1m: |
| 559 | case X86II::MRM2m: case X86II::MRM3m: |
| 560 | case X86II::MRM4m: case X86II::MRM5m: |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 561 | case X86II::MRM6m: case X86II::MRM7m: { |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 562 | // MRM[0-9]m instructions forms: |
| 563 | // MemAddr |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 564 | // src1(VEX_4V), MemAddr |
| 565 | if (HasVEX_4V) |
| 566 | VEX_4V = getVEXRegisterEncoding(MI, 0); |
| 567 | |
| 568 | if (X86II::isX86_64ExtendedReg( |
| 569 | MI.getOperand(MemOperand+X86::AddrBaseReg).getReg())) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 570 | VEX_B = 0x0; |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 571 | if (X86II::isX86_64ExtendedReg( |
| 572 | MI.getOperand(MemOperand+X86::AddrIndexReg).getReg())) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 573 | VEX_X = 0x0; |
| 574 | break; |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 575 | } |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 576 | case X86II::MRMSrcReg: |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 577 | // MRMSrcReg instructions forms: |
| 578 | // dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM) |
| 579 | // dst(ModR/M), src1(ModR/M) |
| 580 | // dst(ModR/M), src1(ModR/M), imm8 |
| 581 | // |
| 582 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 583 | VEX_R = 0x0; |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 584 | CurOp++; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 585 | |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 586 | if (HasVEX_4V) |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 587 | VEX_4V = getVEXRegisterEncoding(MI, CurOp++); |
| 588 | if (X86II::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg())) |
| 589 | VEX_B = 0x0; |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 590 | CurOp++; |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 591 | if (HasVEX_4VOp3) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 592 | VEX_4V = getVEXRegisterEncoding(MI, CurOp); |
Bruno Cardoso Lopes | d126347 | 2011-08-19 22:27:29 +0000 | [diff] [blame] | 593 | break; |
| 594 | case X86II::MRMDestReg: |
| 595 | // MRMDestReg instructions forms: |
| 596 | // dst(ModR/M), src(ModR/M) |
| 597 | // dst(ModR/M), src(ModR/M), imm8 |
| 598 | if (X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
| 599 | VEX_B = 0x0; |
| 600 | if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg())) |
| 601 | VEX_R = 0x0; |
| 602 | break; |
| 603 | case X86II::MRM0r: case X86II::MRM1r: |
| 604 | case X86II::MRM2r: case X86II::MRM3r: |
| 605 | case X86II::MRM4r: case X86II::MRM5r: |
| 606 | case X86II::MRM6r: case X86II::MRM7r: |
| 607 | // MRM0r-MRM7r instructions forms: |
| 608 | // dst(VEX_4V), src(ModR/M), imm8 |
| 609 | VEX_4V = getVEXRegisterEncoding(MI, 0); |
| 610 | if (X86II::isX86_64ExtendedReg(MI.getOperand(1).getReg())) |
| 611 | VEX_B = 0x0; |
| 612 | break; |
| 613 | default: // RawFrm |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 614 | break; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 615 | } |
| 616 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 617 | // Emit segment override opcode prefix as needed. |
| 618 | EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS); |
| 619 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 620 | // VEX opcode prefix can have 2 or 3 bytes |
| 621 | // |
| 622 | // 3 bytes: |
| 623 | // +-----+ +--------------+ +-------------------+ |
| 624 | // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp | |
| 625 | // +-----+ +--------------+ +-------------------+ |
| 626 | // 2 bytes: |
| 627 | // +-----+ +-------------------+ |
| 628 | // | C5h | | R | vvvv | L | pp | |
| 629 | // +-----+ +-------------------+ |
| 630 | // |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 631 | unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3); |
| 632 | |
Bruno Cardoso Lopes | c7111fd | 2010-07-02 22:06:54 +0000 | [diff] [blame] | 633 | if (VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) { // 2 byte VEX prefix |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 634 | EmitByte(0xC5, CurByte, OS); |
| 635 | EmitByte(LastByte | (VEX_R << 7), CurByte, OS); |
| 636 | return; |
| 637 | } |
| 638 | |
| 639 | // 3 byte VEX prefix |
| 640 | EmitByte(0xC4, CurByte, OS); |
Bruno Cardoso Lopes | 0516674 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 641 | EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS); |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 642 | EmitByte(LastByte | ((VEX_W | XOP_W) << 7), CurByte, OS); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 643 | } |
| 644 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 645 | /// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64 |
| 646 | /// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand |
| 647 | /// size, and 3) use of X86-64 extended registers. |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 648 | static unsigned DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 649 | const MCInstrDesc &Desc) { |
Chris Lattner | 5241381 | 2010-02-11 22:39:10 +0000 | [diff] [blame] | 650 | unsigned REX = 0; |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 651 | if (TSFlags & X86II::REX_W) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 652 | REX |= 1 << 3; // set REX.W |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 653 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 654 | if (MI.getNumOperands() == 0) return REX; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 655 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 656 | unsigned NumOps = MI.getNumOperands(); |
| 657 | // FIXME: MCInst should explicitize the two-addrness. |
| 658 | bool isTwoAddr = NumOps > 1 && |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 659 | Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 660 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 661 | // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix. |
| 662 | unsigned i = isTwoAddr ? 1 : 0; |
| 663 | for (; i != NumOps; ++i) { |
| 664 | const MCOperand &MO = MI.getOperand(i); |
| 665 | if (!MO.isReg()) continue; |
| 666 | unsigned Reg = MO.getReg(); |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 667 | if (!X86II::isX86_64NonExtLowByteReg(Reg)) continue; |
Chris Lattner | a60af09 | 2010-02-05 22:48:33 +0000 | [diff] [blame] | 668 | // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything |
| 669 | // that returns non-zero. |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 670 | REX |= 0x40; // REX fixed encoding prefix |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 671 | break; |
| 672 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 673 | |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 674 | switch (TSFlags & X86II::FormMask) { |
| 675 | case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!"); |
| 676 | case X86II::MRMSrcReg: |
| 677 | if (MI.getOperand(0).isReg() && |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 678 | X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 679 | REX |= 1 << 2; // set REX.R |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 680 | i = isTwoAddr ? 2 : 1; |
| 681 | for (; i != NumOps; ++i) { |
| 682 | const MCOperand &MO = MI.getOperand(i); |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 683 | if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 684 | REX |= 1 << 0; // set REX.B |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 685 | } |
| 686 | break; |
| 687 | case X86II::MRMSrcMem: { |
| 688 | if (MI.getOperand(0).isReg() && |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 689 | X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 690 | REX |= 1 << 2; // set REX.R |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 691 | unsigned Bit = 0; |
| 692 | i = isTwoAddr ? 2 : 1; |
| 693 | for (; i != NumOps; ++i) { |
| 694 | const MCOperand &MO = MI.getOperand(i); |
| 695 | if (MO.isReg()) { |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 696 | if (X86II::isX86_64ExtendedReg(MO.getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 697 | REX |= 1 << Bit; // set REX.B (Bit=0) and REX.X (Bit=1) |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 698 | Bit++; |
| 699 | } |
| 700 | } |
| 701 | break; |
| 702 | } |
| 703 | case X86II::MRM0m: case X86II::MRM1m: |
| 704 | case X86II::MRM2m: case X86II::MRM3m: |
| 705 | case X86II::MRM4m: case X86II::MRM5m: |
| 706 | case X86II::MRM6m: case X86II::MRM7m: |
| 707 | case X86II::MRMDestMem: { |
Chris Lattner | ec53627 | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 708 | unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands); |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 709 | i = isTwoAddr ? 1 : 0; |
| 710 | if (NumOps > e && MI.getOperand(e).isReg() && |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 711 | X86II::isX86_64ExtendedReg(MI.getOperand(e).getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 712 | REX |= 1 << 2; // set REX.R |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 713 | unsigned Bit = 0; |
| 714 | for (; i != e; ++i) { |
| 715 | const MCOperand &MO = MI.getOperand(i); |
| 716 | if (MO.isReg()) { |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 717 | if (X86II::isX86_64ExtendedReg(MO.getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 718 | REX |= 1 << Bit; // REX.B (Bit=0) and REX.X (Bit=1) |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 719 | Bit++; |
| 720 | } |
| 721 | } |
| 722 | break; |
| 723 | } |
| 724 | default: |
| 725 | if (MI.getOperand(0).isReg() && |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 726 | X86II::isX86_64ExtendedReg(MI.getOperand(0).getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 727 | REX |= 1 << 0; // set REX.B |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 728 | i = isTwoAddr ? 2 : 1; |
| 729 | for (unsigned e = NumOps; i != e; ++i) { |
| 730 | const MCOperand &MO = MI.getOperand(i); |
Evan Cheng | 7e763d8 | 2011-07-25 18:43:53 +0000 | [diff] [blame] | 731 | if (MO.isReg() && X86II::isX86_64ExtendedReg(MO.getReg())) |
Bruno Cardoso Lopes | 8947c32 | 2010-06-12 00:03:52 +0000 | [diff] [blame] | 732 | REX |= 1 << 2; // set REX.R |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 733 | } |
| 734 | break; |
| 735 | } |
| 736 | return REX; |
| 737 | } |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 738 | |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 739 | /// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed |
| 740 | void X86MCCodeEmitter::EmitSegmentOverridePrefix(uint64_t TSFlags, |
| 741 | unsigned &CurByte, int MemOperand, |
| 742 | const MCInst &MI, |
Chris Lattner | cb948d3 | 2010-07-04 22:56:10 +0000 | [diff] [blame] | 743 | raw_ostream &OS) const { |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 744 | switch (TSFlags & X86II::SegOvrMask) { |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 745 | default: assert(0 && "Invalid segment!"); |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 746 | case 0: |
| 747 | // No segment override, check for explicit one on memory operand. |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 748 | if (MemOperand != -1) { // If the instruction has a memory operand. |
Chris Lattner | ec53627 | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 749 | switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) { |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 750 | default: assert(0 && "Unknown segment register!"); |
| 751 | case 0: break; |
| 752 | case X86::CS: EmitByte(0x2E, CurByte, OS); break; |
| 753 | case X86::SS: EmitByte(0x36, CurByte, OS); break; |
| 754 | case X86::DS: EmitByte(0x3E, CurByte, OS); break; |
| 755 | case X86::ES: EmitByte(0x26, CurByte, OS); break; |
| 756 | case X86::FS: EmitByte(0x64, CurByte, OS); break; |
| 757 | case X86::GS: EmitByte(0x65, CurByte, OS); break; |
| 758 | } |
| 759 | } |
| 760 | break; |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 761 | case X86II::FS: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 762 | EmitByte(0x64, CurByte, OS); |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 763 | break; |
| 764 | case X86II::GS: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 765 | EmitByte(0x65, CurByte, OS); |
Chris Lattner | 6794f9b | 2010-02-03 21:43:43 +0000 | [diff] [blame] | 766 | break; |
| 767 | } |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 768 | } |
| 769 | |
| 770 | /// EmitOpcodePrefix - Emit all instruction prefixes prior to the opcode. |
| 771 | /// |
| 772 | /// MemOperand is the operand # of the start of a memory operand if present. If |
| 773 | /// Not present, it is -1. |
| 774 | void X86MCCodeEmitter::EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, |
| 775 | int MemOperand, const MCInst &MI, |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 776 | const MCInstrDesc &Desc, |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 777 | raw_ostream &OS) const { |
| 778 | |
| 779 | // Emit the lock opcode prefix as needed. |
| 780 | if (TSFlags & X86II::LOCK) |
| 781 | EmitByte(0xF0, CurByte, OS); |
| 782 | |
| 783 | // Emit segment override opcode prefix as needed. |
| 784 | EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 785 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 786 | // Emit the repeat opcode prefix as needed. |
| 787 | if ((TSFlags & X86II::Op0Mask) == X86II::REP) |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 788 | EmitByte(0xF3, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 789 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 790 | // Emit the address size opcode prefix as needed. |
Chris Lattner | a4e1c74 | 2010-09-29 03:33:25 +0000 | [diff] [blame] | 791 | if ((TSFlags & X86II::AdSize) || |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 792 | (MemOperand != -1 && is64BitMode() && Is32BitMemOperand(MI, MemOperand))) |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 793 | EmitByte(0x67, CurByte, OS); |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 794 | |
Chris Lattner | 5da7f9f | 2010-09-29 03:43:43 +0000 | [diff] [blame] | 795 | // Emit the operand size opcode prefix as needed. |
| 796 | if (TSFlags & X86II::OpSize) |
| 797 | EmitByte(0x66, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 798 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 799 | bool Need0FPrefix = false; |
| 800 | switch (TSFlags & X86II::Op0Mask) { |
| 801 | default: assert(0 && "Invalid prefix!"); |
| 802 | case 0: break; // No prefix! |
| 803 | case X86II::REP: break; // already handled. |
| 804 | case X86II::TB: // Two-byte opcode prefix |
| 805 | case X86II::T8: // 0F 38 |
| 806 | case X86II::TA: // 0F 3A |
Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 807 | case X86II::A6: // 0F A6 |
| 808 | case X86II::A7: // 0F A7 |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 809 | Need0FPrefix = true; |
| 810 | break; |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 811 | case X86II::T8XS: // F3 0F 38 |
| 812 | EmitByte(0xF3, CurByte, OS); |
| 813 | Need0FPrefix = true; |
| 814 | break; |
| 815 | case X86II::T8XD: // F2 0F 38 |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 816 | EmitByte(0xF2, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 817 | Need0FPrefix = true; |
| 818 | break; |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 819 | case X86II::TAXD: // F2 0F 3A |
| 820 | EmitByte(0xF2, CurByte, OS); |
| 821 | Need0FPrefix = true; |
| 822 | break; |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 823 | case X86II::XS: // F3 0F |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 824 | EmitByte(0xF3, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 825 | Need0FPrefix = true; |
| 826 | break; |
| 827 | case X86II::XD: // F2 0F |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 828 | EmitByte(0xF2, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 829 | Need0FPrefix = true; |
| 830 | break; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 831 | case X86II::D8: EmitByte(0xD8, CurByte, OS); break; |
| 832 | case X86II::D9: EmitByte(0xD9, CurByte, OS); break; |
| 833 | case X86II::DA: EmitByte(0xDA, CurByte, OS); break; |
| 834 | case X86II::DB: EmitByte(0xDB, CurByte, OS); break; |
| 835 | case X86II::DC: EmitByte(0xDC, CurByte, OS); break; |
| 836 | case X86II::DD: EmitByte(0xDD, CurByte, OS); break; |
| 837 | case X86II::DE: EmitByte(0xDE, CurByte, OS); break; |
| 838 | case X86II::DF: EmitByte(0xDF, CurByte, OS); break; |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 839 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 840 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 841 | // Handle REX prefix. |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 842 | // FIXME: Can this come before F2 etc to simplify emission? |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 843 | if (is64BitMode()) { |
Chris Lattner | 58827ff | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 844 | if (unsigned REX = DetermineREXPrefix(MI, TSFlags, Desc)) |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 845 | EmitByte(0x40 | REX, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 846 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 847 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 848 | // 0x0F escape code must be emitted just before the opcode. |
| 849 | if (Need0FPrefix) |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 850 | EmitByte(0x0F, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 851 | |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 852 | // FIXME: Pull this up into previous switch if REX can be moved earlier. |
| 853 | switch (TSFlags & X86II::Op0Mask) { |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 854 | case X86II::T8XS: // F3 0F 38 |
| 855 | case X86II::T8XD: // F2 0F 38 |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 856 | case X86II::T8: // 0F 38 |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 857 | EmitByte(0x38, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 858 | break; |
Craig Topper | 980d598 | 2011-10-23 07:34:00 +0000 | [diff] [blame] | 859 | case X86II::TAXD: // F2 0F 3A |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 860 | case X86II::TA: // 0F 3A |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 861 | EmitByte(0x3A, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 862 | break; |
Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 863 | case X86II::A6: // 0F A6 |
| 864 | EmitByte(0xA6, CurByte, OS); |
| 865 | break; |
| 866 | case X86II::A7: // 0F A7 |
| 867 | EmitByte(0xA7, CurByte, OS); |
| 868 | break; |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 869 | } |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 870 | } |
| 871 | |
| 872 | void X86MCCodeEmitter:: |
| 873 | EncodeInstruction(const MCInst &MI, raw_ostream &OS, |
| 874 | SmallVectorImpl<MCFixup> &Fixups) const { |
| 875 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 876 | const MCInstrDesc &Desc = MCII.get(Opcode); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 877 | uint64_t TSFlags = Desc.TSFlags; |
| 878 | |
Chris Lattner | 061d70a | 2010-07-09 00:17:50 +0000 | [diff] [blame] | 879 | // Pseudo instructions don't get encoded. |
| 880 | if ((TSFlags & X86II::FormMask) == X86II::Pseudo) |
| 881 | return; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 882 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 883 | // If this is a two-address instruction, skip one of the register operands. |
| 884 | // FIXME: This should be handled during MCInst lowering. |
| 885 | unsigned NumOps = Desc.getNumOperands(); |
| 886 | unsigned CurOp = 0; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 887 | if (NumOps > 1 && Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1) |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 888 | ++CurOp; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 889 | else if (NumOps > 2 && Desc.getOperandConstraint(NumOps-1, MCOI::TIED_TO)== 0) |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 890 | // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32 |
| 891 | --NumOps; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 892 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 893 | // Keep track of the current byte being emitted. |
| 894 | unsigned CurByte = 0; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 895 | |
Bruno Cardoso Lopes | 1a890f9 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 896 | // Is this instruction encoded using the AVX VEX prefix? |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 897 | bool HasVEXPrefix = (TSFlags >> X86II::VEXShift) & X86II::VEX; |
Bruno Cardoso Lopes | 1a890f9 | 2010-06-22 22:38:56 +0000 | [diff] [blame] | 898 | |
| 899 | // It uses the VEX.VVVV field? |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 900 | bool HasVEX_4V = (TSFlags >> X86II::VEXShift) & X86II::VEX_4V; |
| 901 | bool HasVEX_4VOp3 = (TSFlags >> X86II::VEXShift) & X86II::VEX_4VOp3; |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 902 | bool HasXOP_W = (TSFlags >> X86II::VEXShift) & X86II::XOP_W; |
| 903 | unsigned XOP_W_I8IMMOperand = 2; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 904 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 905 | // Determine where the memory operand starts, if present. |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 906 | int MemoryOperand = X86II::getMemoryOperandNo(TSFlags, Opcode); |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 907 | if (MemoryOperand != -1) MemoryOperand += CurOp; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 908 | |
Chris Lattner | 9f034c1 | 2010-07-08 22:28:12 +0000 | [diff] [blame] | 909 | if (!HasVEXPrefix) |
| 910 | EmitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS); |
| 911 | else |
Bruno Cardoso Lopes | e6cc0d3 | 2010-07-09 00:38:14 +0000 | [diff] [blame] | 912 | EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 913 | |
Chris Lattner | 5032435 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 914 | unsigned char BaseOpcode = X86II::getBaseOpcodeFor(TSFlags); |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 915 | |
Joerg Sonnenberger | cc53d99 | 2011-04-04 15:58:30 +0000 | [diff] [blame] | 916 | if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode) |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 917 | BaseOpcode = 0x0F; // Weird 3DNow! encoding. |
Bruno Cardoso Lopes | 60aa85b | 2011-09-20 21:45:26 +0000 | [diff] [blame] | 918 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 919 | unsigned SrcRegNum = 0; |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 920 | switch (TSFlags & X86II::FormMask) { |
Chris Lattner | 86bd194 | 2010-02-05 21:34:18 +0000 | [diff] [blame] | 921 | case X86II::MRMInitReg: |
| 922 | assert(0 && "FIXME: Remove this form when the JIT moves to MCCodeEmitter!"); |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 923 | default: errs() << "FORM: " << (TSFlags & X86II::FormMask) << "\n"; |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 924 | assert(0 && "Unknown FormMask value in X86MCCodeEmitter!"); |
Chris Lattner | 061d70a | 2010-07-09 00:17:50 +0000 | [diff] [blame] | 925 | case X86II::Pseudo: |
| 926 | assert(0 && "Pseudo instruction shouldn't be emitted"); |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 927 | case X86II::RawFrm: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 928 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 223084d | 2010-02-03 21:57:59 +0000 | [diff] [blame] | 929 | break; |
Chris Lattner | cea0a8d | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 930 | case X86II::RawFrmImm8: |
| 931 | EmitByte(BaseOpcode, CurByte, OS); |
| 932 | EmitImmediate(MI.getOperand(CurOp++), |
| 933 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
| 934 | CurByte, OS, Fixups); |
| 935 | EmitImmediate(MI.getOperand(CurOp++), 1, FK_Data_1, CurByte, OS, Fixups); |
| 936 | break; |
Chris Lattner | f547740 | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 937 | case X86II::RawFrmImm16: |
| 938 | EmitByte(BaseOpcode, CurByte, OS); |
| 939 | EmitImmediate(MI.getOperand(CurOp++), |
| 940 | X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags), |
| 941 | CurByte, OS, Fixups); |
| 942 | EmitImmediate(MI.getOperand(CurOp++), 2, FK_Data_2, CurByte, OS, Fixups); |
| 943 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 944 | |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 945 | case X86II::AddRegFrm: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 946 | EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 947 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 948 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 949 | case X86II::MRMDestReg: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 950 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 951 | EmitRegModRMByte(MI.getOperand(CurOp), |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 952 | GetX86RegNum(MI.getOperand(CurOp+1)), CurByte, OS); |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 953 | CurOp += 2; |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 954 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 955 | |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 956 | case X86II::MRMDestMem: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 957 | EmitByte(BaseOpcode, CurByte, OS); |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 958 | SrcRegNum = CurOp + X86::AddrNumOperands; |
| 959 | |
| 960 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
| 961 | SrcRegNum++; |
| 962 | |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 963 | EmitMemModRMByte(MI, CurOp, |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 964 | GetX86RegNum(MI.getOperand(SrcRegNum)), |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 965 | TSFlags, CurByte, OS, Fixups); |
Bruno Cardoso Lopes | 3ceaf7a | 2010-07-21 02:46:58 +0000 | [diff] [blame] | 966 | CurOp = SrcRegNum + 1; |
Chris Lattner | 610c84a | 2010-02-05 02:18:40 +0000 | [diff] [blame] | 967 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 968 | |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 969 | case X86II::MRMSrcReg: |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 970 | EmitByte(BaseOpcode, CurByte, OS); |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 971 | SrcRegNum = CurOp + 1; |
| 972 | |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 973 | if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV) |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 974 | SrcRegNum++; |
| 975 | |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 976 | // GAS sets the XOP_W even with register operands, we want to match this. |
| 977 | // XOP_W is ignored, so there is no swapping of the operands |
| 978 | XOP_W_I8IMMOperand = 3; |
| 979 | |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 980 | EmitRegModRMByte(MI.getOperand(SrcRegNum), |
| 981 | GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS); |
| 982 | CurOp = SrcRegNum + 1; |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 983 | if (HasVEX_4VOp3) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 984 | ++CurOp; |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 985 | break; |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 986 | |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 987 | case X86II::MRMSrcMem: { |
Chris Lattner | ec53627 | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 988 | int AddrOperands = X86::AddrNumOperands; |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 989 | unsigned FirstMemOp = CurOp+1; |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 990 | if (HasVEX_4V) { |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 991 | ++AddrOperands; |
| 992 | ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV). |
| 993 | } |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 994 | if(HasXOP_W) // Skip second register source (encoded in I8IMM) |
| 995 | ++FirstMemOp; |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 996 | |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 997 | EmitByte(BaseOpcode, CurByte, OS); |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 998 | |
Chris Lattner | e808a78 | 2010-06-19 00:34:00 +0000 | [diff] [blame] | 999 | EmitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)), |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 1000 | TSFlags, CurByte, OS, Fixups); |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 1001 | if(HasXOP_W) { |
| 1002 | CurOp = NumOps - 1; // We have consumed all except one operand (third) |
| 1003 | } else { |
| 1004 | CurOp += AddrOperands + 1; |
| 1005 | if (HasVEX_4VOp3) |
| 1006 | ++CurOp; |
| 1007 | } |
Chris Lattner | 37166eb | 2010-02-05 19:04:37 +0000 | [diff] [blame] | 1008 | break; |
| 1009 | } |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1010 | |
| 1011 | case X86II::MRM0r: case X86II::MRM1r: |
| 1012 | case X86II::MRM2r: case X86II::MRM3r: |
| 1013 | case X86II::MRM4r: case X86II::MRM5r: |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 1014 | case X86II::MRM6r: case X86II::MRM7r: |
Bruno Cardoso Lopes | 2e2caef | 2010-06-30 01:58:37 +0000 | [diff] [blame] | 1015 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
| 1016 | CurOp++; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1017 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 064e926 | 2010-02-12 23:54:57 +0000 | [diff] [blame] | 1018 | EmitRegModRMByte(MI.getOperand(CurOp++), |
| 1019 | (TSFlags & X86II::FormMask)-X86II::MRM0r, |
| 1020 | CurByte, OS); |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1021 | break; |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1022 | case X86II::MRM0m: case X86II::MRM1m: |
| 1023 | case X86II::MRM2m: case X86II::MRM3m: |
| 1024 | case X86II::MRM4m: case X86II::MRM5m: |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 1025 | case X86II::MRM6m: case X86II::MRM7m: |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 1026 | if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV). |
| 1027 | CurOp++; |
Chris Lattner | f58d007 | 2010-02-10 06:41:02 +0000 | [diff] [blame] | 1028 | EmitByte(BaseOpcode, CurByte, OS); |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1029 | EmitMemModRMByte(MI, CurOp, (TSFlags & X86II::FormMask)-X86II::MRM0m, |
Chris Lattner | 4ad9605 | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 1030 | TSFlags, CurByte, OS, Fixups); |
Chris Lattner | ec53627 | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 1031 | CurOp += X86::AddrNumOperands; |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1032 | break; |
Chris Lattner | f7477e5 | 2010-02-12 02:06:33 +0000 | [diff] [blame] | 1033 | case X86II::MRM_C1: |
| 1034 | EmitByte(BaseOpcode, CurByte, OS); |
| 1035 | EmitByte(0xC1, CurByte, OS); |
| 1036 | break; |
Chris Lattner | 140caa7 | 2010-02-13 00:41:14 +0000 | [diff] [blame] | 1037 | case X86II::MRM_C2: |
| 1038 | EmitByte(BaseOpcode, CurByte, OS); |
| 1039 | EmitByte(0xC2, CurByte, OS); |
| 1040 | break; |
| 1041 | case X86II::MRM_C3: |
| 1042 | EmitByte(BaseOpcode, CurByte, OS); |
| 1043 | EmitByte(0xC3, CurByte, OS); |
| 1044 | break; |
| 1045 | case X86II::MRM_C4: |
| 1046 | EmitByte(BaseOpcode, CurByte, OS); |
| 1047 | EmitByte(0xC4, CurByte, OS); |
| 1048 | break; |
Chris Lattner | f7477e5 | 2010-02-12 02:06:33 +0000 | [diff] [blame] | 1049 | case X86II::MRM_C8: |
| 1050 | EmitByte(BaseOpcode, CurByte, OS); |
| 1051 | EmitByte(0xC8, CurByte, OS); |
| 1052 | break; |
| 1053 | case X86II::MRM_C9: |
| 1054 | EmitByte(BaseOpcode, CurByte, OS); |
| 1055 | EmitByte(0xC9, CurByte, OS); |
| 1056 | break; |
| 1057 | case X86II::MRM_E8: |
| 1058 | EmitByte(BaseOpcode, CurByte, OS); |
| 1059 | EmitByte(0xE8, CurByte, OS); |
| 1060 | break; |
| 1061 | case X86II::MRM_F0: |
| 1062 | EmitByte(BaseOpcode, CurByte, OS); |
| 1063 | EmitByte(0xF0, CurByte, OS); |
| 1064 | break; |
Chris Lattner | 140caa7 | 2010-02-13 00:41:14 +0000 | [diff] [blame] | 1065 | case X86II::MRM_F8: |
| 1066 | EmitByte(BaseOpcode, CurByte, OS); |
| 1067 | EmitByte(0xF8, CurByte, OS); |
| 1068 | break; |
Chris Lattner | f83726f | 2010-02-13 03:42:24 +0000 | [diff] [blame] | 1069 | case X86II::MRM_F9: |
| 1070 | EmitByte(BaseOpcode, CurByte, OS); |
| 1071 | EmitByte(0xF9, CurByte, OS); |
| 1072 | break; |
Rafael Espindola | e390621 | 2011-02-22 00:35:18 +0000 | [diff] [blame] | 1073 | case X86II::MRM_D0: |
| 1074 | EmitByte(BaseOpcode, CurByte, OS); |
| 1075 | EmitByte(0xD0, CurByte, OS); |
| 1076 | break; |
| 1077 | case X86II::MRM_D1: |
| 1078 | EmitByte(BaseOpcode, CurByte, OS); |
| 1079 | EmitByte(0xD1, CurByte, OS); |
| 1080 | break; |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1081 | } |
Bruno Cardoso Lopes | b652c1a | 2010-07-09 00:07:19 +0000 | [diff] [blame] | 1082 | |
Chris Lattner | 6bb2463 | 2010-02-11 07:06:31 +0000 | [diff] [blame] | 1083 | // If there is a remaining operand, it must be a trailing immediate. Emit it |
| 1084 | // according to the right size for the instruction. |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1085 | if (CurOp != NumOps) { |
| 1086 | // The last source register of a 4 operand instruction in AVX is encoded |
| 1087 | // in bits[7:4] of a immediate byte, and bits[3:0] are ignored. |
Joerg Sonnenberger | cc53d99 | 2011-04-04 15:58:30 +0000 | [diff] [blame] | 1088 | if ((TSFlags >> X86II::VEXShift) & X86II::VEX_I8IMM) { |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 1089 | const MCOperand &MO = MI.getOperand(HasXOP_W ? XOP_W_I8IMMOperand |
| 1090 | : CurOp); |
| 1091 | CurOp++; |
Bruno Cardoso Lopes | 05f3f49 | 2011-09-20 21:39:06 +0000 | [diff] [blame] | 1092 | bool IsExtReg = X86II::isX86_64ExtendedReg(MO.getReg()); |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1093 | unsigned RegNum = (IsExtReg ? (1 << 7) : 0); |
| 1094 | RegNum |= GetX86RegNum(MO) << 4; |
| 1095 | EmitImmediate(MCOperand::CreateImm(RegNum), 1, FK_Data_1, CurByte, OS, |
| 1096 | Fixups); |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 1097 | } else { |
| 1098 | unsigned FixupKind; |
Rafael Espindola | 654cc4a | 2010-12-16 22:50:01 +0000 | [diff] [blame] | 1099 | // FIXME: Is there a better way to know that we need a signed relocation? |
Rafael Espindola | 0fc5e89 | 2011-05-19 20:32:34 +0000 | [diff] [blame] | 1100 | if (MI.getOpcode() == X86::ADD64ri32 || |
| 1101 | MI.getOpcode() == X86::MOV64ri32 || |
Rafael Espindola | 654cc4a | 2010-12-16 22:50:01 +0000 | [diff] [blame] | 1102 | MI.getOpcode() == X86::MOV64mi32 || |
| 1103 | MI.getOpcode() == X86::PUSH64i32) |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 1104 | FixupKind = X86::reloc_signed_4byte; |
| 1105 | else |
| 1106 | FixupKind = getImmFixupKind(TSFlags); |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1107 | EmitImmediate(MI.getOperand(CurOp++), |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 1108 | X86II::getSizeOfImm(TSFlags), MCFixupKind(FixupKind), |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1109 | CurByte, OS, Fixups); |
Rafael Espindola | 70d6e0e | 2010-09-30 03:11:42 +0000 | [diff] [blame] | 1110 | } |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
Joerg Sonnenberger | cc53d99 | 2011-04-04 15:58:30 +0000 | [diff] [blame] | 1113 | if ((TSFlags >> X86II::VEXShift) & X86II::Has3DNow0F0FOpcode) |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 1114 | EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS); |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 1115 | |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1116 | #ifndef NDEBUG |
Chris Lattner | 89f7dff | 2010-02-05 19:37:31 +0000 | [diff] [blame] | 1117 | // FIXME: Verify. |
| 1118 | if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) { |
Chris Lattner | 4f627ba | 2010-02-05 01:53:19 +0000 | [diff] [blame] | 1119 | errs() << "Cannot encode all operands of: "; |
| 1120 | MI.dump(); |
| 1121 | errs() << '\n'; |
| 1122 | abort(); |
| 1123 | } |
| 1124 | #endif |
Chris Lattner | f914be0 | 2010-02-03 21:24:49 +0000 | [diff] [blame] | 1125 | } |