blob: d0ac88369dc7e96a05ee2395745fe19f0e5e7a68 [file] [log] [blame]
Eugene Zelenko32a40562017-09-11 23:00:48 +00001//===- MachineVerifier.cpp - Machine Code Verifier ------------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
Matthias Braunbb8507e2017-10-12 22:57:28 +000020// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000024//===----------------------------------------------------------------------===//
25
Eugene Zelenko32a40562017-09-11 23:00:48 +000026#include "llvm/ADT/BitVector.h"
27#include "llvm/ADT/DenseMap.h"
Chris Lattner565449d2009-08-23 03:13:20 +000028#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000029#include "llvm/ADT/DepthFirstIterator.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000030#include "llvm/ADT/STLExtras.h"
Chris Lattner565449d2009-08-23 03:13:20 +000031#include "llvm/ADT/SetOperations.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000032#include "llvm/ADT/SmallPtrSet.h"
Chris Lattner565449d2009-08-23 03:13:20 +000033#include "llvm/ADT/SmallVector.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000034#include "llvm/ADT/StringRef.h"
35#include "llvm/ADT/Twine.h"
David Majnemer70497c62015-12-02 23:06:39 +000036#include "llvm/Analysis/EHPersonalities.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000037#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
38#include "llvm/CodeGen/LiveInterval.h"
Matthias Braunf8422972017-12-13 02:51:04 +000039#include "llvm/CodeGen/LiveIntervals.h"
Matthias Braunef959692017-12-18 23:19:44 +000040#include "llvm/CodeGen/LiveStacks.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/CodeGen/LiveVariables.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000042#include "llvm/CodeGen/MachineBasicBlock.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000044#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000046#include "llvm/CodeGen/MachineInstr.h"
47#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000049#include "llvm/CodeGen/MachineOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000051#include "llvm/CodeGen/PseudoSourceValue.h"
52#include "llvm/CodeGen/SlotIndexes.h"
Philip Reames94cc4a22017-06-02 16:36:37 +000053#include "llvm/CodeGen/StackMaps.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000054#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000055#include "llvm/CodeGen/TargetOpcodes.h"
56#include "llvm/CodeGen/TargetRegisterInfo.h"
57#include "llvm/CodeGen/TargetSubtargetInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000058#include "llvm/IR/BasicBlock.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000059#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000060#include "llvm/IR/InlineAsm.h"
61#include "llvm/IR/Instructions.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000062#include "llvm/MC/LaneBitmask.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000063#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000064#include "llvm/MC/MCInstrDesc.h"
65#include "llvm/MC/MCRegisterInfo.h"
66#include "llvm/MC/MCTargetOptions.h"
67#include "llvm/Pass.h"
68#include "llvm/Support/Casting.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000069#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000070#include "llvm/Support/LowLevelTypeImpl.h"
71#include "llvm/Support/MathExtras.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000072#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000073#include "llvm/Target/TargetMachine.h"
Eugene Zelenko32a40562017-09-11 23:00:48 +000074#include <algorithm>
75#include <cassert>
76#include <cstddef>
77#include <cstdint>
78#include <iterator>
79#include <string>
80#include <utility>
81
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082using namespace llvm;
83
84namespace {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000085
Eugene Zelenko32a40562017-09-11 23:00:48 +000086 struct MachineVerifier {
87 MachineVerifier(Pass *pass, const char *b) : PASS(pass), Banner(b) {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000088
Matthias Braunb3aefc32016-02-15 19:25:31 +000089 unsigned verify(MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000090
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000091 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000092 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000093 const MachineFunction *MF;
94 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000095 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000096 const TargetRegisterInfo *TRI;
97 const MachineRegisterInfo *MRI;
98
99 unsigned foundErrors;
100
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000101 // Avoid querying the MachineFunctionProperties for each operand.
102 bool isFunctionRegBankSelected;
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000103 bool isFunctionSelected;
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000104
Eugene Zelenko32a40562017-09-11 23:00:48 +0000105 using RegVector = SmallVector<unsigned, 16>;
106 using RegMaskVector = SmallVector<const uint32_t *, 4>;
107 using RegSet = DenseSet<unsigned>;
108 using RegMap = DenseMap<unsigned, const MachineInstr *>;
109 using BlockSet = SmallPtrSet<const MachineBasicBlock *, 8>;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000110
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000111 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000112 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000113
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000114 BitVector regsReserved;
115 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000116 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000117 RegMaskVector regMasks;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000118
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000119 SlotIndex lastIndex;
120
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000121 // Add Reg and any sub-registers to RV
122 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
123 RV.push_back(Reg);
124 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000125 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
126 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000127 }
128
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000129 struct BBInfo {
130 // Is this MBB reachable from the MF entry point?
Eugene Zelenko32a40562017-09-11 23:00:48 +0000131 bool reachable = false;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000132
133 // Vregs that must be live in because they are used without being
134 // defined. Map value is the user.
135 RegMap vregsLiveIn;
136
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000137 // Regs killed in MBB. They may be defined again, and will then be in both
138 // regsKilled and regsLiveOut.
139 RegSet regsKilled;
140
141 // Regs defined in MBB and live out. Note that vregs passing through may
142 // be live out without being mentioned here.
143 RegSet regsLiveOut;
144
145 // Vregs that pass through MBB untouched. This set is disjoint from
146 // regsKilled and regsLiveOut.
147 RegSet vregsPassed;
148
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000149 // Vregs that must pass through MBB because they are needed by a successor
150 // block. This set is disjoint from regsLiveOut.
151 RegSet vregsRequired;
152
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000153 // Set versions of block's predecessor and successor lists.
154 BlockSet Preds, Succs;
155
Eugene Zelenko32a40562017-09-11 23:00:48 +0000156 BBInfo() = default;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000157
158 // Add register to vregsPassed if it belongs there. Return true if
159 // anything changed.
160 bool addPassed(unsigned Reg) {
161 if (!TargetRegisterInfo::isVirtualRegister(Reg))
162 return false;
163 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
164 return false;
165 return vregsPassed.insert(Reg).second;
166 }
167
168 // Same for a full set.
169 bool addPassed(const RegSet &RS) {
170 bool changed = false;
171 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
172 if (addPassed(*I))
173 changed = true;
174 return changed;
175 }
176
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000177 // Add register to vregsRequired if it belongs there. Return true if
178 // anything changed.
179 bool addRequired(unsigned Reg) {
180 if (!TargetRegisterInfo::isVirtualRegister(Reg))
181 return false;
182 if (regsLiveOut.count(Reg))
183 return false;
184 return vregsRequired.insert(Reg).second;
185 }
186
187 // Same for a full set.
188 bool addRequired(const RegSet &RS) {
189 bool changed = false;
190 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
191 if (addRequired(*I))
192 changed = true;
193 return changed;
194 }
195
196 // Same for a full map.
197 bool addRequired(const RegMap &RM) {
198 bool changed = false;
199 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
200 if (addRequired(I->first))
201 changed = true;
202 return changed;
203 }
204
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000205 // Live-out registers are either in regsLiveOut or vregsPassed.
206 bool isLiveOut(unsigned Reg) const {
207 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
208 }
209 };
210
211 // Extra register info per MBB.
212 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
213
214 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000215 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000216 }
217
Matthias Braun4682ac62017-05-05 22:04:05 +0000218 bool isAllocatable(unsigned Reg) const {
219 return Reg < TRI->getNumRegs() && TRI->isInAllocatableClass(Reg) &&
220 !regsReserved.test(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000221 }
222
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000223 // Analysis information if available
224 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000225 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000226 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000227 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000228
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000229 void visitMachineFunctionBefore();
230 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000231 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000232 void visitMachineInstrBefore(const MachineInstr *MI);
233 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
234 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000235 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000236 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
237 void visitMachineFunctionAfter();
238
239 void report(const char *msg, const MachineFunction *MF);
240 void report(const char *msg, const MachineBasicBlock *MBB);
241 void report(const char *msg, const MachineInstr *MI);
242 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Matthias Braun7e624d52015-11-09 23:59:33 +0000243
244 void report_context(const LiveInterval &LI) const;
Matt Arsenault892fcd02016-07-25 19:39:01 +0000245 void report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000246 LaneBitmask LaneMask) const;
247 void report_context(const LiveRange::Segment &S) const;
248 void report_context(const VNInfo &VNI) const;
Matthias Braun579c9cd2016-02-02 02:44:25 +0000249 void report_context(SlotIndex Pos) const;
250 void report_context_liverange(const LiveRange &LR) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000251 void report_context_lanemask(LaneBitmask LaneMask) const;
Matthias Braun30668dd2016-05-11 21:31:39 +0000252 void report_context_vreg(unsigned VReg) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000253 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000254
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000255 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000256
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000257 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Matthias Braun1377fd62016-02-02 20:04:51 +0000258 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum,
259 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000260 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000261 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum,
262 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000263 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000264
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000265 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000266 void calcRegsPassed();
Matthias Brauna6d53742017-11-28 03:54:19 +0000267 void checkPHIOps(const MachineBasicBlock &MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000268
269 void calcRegsRequired();
270 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000271 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000272 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000273 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000274 LaneBitmask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000275 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000276 const LiveRange::const_iterator I, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000277 LaneBitmask);
278 void verifyLiveRange(const LiveRange&, unsigned,
279 LaneBitmask LaneMask = LaneBitmask::getNone());
Manman Renaa6875b2013-07-15 21:26:31 +0000280
281 void verifyStackFrame();
Matthias Braun80595462015-09-09 17:49:46 +0000282
283 void verifySlotIndexes() const;
Derek Schuff42666ee2016-03-29 17:40:22 +0000284 void verifyProperties(const MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000285 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000286
287 struct MachineVerifierPass : public MachineFunctionPass {
288 static char ID; // Pass ID, replacement for typeid
Eugene Zelenko32a40562017-09-11 23:00:48 +0000289
Matthias Brauna4e932d2014-12-11 19:41:51 +0000290 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000291
Sven van Haastregt04bfa872017-03-29 15:25:06 +0000292 MachineVerifierPass(std::string banner = std::string())
Sven van Haastregt039a6d92017-03-29 09:08:25 +0000293 : MachineFunctionPass(ID), Banner(std::move(banner)) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000294 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
295 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000296
Craig Topper4584cd52014-03-07 09:26:03 +0000297 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000298 AU.setPreservesAll();
299 MachineFunctionPass::getAnalysisUsage(AU);
300 }
301
Craig Topper4584cd52014-03-07 09:26:03 +0000302 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Braunb3aefc32016-02-15 19:25:31 +0000303 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF);
304 if (FoundErrors)
305 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000306 return false;
307 }
308 };
309
Eugene Zelenko32a40562017-09-11 23:00:48 +0000310} // end anonymous namespace
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000311
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000312char MachineVerifierPass::ID = 0;
Eugene Zelenko32a40562017-09-11 23:00:48 +0000313
Owen Andersond31d82d2010-08-23 17:52:01 +0000314INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000315 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000316
Matthias Brauna4e932d2014-12-11 19:41:51 +0000317FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000318 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000319}
320
Matthias Braunb3aefc32016-02-15 19:25:31 +0000321bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors)
322 const {
323 MachineFunction &MF = const_cast<MachineFunction&>(*this);
324 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF);
325 if (AbortOnErrors && FoundErrors)
326 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
327 return FoundErrors == 0;
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000328}
329
Matthias Braun80595462015-09-09 17:49:46 +0000330void MachineVerifier::verifySlotIndexes() const {
331 if (Indexes == nullptr)
332 return;
333
334 // Ensure the IdxMBB list is sorted by slot indexes.
335 SlotIndex Last;
336 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(),
337 E = Indexes->MBBIndexEnd(); I != E; ++I) {
338 assert(!Last.isValid() || I->first > Last);
339 Last = I->first;
340 }
341}
342
Derek Schuff42666ee2016-03-29 17:40:22 +0000343void MachineVerifier::verifyProperties(const MachineFunction &MF) {
344 // If a pass has introduced virtual registers without clearing the
Matthias Braun1eb47362016-08-25 01:27:13 +0000345 // NoVRegs property (or set it without allocating the vregs)
Derek Schuff42666ee2016-03-29 17:40:22 +0000346 // then report an error.
347 if (MF.getProperties().hasProperty(
Matthias Braun1eb47362016-08-25 01:27:13 +0000348 MachineFunctionProperties::Property::NoVRegs) &&
349 MRI->getNumVirtRegs())
350 report("Function has NoVRegs property but there are VReg operands", &MF);
Derek Schuff42666ee2016-03-29 17:40:22 +0000351}
352
Matthias Braunb3aefc32016-02-15 19:25:31 +0000353unsigned MachineVerifier::verify(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000354 foundErrors = 0;
355
356 this->MF = &MF;
357 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000358 TII = MF.getSubtarget().getInstrInfo();
359 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000360 MRI = &MF.getRegInfo();
361
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000362 isFunctionRegBankSelected = MF.getProperties().hasProperty(
363 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000364 isFunctionSelected = MF.getProperties().hasProperty(
365 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000366
Craig Topperc0196b12014-04-14 00:51:57 +0000367 LiveVars = nullptr;
368 LiveInts = nullptr;
369 LiveStks = nullptr;
370 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000371 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000372 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000373 // We don't want to verify LiveVariables if LiveIntervals is available.
374 if (!LiveInts)
375 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000376 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000377 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000378 }
379
Matthias Braun80595462015-09-09 17:49:46 +0000380 verifySlotIndexes();
381
Derek Schuff42666ee2016-03-29 17:40:22 +0000382 verifyProperties(MF);
383
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000384 visitMachineFunctionBefore();
385 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
386 MFI!=MFE; ++MFI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000387 visitMachineBasicBlockBefore(&*MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000388 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000389 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000390 // Do we expect the next instruction to be part of the same bundle?
391 bool InBundle = false;
392
Evan Cheng7fae11b2011-12-14 02:11:42 +0000393 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
394 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000395 if (MBBI->getParent() != &*MFI) {
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000396 report("Bad instruction parent pointer", &*MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000397 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000398 continue;
399 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000400
401 // Check for consistent bundle flags.
402 if (InBundle && !MBBI->isBundledWithPred())
403 report("Missing BundledPred flag, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000404 "BundledSucc was set on predecessor",
405 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000406 if (!InBundle && MBBI->isBundledWithPred())
407 report("BundledPred flag is set, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000408 "but BundledSucc not set on predecessor",
409 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000410
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000411 // Is this a bundle header?
412 if (!MBBI->isInsideBundle()) {
413 if (CurBundle)
414 visitMachineBundleAfter(CurBundle);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000415 CurBundle = &*MBBI;
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000416 visitMachineBundleBefore(CurBundle);
417 } else if (!CurBundle)
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000418 report("No bundle header", &*MBBI);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000419 visitMachineInstrBefore(&*MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000420 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
421 const MachineInstr &MI = *MBBI;
422 const MachineOperand &Op = MI.getOperand(I);
423 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000424 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000425 // functions when replacing operands of a MachineInstr.
426 report("Instruction has operand with wrong parent set", &MI);
427 }
428
429 visitMachineOperand(&Op, I);
430 }
431
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000432 visitMachineInstrAfter(&*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000433
434 // Was this the last bundled instruction?
435 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000436 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000437 if (CurBundle)
438 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000439 if (InBundle)
440 report("BundledSucc flag set on last instruction in block", &MFI->back());
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000441 visitMachineBasicBlockAfter(&*MFI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000442 }
443 visitMachineFunctionAfter();
444
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000445 // Clean up.
446 regsLive.clear();
447 regsDefined.clear();
448 regsDead.clear();
449 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000450 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000451 MBBInfoMap.clear();
452
Matthias Braunb3aefc32016-02-15 19:25:31 +0000453 return foundErrors;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000454}
455
Chris Lattner75f40452009-08-23 01:03:30 +0000456void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000457 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000458 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000459 if (!foundErrors++) {
460 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000461 errs() << "# " << Banner << '\n';
Matthias Braun42b4b632015-11-09 23:59:23 +0000462 if (LiveInts != nullptr)
463 LiveInts->print(errs());
464 else
465 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000466 }
Owen Anderson21b17882015-02-04 00:02:59 +0000467 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000468 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000469}
470
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000471void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000472 assert(MBB);
473 report(msg, MBB->getParent());
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000474 errs() << "- basic block: " << printMBBReference(*MBB) << ' '
475 << MBB->getName() << " (" << (const void *)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000476 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000477 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000478 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000479 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000480}
481
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000482void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000483 assert(MI);
484 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000485 errs() << "- instruction: ";
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000486 if (Indexes && Indexes->hasIndex(*MI))
487 errs() << Indexes->getInstructionIndex(*MI) << '\t';
Matthias Braun45718db2015-11-09 23:59:25 +0000488 MI->print(errs(), /*SkipOpers=*/true);
Matthias Braun716b4332015-11-09 23:59:29 +0000489 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000490}
491
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000492void MachineVerifier::report(const char *msg,
493 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000494 assert(MO);
495 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000496 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000497 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000498 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000499}
500
Matthias Braun579c9cd2016-02-02 02:44:25 +0000501void MachineVerifier::report_context(SlotIndex Pos) const {
502 errs() << "- at: " << Pos << '\n';
503}
504
Matthias Braun7e624d52015-11-09 23:59:33 +0000505void MachineVerifier::report_context(const LiveInterval &LI) const {
Owen Anderson21b17882015-02-04 00:02:59 +0000506 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000507}
508
Matt Arsenault892fcd02016-07-25 19:39:01 +0000509void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000510 LaneBitmask LaneMask) const {
Matthias Braun579c9cd2016-02-02 02:44:25 +0000511 report_context_liverange(LR);
Matt Arsenault892fcd02016-07-25 19:39:01 +0000512 report_context_vreg_regunit(VRegUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000513 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +0000514 report_context_lanemask(LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000515}
516
Matthias Braun7e624d52015-11-09 23:59:33 +0000517void MachineVerifier::report_context(const LiveRange::Segment &S) const {
518 errs() << "- segment: " << S << '\n';
519}
520
521void MachineVerifier::report_context(const VNInfo &VNI) const {
522 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n";
Matthias Braun364e6e92013-10-10 21:28:54 +0000523}
524
Matthias Braun579c9cd2016-02-02 02:44:25 +0000525void MachineVerifier::report_context_liverange(const LiveRange &LR) const {
526 errs() << "- liverange: " << LR << '\n';
527}
528
Matthias Braun30668dd2016-05-11 21:31:39 +0000529void MachineVerifier::report_context_vreg(unsigned VReg) const {
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000530 errs() << "- v. register: " << printReg(VReg, TRI) << '\n';
Matthias Braun30668dd2016-05-11 21:31:39 +0000531}
532
Matthias Braun1377fd62016-02-02 20:04:51 +0000533void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const {
534 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
Matthias Braun30668dd2016-05-11 21:31:39 +0000535 report_context_vreg(VRegOrUnit);
Matthias Braun1377fd62016-02-02 20:04:51 +0000536 } else {
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000537 errs() << "- regunit: " << printRegUnit(VRegOrUnit, TRI) << '\n';
Matthias Braun1377fd62016-02-02 20:04:51 +0000538 }
539}
540
541void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const {
542 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
543}
544
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000545void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000546 BBInfo &MInfo = MBBInfoMap[MBB];
547 if (!MInfo.reachable) {
548 MInfo.reachable = true;
549 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
550 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
551 markReachable(*SuI);
552 }
553}
554
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000555void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000556 lastIndex = SlotIndex();
Matthias Braun4682ac62017-05-05 22:04:05 +0000557 regsReserved = MRI->reservedRegsFrozen() ? MRI->getReservedRegs()
558 : TRI->getReservedRegs(*MF);
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000559
Justin Bogner20dd36a2017-04-11 19:32:41 +0000560 if (!MF->empty())
561 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000562
563 // Build a set of the basic blocks in the function.
564 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000565 for (const auto &MBB : *MF) {
566 FunctionBlocks.insert(&MBB);
567 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000568
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000569 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
570 if (MInfo.Preds.size() != MBB.pred_size())
571 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000572
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000573 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
574 if (MInfo.Succs.size() != MBB.succ_size())
575 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000576 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000577
578 // Check that the register use lists are sane.
579 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000580
Justin Bogner20dd36a2017-04-11 19:32:41 +0000581 if (!MF->empty())
582 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000583}
584
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000585// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000586static bool matchPair(MachineBasicBlock::const_succ_iterator i,
587 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000588 if (*i == a)
589 return *++i == b;
590 if (*i == b)
591 return *++i == a;
592 return false;
593}
594
595void
596MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000597 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000598
Matthias Braun79f85b32016-08-24 01:32:41 +0000599 if (!MF->getProperties().hasProperty(
Matthias Braun11723322017-01-05 20:01:19 +0000600 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) {
Lang Hames1ce837a2012-02-14 19:17:48 +0000601 // If this block has allocatable physical registers live-in, check that
602 // it is an entry block or landing pad.
Matthias Braund9da1622015-09-09 18:08:03 +0000603 for (const auto &LI : MBB->liveins()) {
604 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() &&
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +0000605 MBB->getIterator() != MBB->getParent()->begin()) {
Matt Arsenault900b21c2017-02-15 22:19:06 +0000606 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB);
Lang Hames1ce837a2012-02-14 19:17:48 +0000607 }
608 }
609 }
610
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000611 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000612 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000613 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000614 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000615 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000616 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000617 if (!FunctionBlocks.count(*I))
618 report("MBB has successor that isn't part of the function.", MBB);
619 if (!MBBInfoMap[*I].Preds.count(MBB)) {
620 report("Inconsistent CFG", MBB);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000621 errs() << "MBB is not in the predecessor list of the successor "
622 << printMBBReference(*(*I)) << ".\n";
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000623 }
624 }
625
626 // Check the predecessor list.
627 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
628 E = MBB->pred_end(); I != E; ++I) {
629 if (!FunctionBlocks.count(*I))
630 report("MBB has predecessor that isn't part of the function.", MBB);
631 if (!MBBInfoMap[*I].Succs.count(MBB)) {
632 report("Inconsistent CFG", MBB);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000633 errs() << "MBB is not in the successor list of the predecessor "
634 << printMBBReference(*(*I)) << ".\n";
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000635 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000636 }
Bill Wendling2a401312011-05-04 22:54:05 +0000637
638 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
639 const BasicBlock *BB = MBB->getBasicBlock();
Matthias Braunf1caa282017-12-15 22:22:58 +0000640 const Function &F = MF->getFunction();
Bill Wendling2a401312011-05-04 22:54:05 +0000641 if (LandingPadSuccs.size() > 1 &&
642 !(AsmInfo &&
643 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
Reid Kleckner64b003f2015-11-09 21:04:00 +0000644 BB && isa<SwitchInst>(BB->getTerminator())) &&
Matthias Braunf1caa282017-12-15 22:22:58 +0000645 !isFuncletEHPersonality(classifyEHPersonality(F.getPersonalityFn())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000646 report("MBB has more than one landing pad successor", MBB);
647
Dan Gohman352a4952009-08-27 02:43:49 +0000648 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000649 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000650 SmallVector<MachineOperand, 4> Cond;
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000651 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB,
652 Cond)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000653 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
654 // check whether its answers match up with reality.
655 if (!TBB && !FBB) {
656 // Block falls through to its successor.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000657 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000658 ++MBBI;
659 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000660 // It's possible that the block legitimately ends with a noreturn
661 // call or an unreachable, in which case it won't actually fall
662 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000663 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000664 // It's possible that the block legitimately ends with a noreturn
665 // call or an unreachable, in which case it won't actuall fall
666 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000667 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000668 report("MBB exits via unconditional fall-through but doesn't have "
669 "exactly one CFG successor!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000670 } else if (!MBB->isSuccessor(&*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000671 report("MBB exits via unconditional fall-through but its successor "
672 "differs from its CFG successor!", MBB);
673 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000674 if (!MBB->empty() && MBB->back().isBarrier() &&
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000675 !TII->isPredicated(MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000676 report("MBB exits via unconditional fall-through but ends with a "
677 "barrier instruction!", MBB);
678 }
679 if (!Cond.empty()) {
680 report("MBB exits via unconditional fall-through but has a condition!",
681 MBB);
682 }
683 } else if (TBB && !FBB && Cond.empty()) {
684 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000685 // If the block has exactly one successor, that happens to be a
686 // landingpad, accept it as valid control flow.
687 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
688 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
689 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000690 report("MBB exits via unconditional branch but doesn't have "
691 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000692 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000693 report("MBB exits via unconditional branch but the CFG "
694 "successor doesn't match the actual successor!", MBB);
695 }
696 if (MBB->empty()) {
697 report("MBB exits via unconditional branch but doesn't contain "
698 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000699 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000700 report("MBB exits via unconditional branch but doesn't end with a "
701 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000702 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000703 report("MBB exits via unconditional branch but the branch isn't a "
704 "terminator instruction!", MBB);
705 }
706 } else if (TBB && !FBB && !Cond.empty()) {
707 // Block conditionally branches somewhere, otherwise falls through.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000708 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000709 ++MBBI;
710 if (MBBI == MF->end()) {
711 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000712 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000713 // A conditional branch with only one successor is weird, but allowed.
714 if (&*MBBI != TBB)
715 report("MBB exits via conditional branch/fall-through but only has "
716 "one CFG successor!", MBB);
717 else if (TBB != *MBB->succ_begin())
718 report("MBB exits via conditional branch/fall-through but the CFG "
719 "successor don't match the actual successor!", MBB);
720 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000721 report("MBB exits via conditional branch/fall-through but doesn't have "
722 "exactly two CFG successors!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000723 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000724 report("MBB exits via conditional branch/fall-through but the CFG "
725 "successors don't match the actual successors!", MBB);
726 }
727 if (MBB->empty()) {
728 report("MBB exits via conditional branch/fall-through but doesn't "
729 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000730 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000731 report("MBB exits via conditional branch/fall-through but ends with a "
732 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000733 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000734 report("MBB exits via conditional branch/fall-through but the branch "
735 "isn't a terminator instruction!", MBB);
736 }
737 } else if (TBB && FBB) {
738 // Block conditionally branches somewhere, otherwise branches
739 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000740 if (MBB->succ_size() == 1) {
741 // A conditional branch with only one successor is weird, but allowed.
742 if (FBB != TBB)
743 report("MBB exits via conditional branch/branch through but only has "
744 "one CFG successor!", MBB);
745 else if (TBB != *MBB->succ_begin())
746 report("MBB exits via conditional branch/branch through but the CFG "
747 "successor don't match the actual successor!", MBB);
748 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000749 report("MBB exits via conditional branch/branch but doesn't have "
750 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000751 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000752 report("MBB exits via conditional branch/branch but the CFG "
753 "successors don't match the actual successors!", MBB);
754 }
755 if (MBB->empty()) {
756 report("MBB exits via conditional branch/branch but doesn't "
757 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000758 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000759 report("MBB exits via conditional branch/branch but doesn't end with a "
760 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000761 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000762 report("MBB exits via conditional branch/branch but the branch "
763 "isn't a terminator instruction!", MBB);
764 }
765 if (Cond.empty()) {
766 report("MBB exits via conditinal branch/branch but there's no "
767 "condition!", MBB);
768 }
769 } else {
770 report("AnalyzeBranch returned invalid data!", MBB);
771 }
772 }
773
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000774 regsLive.clear();
Matthias Braun11723322017-01-05 20:01:19 +0000775 if (MRI->tracksLiveness()) {
776 for (const auto &LI : MBB->liveins()) {
777 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) {
778 report("MBB live-in list contains non-physical register", MBB);
779 continue;
780 }
781 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
782 SubRegs.isValid(); ++SubRegs)
783 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000784 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000785 }
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000786
Matthias Braun941a7052016-07-28 18:40:00 +0000787 const MachineFrameInfo &MFI = MF->getFrameInfo();
788 BitVector PR = MFI.getPristineRegs(*MF);
Francis Visoiu Mistrihb52e0362017-05-17 01:07:53 +0000789 for (unsigned I : PR.set_bits()) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000790 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
791 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000792 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000793 }
794
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000795 regsKilled.clear();
796 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000797
798 if (Indexes)
799 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000800}
801
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000802// This function gets called for all bundle headers, including normal
803// stand-alone unbundled instructions.
804void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000805 if (Indexes && Indexes->hasIndex(*MI)) {
806 SlotIndex idx = Indexes->getInstructionIndex(*MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000807 if (!(idx > lastIndex)) {
808 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000809 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000810 }
811 lastIndex = idx;
812 }
Pete Coopercd720162012-06-07 17:41:39 +0000813
814 // Ensure non-terminators don't follow terminators.
815 // Ignore predicated terminators formed by if conversion.
816 // FIXME: If conversion shouldn't need to violate this rule.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000817 if (MI->isTerminator() && !TII->isPredicated(*MI)) {
Pete Coopercd720162012-06-07 17:41:39 +0000818 if (!FirstTerminator)
819 FirstTerminator = MI;
820 } else if (FirstTerminator) {
821 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000822 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000823 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000824}
825
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000826// The operands on an INLINEASM instruction must follow a template.
827// Verify that the flag operands make sense.
828void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
829 // The first two operands on INLINEASM are the asm string and global flags.
830 if (MI->getNumOperands() < 2) {
831 report("Too few operands on inline asm", MI);
832 return;
833 }
834 if (!MI->getOperand(0).isSymbol())
835 report("Asm string must be an external symbol", MI);
836 if (!MI->getOperand(1).isImm())
837 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000838 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
Wei Ding0526e7f2016-06-22 18:51:08 +0000839 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16,
840 // and Extra_IsConvergent = 32.
841 if (!isUInt<6>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000842 report("Unknown asm flags", &MI->getOperand(1), 1);
843
Gabor Horvathfee04342015-03-16 09:53:42 +0000844 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000845
846 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
847 unsigned NumOps;
848 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
849 const MachineOperand &MO = MI->getOperand(OpNo);
850 // There may be implicit ops after the fixed operands.
851 if (!MO.isImm())
852 break;
853 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
854 }
855
856 if (OpNo > MI->getNumOperands())
857 report("Missing operands in last group", MI);
858
859 // An optional MDNode follows the groups.
860 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
861 ++OpNo;
862
863 // All trailing operands must be implicit registers.
864 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
865 const MachineOperand &MO = MI->getOperand(OpNo);
866 if (!MO.isReg() || !MO.isImplicit())
867 report("Expected implicit register after groups", &MO, OpNo);
868 }
869}
870
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000871void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000872 const MCInstrDesc &MCID = MI->getDesc();
873 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000874 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000875 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000876 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000877 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000878
Matthias Braun90799ce2016-08-23 21:19:49 +0000879 if (MI->isPHI() && MF->getProperties().hasProperty(
880 MachineFunctionProperties::Property::NoPHIs))
881 report("Found PHI instruction with NoPHIs property set", MI);
882
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000883 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000884 if (MI->isInlineAsm())
885 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000886
Dan Gohmandb9493c2009-10-07 17:36:00 +0000887 // Check the MachineMemOperands for basic consistency.
888 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
889 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000890 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000891 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000892 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000893 report("Missing mayStore flag", MI);
894 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000895
896 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000897 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000898 if (LiveInts) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000899 bool mapped = !LiveInts->isNotInMIMap(*MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000900 if (MI->isDebugValue()) {
901 if (mapped)
902 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000903 } else if (MI->isInsideBundle()) {
904 if (mapped)
905 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000906 } else {
907 if (!mapped)
908 report("Missing slot index", MI);
909 }
910 }
911
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000912 // Check types.
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000913 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000914 if (isFunctionSelected)
915 report("Unexpected generic instruction in a Selected function", MI);
916
Tim Northover0f140c72016-09-09 11:46:34 +0000917 // Generic instructions specify equality constraints between some
918 // of their operands. Make sure these are consistent.
919 SmallVector<LLT, 4> Types;
920 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) {
921 if (!MCID.OpInfo[i].isGenericType())
922 continue;
923 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex();
924 Types.resize(std::max(TypeIdx + 1, Types.size()));
925
926 LLT OpTy = MRI->getType(MI->getOperand(i).getReg());
927 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy)
928 report("type mismatch in generic instruction", MI);
929 Types[TypeIdx] = OpTy;
930 }
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000931 }
932
Tim Northovere5102de2016-08-30 18:52:46 +0000933 // Generic opcodes must not have physical register operands.
Tim Northover25d12862016-09-09 11:47:31 +0000934 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Tim Northovere5102de2016-08-30 18:52:46 +0000935 for (auto &Op : MI->operands()) {
936 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg()))
937 report("Generic instruction cannot have physical register", MI);
938 }
939 }
940
Andrew Trick924123a2011-09-21 02:20:46 +0000941 StringRef ErrorInfo;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000942 if (!TII->verifyInstruction(*MI, ErrorInfo))
Andrew Trick924123a2011-09-21 02:20:46 +0000943 report(ErrorInfo.data(), MI);
Philip Reames94cc4a22017-06-02 16:36:37 +0000944
945 // Verify properties of various specific instruction types
946 switch(MI->getOpcode()) {
947 default:
948 break;
949 case TargetOpcode::G_LOAD:
950 case TargetOpcode::G_STORE:
951 // Generic loads and stores must have a single MachineMemOperand
952 // describing that access.
953 if (!MI->hasOneMemOperand())
954 report("Generic instruction accessing memory must have one mem operand",
955 MI);
956 break;
Aditya Nandakumarefd8a842017-08-23 20:45:48 +0000957 case TargetOpcode::G_PHI: {
958 LLT DstTy = MRI->getType(MI->getOperand(0).getReg());
959 if (!DstTy.isValid() ||
960 !std::all_of(MI->operands_begin() + 1, MI->operands_end(),
961 [this, &DstTy](const MachineOperand &MO) {
962 if (!MO.isReg())
963 return true;
964 LLT Ty = MRI->getType(MO.getReg());
965 if (!Ty.isValid() || (Ty != DstTy))
966 return false;
967 return true;
968 }))
969 report("Generic Instruction G_PHI has operands with incompatible/missing "
970 "types",
971 MI);
972 break;
973 }
Philip Reames94cc4a22017-06-02 16:36:37 +0000974 case TargetOpcode::STATEPOINT:
975 if (!MI->getOperand(StatepointOpers::IDPos).isImm() ||
976 !MI->getOperand(StatepointOpers::NBytesPos).isImm() ||
977 !MI->getOperand(StatepointOpers::NCallArgsPos).isImm())
978 report("meta operands to STATEPOINT not constant!", MI);
979 break;
Philip Reames0f02bbc2017-06-02 17:02:33 +0000980
981 auto VerifyStackMapConstant = [&](unsigned Offset) {
982 if (!MI->getOperand(Offset).isImm() ||
983 MI->getOperand(Offset).getImm() != StackMaps::ConstantOp ||
984 !MI->getOperand(Offset + 1).isImm())
985 report("stack map constant to STATEPOINT not well formed!", MI);
986 };
987 const unsigned VarStart = StatepointOpers(MI).getVarIdx();
988 VerifyStackMapConstant(VarStart + StatepointOpers::CCOffset);
989 VerifyStackMapConstant(VarStart + StatepointOpers::FlagsOffset);
990 VerifyStackMapConstant(VarStart + StatepointOpers::NumDeoptOperandsOffset);
991
992 // TODO: verify we have properly encoded deopt arguments
Philip Reames94cc4a22017-06-02 16:36:37 +0000993 };
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000994}
995
996void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000997MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000998 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000999 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +00001000 unsigned NumDefs = MCID.getNumDefs();
1001 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
1002 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +00001003
Evan Cheng6cc775f2011-06-28 19:10:37 +00001004 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +00001005 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +00001006 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +00001007 if (!MO->isReg())
1008 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +00001009 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +00001010 report("Explicit definition marked as use", MO, MONum);
1011 else if (MO->isImplicit())
1012 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001013 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +00001014 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +00001015 // Don't check if it's the last operand in a variadic instruction. See,
1016 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001017 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +00001018 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001019 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +00001020 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +00001021 if (MO->isImplicit())
1022 report("Explicit operand marked as implicit", MO, MONum);
1023 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +00001024
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +00001025 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
1026 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +00001027 if (!MO->isReg())
1028 report("Tied use must be a register", MO, MONum);
1029 else if (!MO->isTied())
1030 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +00001031 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
1032 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Mikael Holmen9c3e2ea2017-07-06 13:18:21 +00001033 else if (TargetRegisterInfo::isPhysicalRegister(MO->getReg())) {
1034 const MachineOperand &MOTied = MI->getOperand(TiedTo);
1035 if (!MOTied.isReg())
1036 report("Tied counterpart must be a register", &MOTied, TiedTo);
1037 else if (TargetRegisterInfo::isPhysicalRegister(MOTied.getReg()) &&
1038 MO->getReg() != MOTied.getReg())
1039 report("Tied physical registers must match.", &MOTied, TiedTo);
1040 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +00001041 } else if (MO->isReg() && MO->isTied())
1042 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +00001043 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +00001044 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001045 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +00001046 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +00001047 }
1048
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001049 switch (MO->getType()) {
1050 case MachineOperand::MO_Register: {
1051 const unsigned Reg = MO->getReg();
1052 if (!Reg)
1053 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001054 if (MRI->tracksLiveness() && !MI->isDebugValue())
1055 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001056
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +00001057 // Verify the consistency of tied operands.
1058 if (MO->isTied()) {
1059 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
1060 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
1061 if (!OtherMO.isReg())
1062 report("Must be tied to a register", MO, MONum);
1063 if (!OtherMO.isTied())
1064 report("Missing tie flags on tied operand", MO, MONum);
1065 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
1066 report("Inconsistent tie links", MO, MONum);
1067 if (MONum < MCID.getNumDefs()) {
1068 if (OtherIdx < MCID.getNumOperands()) {
1069 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
1070 report("Explicit def tied to explicit use without tie constraint",
1071 MO, MONum);
1072 } else {
1073 if (!OtherMO.isImplicit())
1074 report("Explicit def should be tied to implicit use", MO, MONum);
1075 }
1076 }
1077 }
1078
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001079 // Verify two-address constraints after leaving SSA form.
1080 unsigned DefIdx;
1081 if (!MRI->isSSA() && MO->isUse() &&
1082 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
1083 Reg != MI->getOperand(DefIdx).getReg())
1084 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001085
1086 // Check register classes.
Matthias Brauneca98582017-11-28 03:54:20 +00001087 unsigned SubIdx = MO->getSubReg();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001088
Matthias Brauneca98582017-11-28 03:54:20 +00001089 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1090 if (SubIdx) {
1091 report("Illegal subregister index for physical register", MO, MONum);
1092 return;
1093 }
1094 if (MONum < MCID.getNumOperands()) {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001095 if (const TargetRegisterClass *DRC =
1096 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001097 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001098 report("Illegal physical register for instruction", MO, MONum);
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +00001099 errs() << printReg(Reg, TRI) << " is not a "
1100 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001101 }
1102 }
Matthias Brauneca98582017-11-28 03:54:20 +00001103 }
Geoff Berryd1be9112018-01-29 18:57:07 +00001104 if (MO->isRenamable()) {
1105 if ((MO->isDef() && MI->hasExtraDefRegAllocReq()) ||
1106 (MO->isUse() && MI->hasExtraSrcRegAllocReq()))
1107 report("Illegal isRenamable setting for opcode with extra regalloc "
1108 "requirements",
1109 MO, MONum);
1110 if (MRI->isReserved(Reg))
1111 report("isRenamable set on reserved register", MO, MONum);
Geoff Berry60c43102017-12-12 17:53:59 +00001112 return;
1113 }
Matthias Brauneca98582017-11-28 03:54:20 +00001114 } else {
1115 // Virtual register.
1116 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg);
1117 if (!RC) {
1118 // This is a generic virtual register.
Ahmed Bougachab14e9442016-08-02 16:49:22 +00001119
Matthias Brauneca98582017-11-28 03:54:20 +00001120 // If we're post-Select, we can't have gvregs anymore.
1121 if (isFunctionSelected) {
1122 report("Generic virtual register invalid in a Selected function",
1123 MO, MONum);
1124 return;
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001125 }
Matthias Brauneca98582017-11-28 03:54:20 +00001126
1127 // The gvreg must have a type and it must not have a SubIdx.
1128 LLT Ty = MRI->getType(Reg);
1129 if (!Ty.isValid()) {
1130 report("Generic virtual register must have a valid type", MO,
1131 MONum);
1132 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001133 }
Matthias Brauneca98582017-11-28 03:54:20 +00001134
1135 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg);
1136
1137 // If we're post-RegBankSelect, the gvreg must have a bank.
1138 if (!RegBank && isFunctionRegBankSelected) {
1139 report("Generic virtual register must have a bank in a "
1140 "RegBankSelected function",
1141 MO, MONum);
1142 return;
1143 }
1144
1145 // Make sure the register fits into its register bank if any.
1146 if (RegBank && Ty.isValid() &&
1147 RegBank->getSize() < Ty.getSizeInBits()) {
1148 report("Register bank is too small for virtual register", MO,
1149 MONum);
1150 errs() << "Register bank " << RegBank->getName() << " too small("
1151 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits()
1152 << "-bits\n";
1153 return;
1154 }
1155 if (SubIdx) {
1156 report("Generic virtual register does not subregister index", MO,
1157 MONum);
1158 return;
1159 }
1160
1161 // If this is a target specific instruction and this operand
1162 // has register class constraint, the virtual register must
1163 // comply to it.
1164 if (!isPreISelGenericOpcode(MCID.getOpcode()) &&
1165 MONum < MCID.getNumOperands() &&
1166 TII->getRegClass(MCID, MONum, TRI, *MF)) {
1167 report("Virtual register does not match instruction constraint", MO,
1168 MONum);
1169 errs() << "Expect register class "
1170 << TRI->getRegClassName(
1171 TII->getRegClass(MCID, MONum, TRI, *MF))
1172 << " but got nothing\n";
1173 return;
1174 }
1175
1176 break;
1177 }
1178 if (SubIdx) {
1179 const TargetRegisterClass *SRC =
1180 TRI->getSubClassWithSubReg(RC, SubIdx);
1181 if (!SRC) {
1182 report("Invalid subregister index for virtual register", MO, MONum);
1183 errs() << "Register class " << TRI->getRegClassName(RC)
1184 << " does not support subreg index " << SubIdx << "\n";
1185 return;
1186 }
1187 if (RC != SRC) {
1188 report("Invalid register class for subregister index", MO, MONum);
1189 errs() << "Register class " << TRI->getRegClassName(RC)
1190 << " does not fully support subreg index " << SubIdx << "\n";
1191 return;
1192 }
1193 }
1194 if (MONum < MCID.getNumOperands()) {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001195 if (const TargetRegisterClass *DRC =
1196 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001197 if (SubIdx) {
1198 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +00001199 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001200 if (!SuperRC) {
1201 report("No largest legal super class exists.", MO, MONum);
1202 return;
1203 }
1204 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
1205 if (!DRC) {
1206 report("No matching super-reg register class.", MO, MONum);
1207 return;
1208 }
1209 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +00001210 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001211 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001212 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001213 << " register, but got a " << TRI->getRegClassName(RC)
1214 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001215 }
1216 }
1217 }
1218 }
1219 break;
1220 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001221
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001222 case MachineOperand::MO_RegisterMask:
1223 regMasks.push_back(MO->getRegMask());
1224 break;
1225
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001226 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +00001227 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
1228 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001229 break;
1230
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001231 case MachineOperand::MO_FrameIndex:
1232 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001233 LiveInts && !LiveInts->isNotInMIMap(*MI)) {
Jonas Paulsson72640f12015-10-29 08:28:35 +00001234 int FI = MO->getIndex();
1235 LiveInterval &LI = LiveStks->getInterval(FI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001236 SlotIndex Idx = LiveInts->getInstructionIndex(*MI);
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001237
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001238 bool stores = MI->mayStore();
Jonas Paulsson72640f12015-10-29 08:28:35 +00001239 bool loads = MI->mayLoad();
1240 // For a memory-to-memory move, we need to check if the frame
1241 // index is used for storing or loading, by inspecting the
1242 // memory operands.
1243 if (stores && loads) {
1244 for (auto *MMO : MI->memoperands()) {
1245 const PseudoSourceValue *PSV = MMO->getPseudoValue();
1246 if (PSV == nullptr) continue;
1247 const FixedStackPseudoSourceValue *Value =
1248 dyn_cast<FixedStackPseudoSourceValue>(PSV);
1249 if (Value == nullptr) continue;
1250 if (Value->getFrameIndex() != FI) continue;
1251
1252 if (MMO->isStore())
1253 loads = false;
1254 else
1255 stores = false;
1256 break;
1257 }
1258 if (loads == stores)
1259 report("Missing fixed stack memoperand.", MI);
1260 }
1261 if (loads && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001262 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001263 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001264 }
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001265 if (stores && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001266 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001267 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001268 }
1269 }
1270 break;
1271
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001272 default:
1273 break;
1274 }
1275}
1276
Matthias Braun1377fd62016-02-02 20:04:51 +00001277void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO,
1278 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit,
1279 LaneBitmask LaneMask) {
1280 LiveQueryResult LRQ = LR.Query(UseIdx);
1281 // Check if we have a segment at the use, note however that we only need one
1282 // live subregister range, the others may be dead.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001283 if (!LRQ.valueIn() && LaneMask.none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001284 report("No live segment at use", MO, MONum);
1285 report_context_liverange(LR);
1286 report_context_vreg_regunit(VRegOrUnit);
1287 report_context(UseIdx);
1288 }
1289 if (MO->isKill() && !LRQ.isKill()) {
1290 report("Live range continues after kill flag", MO, MONum);
1291 report_context_liverange(LR);
1292 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001293 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001294 report_context_lanemask(LaneMask);
1295 report_context(UseIdx);
1296 }
1297}
1298
1299void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO,
1300 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit,
1301 LaneBitmask LaneMask) {
1302 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) {
1303 assert(VNI && "NULL valno is not allowed");
1304 if (VNI->def != DefIdx) {
1305 report("Inconsistent valno->def", MO, MONum);
1306 report_context_liverange(LR);
1307 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001308 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001309 report_context_lanemask(LaneMask);
1310 report_context(*VNI);
1311 report_context(DefIdx);
1312 }
1313 } else {
1314 report("No live segment at def", MO, MONum);
1315 report_context_liverange(LR);
1316 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001317 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001318 report_context_lanemask(LaneMask);
1319 report_context(DefIdx);
1320 }
1321 // Check that, if the dead def flag is present, LiveInts agree.
1322 if (MO->isDead()) {
1323 LiveQueryResult LRQ = LR.Query(DefIdx);
1324 if (!LRQ.isDeadDef()) {
1325 // In case of physregs we can have a non-dead definition on another
1326 // operand.
1327 bool otherDef = false;
1328 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
1329 const MachineInstr &MI = *MO->getParent();
1330 for (const MachineOperand &MO : MI.operands()) {
1331 if (!MO.isReg() || !MO.isDef() || MO.isDead())
1332 continue;
1333 unsigned Reg = MO.getReg();
1334 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1335 if (*Units == VRegOrUnit) {
1336 otherDef = true;
1337 break;
1338 }
1339 }
1340 }
1341 }
1342
1343 if (!otherDef) {
1344 report("Live range continues after dead def flag", MO, MONum);
1345 report_context_liverange(LR);
1346 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001347 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001348 report_context_lanemask(LaneMask);
1349 }
1350 }
1351 }
1352}
1353
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001354void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
1355 const MachineInstr *MI = MO->getParent();
1356 const unsigned Reg = MO->getReg();
1357
1358 // Both use and def operands can read a register.
1359 if (MO->readsReg()) {
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001360 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001361 addRegWithSubRegs(regsKilled, Reg);
1362
1363 // Check that LiveVars knows this kill.
1364 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1365 MO->isKill()) {
1366 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
David Majnemer0d955d02016-08-11 22:21:41 +00001367 if (!is_contained(VI.Kills, MI))
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001368 report("Kill missing from LiveVariables", MO, MONum);
1369 }
1370
1371 // Check LiveInts liveness and kill.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001372 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1373 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001374 // Check the cached regunit intervals.
1375 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1376 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Brauncebdb172017-09-01 18:36:26 +00001377 if (MRI->isReservedRegUnit(*Units))
1378 continue;
Matthias Braun1377fd62016-02-02 20:04:51 +00001379 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units))
1380 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001381 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001382 }
1383
1384 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1385 if (LiveInts->hasInterval(Reg)) {
1386 // This is a virtual register interval.
1387 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun1377fd62016-02-02 20:04:51 +00001388 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg);
1389
1390 if (LI.hasSubRanges() && !MO->isDef()) {
1391 unsigned SubRegIdx = MO->getSubReg();
1392 LaneBitmask MOMask = SubRegIdx != 0
1393 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1394 : MRI->getMaxLaneMaskForVReg(Reg);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001395 LaneBitmask LiveInMask;
Matthias Braun1377fd62016-02-02 20:04:51 +00001396 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001397 if ((MOMask & SR.LaneMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001398 continue;
1399 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask);
1400 LiveQueryResult LRQ = SR.Query(UseIdx);
1401 if (LRQ.valueIn())
1402 LiveInMask |= SR.LaneMask;
1403 }
1404 // At least parts of the register has to be live at the use.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001405 if ((LiveInMask & MOMask).none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001406 report("No live subrange at use", MO, MONum);
1407 report_context(LI);
1408 report_context(UseIdx);
1409 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001410 }
1411 } else {
1412 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001413 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001414 }
1415 }
1416
1417 // Use of a dead register.
1418 if (!regsLive.count(Reg)) {
1419 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1420 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001421 bool Bad = !isReserved(Reg);
1422 // We are fine if just any subregister has a defined value.
1423 if (Bad) {
1424 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1425 ++SubRegs) {
1426 if (regsLive.count(*SubRegs)) {
1427 Bad = false;
1428 break;
1429 }
1430 }
1431 }
Matthias Braun96a31952015-01-14 22:25:14 +00001432 // If there is an additional implicit-use of a super register we stop
1433 // here. By definition we are fine if the super register is not
1434 // (completely) dead, if the complete super register is dead we will
1435 // get a report for its operand.
1436 if (Bad) {
1437 for (const MachineOperand &MOP : MI->uses()) {
1438 if (!MOP.isReg())
1439 continue;
1440 if (!MOP.isImplicit())
1441 continue;
1442 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1443 ++SubRegs) {
1444 if (*SubRegs == Reg) {
1445 Bad = false;
1446 break;
1447 }
1448 }
1449 }
1450 }
Matthias Braun96d77322014-12-10 01:13:13 +00001451 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001452 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001453 } else if (MRI->def_empty(Reg)) {
1454 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001455 } else {
1456 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1457 // We don't know which virtual registers are live in, so only complain
1458 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1459 // must be live in. PHI instructions are handled separately.
1460 if (MInfo.regsKilled.count(Reg))
1461 report("Using a killed virtual register", MO, MONum);
1462 else if (!MI->isPHI())
1463 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1464 }
1465 }
1466 }
1467
1468 if (MO->isDef()) {
1469 // Register defined.
1470 // TODO: verify that earlyclobber ops are not used.
1471 if (MO->isDead())
1472 addRegWithSubRegs(regsDead, Reg);
1473 else
1474 addRegWithSubRegs(regsDefined, Reg);
1475
1476 // Verify SSA form.
1477 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001478 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001479 report("Multiple virtual register defs in SSA form", MO, MONum);
1480
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001481 // Check LiveInts for a live segment, but only for virtual registers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001482 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1483 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001484 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Matthias Braun1377fd62016-02-02 20:04:51 +00001485
1486 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1487 if (LiveInts->hasInterval(Reg)) {
1488 const LiveInterval &LI = LiveInts->getInterval(Reg);
1489 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg);
1490
1491 if (LI.hasSubRanges()) {
1492 unsigned SubRegIdx = MO->getSubReg();
1493 LaneBitmask MOMask = SubRegIdx != 0
1494 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1495 : MRI->getMaxLaneMaskForVReg(Reg);
1496 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001497 if ((SR.LaneMask & MOMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001498 continue;
1499 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask);
1500 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001501 }
1502 } else {
Matthias Braun1377fd62016-02-02 20:04:51 +00001503 report("Virtual register has no Live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001504 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001505 }
1506 }
1507 }
1508}
1509
Eugene Zelenko32a40562017-09-11 23:00:48 +00001510void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {}
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001511
1512// This function gets called after visiting all instructions in a bundle. The
1513// argument points to the bundle header.
1514// Normal stand-alone instructions are also considered 'bundles', and this
1515// function is called for all of them.
1516void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001517 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1518 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001519 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001520 // Kill any masked registers.
1521 while (!regMasks.empty()) {
1522 const uint32_t *Mask = regMasks.pop_back_val();
1523 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1524 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1525 MachineOperand::clobbersPhysReg(Mask, *I))
1526 regsDead.push_back(*I);
1527 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001528 set_subtract(regsLive, regsDead); regsDead.clear();
1529 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001530}
1531
1532void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001533MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001534 MBBInfoMap[MBB].regsLiveOut = regsLive;
1535 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001536
1537 if (Indexes) {
1538 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1539 if (!(stop > lastIndex)) {
1540 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001541 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001542 << " last instruction was at " << lastIndex << '\n';
1543 }
1544 lastIndex = stop;
1545 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001546}
1547
1548// Calculate the largest possible vregsPassed sets. These are the registers that
1549// can pass through an MBB live, but may not be live every time. It is assumed
1550// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001551void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001552 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1553 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001554 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001555 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001556 BBInfo &MInfo = MBBInfoMap[&MBB];
1557 if (!MInfo.reachable)
1558 continue;
1559 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1560 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1561 BBInfo &SInfo = MBBInfoMap[*SuI];
1562 if (SInfo.addPassed(MInfo.regsLiveOut))
1563 todo.insert(*SuI);
1564 }
1565 }
1566
1567 // Iteratively push vregsPassed to successors. This will converge to the same
1568 // final state regardless of DenseSet iteration order.
1569 while (!todo.empty()) {
1570 const MachineBasicBlock *MBB = *todo.begin();
1571 todo.erase(MBB);
1572 BBInfo &MInfo = MBBInfoMap[MBB];
1573 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1574 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1575 if (*SuI == MBB)
1576 continue;
1577 BBInfo &SInfo = MBBInfoMap[*SuI];
1578 if (SInfo.addPassed(MInfo.vregsPassed))
1579 todo.insert(*SuI);
1580 }
1581 }
1582}
1583
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001584// Calculate the set of virtual registers that must be passed through each basic
1585// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001586// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001587void MachineVerifier::calcRegsRequired() {
1588 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001589 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001590 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001591 BBInfo &MInfo = MBBInfoMap[&MBB];
1592 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1593 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1594 BBInfo &PInfo = MBBInfoMap[*PrI];
1595 if (PInfo.addRequired(MInfo.vregsLiveIn))
1596 todo.insert(*PrI);
1597 }
1598 }
1599
1600 // Iteratively push vregsRequired to predecessors. This will converge to the
1601 // same final state regardless of DenseSet iteration order.
1602 while (!todo.empty()) {
1603 const MachineBasicBlock *MBB = *todo.begin();
1604 todo.erase(MBB);
1605 BBInfo &MInfo = MBBInfoMap[MBB];
1606 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1607 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1608 if (*PrI == MBB)
1609 continue;
1610 BBInfo &SInfo = MBBInfoMap[*PrI];
1611 if (SInfo.addRequired(MInfo.vregsRequired))
1612 todo.insert(*PrI);
1613 }
1614 }
1615}
1616
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001617// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001618// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Matthias Brauna6d53742017-11-28 03:54:19 +00001619void MachineVerifier::checkPHIOps(const MachineBasicBlock &MBB) {
1620 BBInfo &MInfo = MBBInfoMap[&MBB];
1621
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001622 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Matthias Brauna6d53742017-11-28 03:54:19 +00001623 for (const MachineInstr &Phi : MBB) {
1624 if (!Phi.isPHI())
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001625 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001626 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001627
Matthias Brauna6d53742017-11-28 03:54:19 +00001628 const MachineOperand &MODef = Phi.getOperand(0);
1629 if (!MODef.isReg() || !MODef.isDef()) {
1630 report("Expected first PHI operand to be a register def", &MODef, 0);
1631 continue;
1632 }
1633 if (MODef.isTied() || MODef.isImplicit() || MODef.isInternalRead() ||
1634 MODef.isEarlyClobber() || MODef.isDebug())
1635 report("Unexpected flag on PHI operand", &MODef, 0);
1636 unsigned DefReg = MODef.getReg();
1637 if (!TargetRegisterInfo::isVirtualRegister(DefReg))
1638 report("Expected first PHI operand to be a virtual register", &MODef, 0);
1639
1640 for (unsigned I = 1, E = Phi.getNumOperands(); I != E; I += 2) {
1641 const MachineOperand &MO0 = Phi.getOperand(I);
1642 if (!MO0.isReg()) {
1643 report("Expected PHI operand to be a register", &MO0, I);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001644 continue;
Matthias Brauna6d53742017-11-28 03:54:19 +00001645 }
1646 if (MO0.isImplicit() || MO0.isInternalRead() || MO0.isEarlyClobber() ||
1647 MO0.isDebug() || MO0.isTied())
1648 report("Unexpected flag on PHI operand", &MO0, I);
1649
1650 const MachineOperand &MO1 = Phi.getOperand(I + 1);
1651 if (!MO1.isMBB()) {
1652 report("Expected PHI operand to be a basic block", &MO1, I + 1);
1653 continue;
1654 }
1655
1656 const MachineBasicBlock &Pre = *MO1.getMBB();
1657 if (!Pre.isSuccessor(&MBB)) {
1658 report("PHI input is not a predecessor block", &MO1, I + 1);
1659 continue;
1660 }
1661
1662 if (MInfo.reachable) {
1663 seen.insert(&Pre);
1664 BBInfo &PrInfo = MBBInfoMap[&Pre];
Matthias Braun7eae2512017-12-04 18:57:48 +00001665 if (!MO0.isUndef() && PrInfo.reachable &&
1666 !PrInfo.isLiveOut(MO0.getReg()))
Matthias Brauna6d53742017-11-28 03:54:19 +00001667 report("PHI operand is not live-out from predecessor", &MO0, I);
1668 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001669 }
1670
1671 // Did we see all predecessors?
Matthias Brauna6d53742017-11-28 03:54:19 +00001672 if (MInfo.reachable) {
1673 for (MachineBasicBlock *Pred : MBB.predecessors()) {
1674 if (!seen.count(Pred)) {
1675 report("Missing PHI operand", &Phi);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00001676 errs() << printMBBReference(*Pred)
1677 << " is a predecessor according to the CFG.\n";
Matthias Brauna6d53742017-11-28 03:54:19 +00001678 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001679 }
1680 }
1681 }
1682}
1683
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001684void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001685 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001686
Matthias Brauna6d53742017-11-28 03:54:19 +00001687 for (const MachineBasicBlock &MBB : *MF)
1688 checkPHIOps(MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001689
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001690 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001691 calcRegsRequired();
1692
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001693 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001694 for (const auto &MBB : *MF) {
1695 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001696 for (RegSet::iterator
1697 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1698 ++I)
1699 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001700 report("Virtual register killed in block, but needed live out.", &MBB);
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001701 errs() << "Virtual register " << printReg(*I)
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +00001702 << " is used after the block.\n";
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001703 }
1704 }
1705
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001706 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001707 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1708 for (RegSet::iterator
1709 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Matthias Braun30668dd2016-05-11 21:31:39 +00001710 ++I) {
1711 report("Virtual register defs don't dominate all uses.", MF);
1712 report_context_vreg(*I);
1713 }
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001714 }
1715
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001716 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001717 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001718 if (LiveInts)
1719 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001720}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001721
1722void MachineVerifier::verifyLiveVariables() {
1723 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001724 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1725 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001726 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001727 for (const auto &MBB : *MF) {
1728 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001729
1730 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1731 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001732 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1733 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001734 errs() << "Virtual register " << printReg(Reg)
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +00001735 << " must be live through the block.\n";
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001736 }
1737 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001738 if (VI.AliveBlocks.test(MBB.getNumber())) {
1739 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001740 errs() << "Virtual register " << printReg(Reg)
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +00001741 << " is not needed live through the block.\n";
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001742 }
1743 }
1744 }
1745 }
1746}
1747
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001748void MachineVerifier::verifyLiveIntervals() {
1749 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001750 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1751 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001752
1753 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001754 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001755 continue;
1756
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001757 if (!LiveInts->hasInterval(Reg)) {
1758 report("Missing live interval for virtual register", MF);
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001759 errs() << printReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001760 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001761 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001762
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001763 const LiveInterval &LI = LiveInts->getInterval(Reg);
1764 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001765 verifyLiveInterval(LI);
1766 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001767
1768 // Verify all the cached regunit intervals.
1769 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001770 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1771 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001772}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001773
Matthias Braun364e6e92013-10-10 21:28:54 +00001774void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001775 const VNInfo *VNI, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001776 LaneBitmask LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001777 if (VNI->isUnused())
1778 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001779
Matthias Braun364e6e92013-10-10 21:28:54 +00001780 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001781
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001782 if (!DefVNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001783 report("Value not live at VNInfo def and not marked unused", MF);
1784 report_context(LR, Reg, LaneMask);
1785 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001786 return;
1787 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001788
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001789 if (DefVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001790 report("Live segment at def has different VNInfo", MF);
1791 report_context(LR, Reg, LaneMask);
1792 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001793 return;
1794 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001795
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001796 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1797 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001798 report("Invalid VNInfo definition index", MF);
1799 report_context(LR, Reg, LaneMask);
1800 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001801 return;
1802 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001803
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001804 if (VNI->isPHIDef()) {
1805 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001806 report("PHIDef VNInfo is not defined at MBB start", MBB);
1807 report_context(LR, Reg, LaneMask);
1808 report_context(*VNI);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001809 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001810 return;
1811 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001812
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001813 // Non-PHI def.
1814 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1815 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001816 report("No instruction at VNInfo def index", MBB);
1817 report_context(LR, Reg, LaneMask);
1818 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001819 return;
1820 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001821
Matthias Braun364e6e92013-10-10 21:28:54 +00001822 if (Reg != 0) {
1823 bool hasDef = false;
1824 bool isEarlyClobber = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001825 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001826 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001827 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001828 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1829 if (MOI->getReg() != Reg)
1830 continue;
1831 } else {
1832 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1833 !TRI->hasRegUnit(MOI->getReg(), Reg))
1834 continue;
1835 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001836 if (LaneMask.any() &&
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001837 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none())
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001838 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001839 hasDef = true;
1840 if (MOI->isEarlyClobber())
1841 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001842 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001843
Matthias Braun364e6e92013-10-10 21:28:54 +00001844 if (!hasDef) {
1845 report("Defining instruction does not modify register", MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001846 report_context(LR, Reg, LaneMask);
1847 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001848 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001849
Matthias Braun364e6e92013-10-10 21:28:54 +00001850 // Early clobber defs begin at USE slots, but other defs must begin at
1851 // DEF slots.
1852 if (isEarlyClobber) {
1853 if (!VNI->def.isEarlyClobber()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001854 report("Early clobber def must be at an early-clobber slot", MBB);
1855 report_context(LR, Reg, LaneMask);
1856 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001857 }
1858 } else if (!VNI->def.isRegister()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001859 report("Non-PHI, non-early clobber def must be at a register slot", MBB);
1860 report_context(LR, Reg, LaneMask);
1861 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001862 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001863 }
1864}
1865
Matthias Braun364e6e92013-10-10 21:28:54 +00001866void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1867 const LiveRange::const_iterator I,
Matthias Braune6a24852015-09-25 21:51:14 +00001868 unsigned Reg, LaneBitmask LaneMask)
1869{
Matthias Braun364e6e92013-10-10 21:28:54 +00001870 const LiveRange::Segment &S = *I;
1871 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001872 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001873
Matthias Braun364e6e92013-10-10 21:28:54 +00001874 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001875 report("Foreign valno in live segment", MF);
1876 report_context(LR, Reg, LaneMask);
1877 report_context(S);
1878 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001879 }
1880
1881 if (VNI->isUnused()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001882 report("Live segment valno is marked unused", MF);
1883 report_context(LR, Reg, LaneMask);
1884 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001885 }
1886
Matthias Braun364e6e92013-10-10 21:28:54 +00001887 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001888 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001889 report("Bad start of live segment, no basic block", MF);
1890 report_context(LR, Reg, LaneMask);
1891 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001892 return;
1893 }
1894 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001895 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001896 report("Live segment must begin at MBB entry or valno def", MBB);
1897 report_context(LR, Reg, LaneMask);
1898 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001899 }
1900
1901 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001902 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001903 if (!EndMBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001904 report("Bad end of live segment, no basic block", MF);
1905 report_context(LR, Reg, LaneMask);
1906 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001907 return;
1908 }
1909
1910 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001911 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001912 return;
1913
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001914 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001915 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1916 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001917 return;
1918
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001919 // The live segment is ending inside EndMBB
1920 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001921 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001922 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001923 report("Live segment doesn't end at a valid instruction", EndMBB);
1924 report_context(LR, Reg, LaneMask);
1925 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001926 return;
1927 }
1928
1929 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001930 if (S.end.isBlock()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001931 report("Live segment ends at B slot of an instruction", EndMBB);
1932 report_context(LR, Reg, LaneMask);
1933 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001934 }
1935
Matthias Braun364e6e92013-10-10 21:28:54 +00001936 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001937 // Segment ends on the dead slot.
1938 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001939 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001940 report("Live segment ending at dead slot spans instructions", EndMBB);
1941 report_context(LR, Reg, LaneMask);
1942 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001943 }
1944 }
1945
1946 // A live segment can only end at an early-clobber slot if it is being
1947 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001948 if (S.end.isEarlyClobber()) {
1949 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001950 report("Live segment ending at early clobber slot must be "
Matthias Braun7e624d52015-11-09 23:59:33 +00001951 "redefined by an EC def in the same instruction", EndMBB);
1952 report_context(LR, Reg, LaneMask);
1953 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001954 }
1955 }
1956
1957 // The following checks only apply to virtual registers. Physreg liveness
1958 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001959 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001960 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001961 // use, or a dead flag on a def.
1962 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001963 bool hasSubRegDef = false;
Matthias Braun72a58c32016-03-29 19:07:43 +00001964 bool hasDeadDef = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001965 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001966 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001967 continue;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001968 unsigned Sub = MOI->getSubReg();
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001969 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub)
1970 : LaneBitmask::getAll();
Matthias Braun72a58c32016-03-29 19:07:43 +00001971 if (MOI->isDef()) {
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001972 if (Sub != 0) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001973 hasSubRegDef = true;
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001974 // An operand %0:sub0 reads %0:sub1..n. Invert the lane
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001975 // mask for subregister defs. Read-undef defs will be handled by
1976 // readsReg below.
Krzysztof Parzyszek0a955d62016-08-29 13:15:35 +00001977 SLM = ~SLM;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001978 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001979 if (MOI->isDead())
1980 hasDeadDef = true;
1981 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001982 if (LaneMask.any() && (LaneMask & SLM).none())
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001983 continue;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001984 if (MOI->readsReg())
1985 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001986 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001987 if (S.end.isDead()) {
1988 // Make sure that the corresponding machine operand for a "dead" live
1989 // range has the dead flag. We cannot perform this check for subregister
1990 // liveranges as partially dead values are allowed.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001991 if (LaneMask.none() && !hasDeadDef) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001992 report("Instruction ending live segment on dead slot has no dead flag",
1993 MI);
1994 report_context(LR, Reg, LaneMask);
1995 report_context(S);
1996 }
1997 } else {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001998 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001999 // When tracking subregister liveness, the main range must start new
2000 // values on partial register writes, even if there is no read.
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00002001 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() ||
Matthias Brauna25e13a2015-03-19 00:21:58 +00002002 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00002003 report("Instruction ending live segment doesn't read the register",
2004 MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00002005 report_context(LR, Reg, LaneMask);
2006 report_context(S);
Matthias Braun21554d92014-12-10 01:13:11 +00002007 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002008 }
2009 }
2010 }
2011
2012 // Now check all the basic blocks in this live segment.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00002013 MachineFunction::const_iterator MFI = MBB->getIterator();
Matthias Braun13ddb7c2013-10-10 21:28:43 +00002014 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00002015 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002016 // Not live-in to any blocks.
2017 if (MBB == EndMBB)
2018 return;
2019 // Skip this block.
2020 ++MFI;
2021 }
Eugene Zelenko32a40562017-09-11 23:00:48 +00002022 while (true) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00002023 assert(LiveInts->isLiveInToMBB(LR, &*MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002024 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00002025 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00002026 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002027 if (&*MFI == EndMBB)
2028 break;
2029 ++MFI;
2030 continue;
2031 }
2032
2033 // Is VNI a PHI-def in the current block?
2034 bool IsPHI = VNI->isPHIDef() &&
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00002035 VNI->def == LiveInts->getMBBStartIdx(&*MFI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002036
2037 // Check that VNI is live-out of all predecessors.
2038 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
2039 PE = MFI->pred_end(); PI != PE; ++PI) {
2040 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00002041 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002042
Matthias Braun1ee25e02017-06-08 21:30:54 +00002043 // All predecessors must have a live-out value. However for a phi
2044 // instruction with subregister intervals
2045 // only one of the subregisters (not necessarily the current one) needs to
2046 // be defined.
2047 if (!PVNI && (LaneMask.none() || !IsPHI) ) {
Matthias Braun7e624d52015-11-09 23:59:33 +00002048 report("Register not marked live out of predecessor", *PI);
2049 report_context(LR, Reg, LaneMask);
2050 report_context(*VNI);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002051 errs() << " live into " << printMBBReference(*MFI) << '@'
2052 << LiveInts->getMBBStartIdx(&*MFI) << ", not live before "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00002053 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002054 continue;
2055 }
2056
2057 // Only PHI-defs can take different predecessor values.
2058 if (!IsPHI && PVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00002059 report("Different value live out of predecessor", *PI);
2060 report_context(LR, Reg, LaneMask);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002061 errs() << "Valno #" << PVNI->id << " live out of "
2062 << printMBBReference(*(*PI)) << '@' << PEnd << "\nValno #"
2063 << VNI->id << " live into " << printMBBReference(*MFI) << '@'
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00002064 << LiveInts->getMBBStartIdx(&*MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002065 }
2066 }
2067 if (&*MFI == EndMBB)
2068 break;
2069 ++MFI;
2070 }
2071}
2072
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00002073void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00002074 LaneBitmask LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00002075 for (const VNInfo *VNI : LR.valnos)
2076 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002077
Matthias Braun364e6e92013-10-10 21:28:54 +00002078 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00002079 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00002080}
2081
2082void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00002083 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00002084 assert(TargetRegisterInfo::isVirtualRegister(Reg));
2085 verifyLiveRange(LI, Reg);
2086
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00002087 LaneBitmask Mask;
Matthias Braune6a24852015-09-25 21:51:14 +00002088 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
Matthias Braune962e522015-03-25 21:18:22 +00002089 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00002090 if ((Mask & SR.LaneMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00002091 report("Lane masks of sub ranges overlap in live interval", MF);
2092 report_context(LI);
2093 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00002094 if ((SR.LaneMask & ~MaxMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00002095 report("Subrange lanemask is invalid", MF);
2096 report_context(LI);
2097 }
2098 if (SR.empty()) {
2099 report("Subrange must not be empty", MF);
2100 report_context(SR, LI.reg, SR.LaneMask);
2101 }
Matthias Braune962e522015-03-25 21:18:22 +00002102 Mask |= SR.LaneMask;
2103 verifyLiveRange(SR, LI.reg, SR.LaneMask);
Matthias Braun7e624d52015-11-09 23:59:33 +00002104 if (!LI.covers(SR)) {
2105 report("A Subrange is not covered by the main range", MF);
2106 report_context(LI);
2107 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00002108 }
2109
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00002110 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00002111 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
Matthias Braunbf47f632016-01-08 01:16:35 +00002112 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braune962e522015-03-25 21:18:22 +00002113 if (NumComp > 1) {
Matthias Braun7e624d52015-11-09 23:59:33 +00002114 report("Multiple connected components in live interval", MF);
2115 report_context(LI);
Matthias Braune962e522015-03-25 21:18:22 +00002116 for (unsigned comp = 0; comp != NumComp; ++comp) {
2117 errs() << comp << ": valnos";
2118 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
2119 E = LI.vni_end(); I!=E; ++I)
2120 if (comp == ConEQ.getEqClass(*I))
2121 errs() << ' ' << (*I)->id;
2122 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00002123 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00002124 }
2125}
Manman Renaa6875b2013-07-15 21:26:31 +00002126
2127namespace {
Eugene Zelenko32a40562017-09-11 23:00:48 +00002128
Manman Renaa6875b2013-07-15 21:26:31 +00002129 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
2130 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
2131 // value is zero.
2132 // We use a bool plus an integer to capture the stack state.
2133 struct StackStateOfBB {
Eugene Zelenko32a40562017-09-11 23:00:48 +00002134 StackStateOfBB() = default;
Manman Renaa6875b2013-07-15 21:26:31 +00002135 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
2136 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
Eugene Zelenko32a40562017-09-11 23:00:48 +00002137 ExitIsSetup(ExitSetup) {}
2138
Manman Renaa6875b2013-07-15 21:26:31 +00002139 // Can be negative, which means we are setting up a frame.
Eugene Zelenko32a40562017-09-11 23:00:48 +00002140 int EntryValue = 0;
2141 int ExitValue = 0;
2142 bool EntryIsSetup = false;
2143 bool ExitIsSetup = false;
Manman Renaa6875b2013-07-15 21:26:31 +00002144 };
Eugene Zelenko32a40562017-09-11 23:00:48 +00002145
2146} // end anonymous namespace
Manman Renaa6875b2013-07-15 21:26:31 +00002147
2148/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
2149/// by a FrameDestroy <n>, stack adjustments are identical on all
2150/// CFG edges to a merge point, and frame is destroyed at end of a return block.
2151void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00002152 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
2153 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Serge Pavlov802aa662017-04-20 01:34:04 +00002154 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u)
2155 return;
Manman Renaa6875b2013-07-15 21:26:31 +00002156
2157 SmallVector<StackStateOfBB, 8> SPState;
2158 SPState.resize(MF->getNumBlockIDs());
David Callahanc1051ab2016-10-05 21:36:16 +00002159 df_iterator_default_set<const MachineBasicBlock*> Reachable;
Manman Renaa6875b2013-07-15 21:26:31 +00002160
2161 // Visit the MBBs in DFS order.
Eugene Zelenko32a40562017-09-11 23:00:48 +00002162 for (df_ext_iterator<const MachineFunction *,
2163 df_iterator_default_set<const MachineBasicBlock *>>
Manman Renaa6875b2013-07-15 21:26:31 +00002164 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
2165 DFI != DFE; ++DFI) {
2166 const MachineBasicBlock *MBB = *DFI;
2167
2168 StackStateOfBB BBState;
2169 // Check the exit state of the DFS stack predecessor.
2170 if (DFI.getPathLength() >= 2) {
2171 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
2172 assert(Reachable.count(StackPred) &&
2173 "DFS stack predecessor is already visited.\n");
2174 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
2175 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
2176 BBState.ExitValue = BBState.EntryValue;
2177 BBState.ExitIsSetup = BBState.EntryIsSetup;
2178 }
2179
2180 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002181 for (const auto &I : *MBB) {
2182 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002183 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002184 report("FrameSetup is after another FrameSetup", &I);
Serge Pavlovd526b132017-05-09 13:35:13 +00002185 BBState.ExitValue -= TII->getFrameTotalSize(I);
Manman Renaa6875b2013-07-15 21:26:31 +00002186 BBState.ExitIsSetup = true;
2187 }
2188
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002189 if (I.getOpcode() == FrameDestroyOpcode) {
Serge Pavlovd526b132017-05-09 13:35:13 +00002190 int Size = TII->getFrameTotalSize(I);
Manman Renaa6875b2013-07-15 21:26:31 +00002191 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002192 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002193 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
2194 BBState.ExitValue;
2195 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002196 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00002197 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00002198 << AbsSPAdj << ">.\n";
2199 }
2200 BBState.ExitValue += Size;
2201 BBState.ExitIsSetup = false;
2202 }
2203 }
2204 SPState[MBB->getNumber()] = BBState;
2205
2206 // Make sure the exit state of any predecessor is consistent with the entry
2207 // state.
2208 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
2209 E = MBB->pred_end(); I != E; ++I) {
2210 if (Reachable.count(*I) &&
2211 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
2212 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
2213 report("The exit stack state of a predecessor is inconsistent.", MBB);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002214 errs() << "Predecessor " << printMBBReference(*(*I))
2215 << " has exit state (" << SPState[(*I)->getNumber()].ExitValue
2216 << ", " << SPState[(*I)->getNumber()].ExitIsSetup << "), while "
2217 << printMBBReference(*MBB) << " has entry state ("
2218 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
Manman Renaa6875b2013-07-15 21:26:31 +00002219 }
2220 }
2221
2222 // Make sure the entry state of any successor is consistent with the exit
2223 // state.
2224 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
2225 E = MBB->succ_end(); I != E; ++I) {
2226 if (Reachable.count(*I) &&
2227 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
2228 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
2229 report("The entry stack state of a successor is inconsistent.", MBB);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002230 errs() << "Successor " << printMBBReference(*(*I))
2231 << " has entry state (" << SPState[(*I)->getNumber()].EntryValue
2232 << ", " << SPState[(*I)->getNumber()].EntryIsSetup << "), while "
2233 << printMBBReference(*MBB) << " has exit state ("
2234 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
Manman Renaa6875b2013-07-15 21:26:31 +00002235 }
2236 }
2237
2238 // Make sure a basic block with return ends with zero stack adjustment.
2239 if (!MBB->empty() && MBB->back().isReturn()) {
2240 if (BBState.ExitIsSetup)
2241 report("A return block ends with a FrameSetup.", MBB);
2242 if (BBState.ExitValue)
2243 report("A return block ends with a nonzero stack adjustment.", MBB);
2244 }
2245 }
2246}