blob: 7a0e666ecfe6f052922cf6a689c956fa5e532e84 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka90131ac2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanaka1cb02422013-05-20 18:07:43 +000047static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000048NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049 cl::desc("MIPS: Don't trap on integer division by zero."),
50 cl::init(false));
51
Akira Hatanakaac8c6692012-10-27 00:29:43 +000052static const uint16_t O32IntRegs[4] = {
53 Mips::A0, Mips::A1, Mips::A2, Mips::A3
54};
55
56static const uint16_t Mips64IntRegs[8] = {
57 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
58 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
59};
60
61static const uint16_t Mips64DPRegs[8] = {
62 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
63 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
64};
65
Jia Liuf54f60f2012-02-28 07:46:26 +000066// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000067// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000068// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000069static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000070 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000071 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000073 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000074 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000075 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000076}
77
Akira Hatanaka96ca1822013-03-13 00:54:29 +000078SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000079 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
80 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
81}
82
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000083SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
84 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000087}
88
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000089SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
90 SelectionDAG &DAG,
91 unsigned Flag) const {
92 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
93}
94
95SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
96 SelectionDAG &DAG,
97 unsigned Flag) const {
98 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
99}
100
101SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
102 SelectionDAG &DAG,
103 unsigned Flag) const {
104 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
105}
106
107SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
108 SelectionDAG &DAG,
109 unsigned Flag) const {
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000112}
113
Chris Lattner5e693ed2009-07-28 03:13:23 +0000114const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
115 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000116 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000117 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000118 case MipsISD::Hi: return "MipsISD::Hi";
119 case MipsISD::Lo: return "MipsISD::Lo";
120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000123 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000124 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
125 case MipsISD::FPCmp: return "MipsISD::FPCmp";
126 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
127 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000128 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000129 case MipsISD::MFHI: return "MipsISD::MFHI";
130 case MipsISD::MFLO: return "MipsISD::MFLO";
131 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000132 case MipsISD::Mult: return "MipsISD::Mult";
133 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000134 case MipsISD::MAdd: return "MipsISD::MAdd";
135 case MipsISD::MAddu: return "MipsISD::MAddu";
136 case MipsISD::MSub: return "MipsISD::MSub";
137 case MipsISD::MSubu: return "MipsISD::MSubu";
138 case MipsISD::DivRem: return "MipsISD::DivRem";
139 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000140 case MipsISD::DivRem16: return "MipsISD::DivRem16";
141 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000142 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
143 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000144 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000145 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000146 case MipsISD::Ext: return "MipsISD::Ext";
147 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000148 case MipsISD::LWL: return "MipsISD::LWL";
149 case MipsISD::LWR: return "MipsISD::LWR";
150 case MipsISD::SWL: return "MipsISD::SWL";
151 case MipsISD::SWR: return "MipsISD::SWR";
152 case MipsISD::LDL: return "MipsISD::LDL";
153 case MipsISD::LDR: return "MipsISD::LDR";
154 case MipsISD::SDL: return "MipsISD::SDL";
155 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000156 case MipsISD::EXTP: return "MipsISD::EXTP";
157 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
158 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
159 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
160 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
161 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
162 case MipsISD::SHILO: return "MipsISD::SHILO";
163 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
164 case MipsISD::MULT: return "MipsISD::MULT";
165 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000166 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000167 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
168 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
169 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000170 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
171 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
172 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000173 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
174 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000175 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
176 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
177 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
178 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000179 case MipsISD::VCEQ: return "MipsISD::VCEQ";
180 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
181 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
182 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
183 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000184 case MipsISD::VSMAX: return "MipsISD::VSMAX";
185 case MipsISD::VSMIN: return "MipsISD::VSMIN";
186 case MipsISD::VUMAX: return "MipsISD::VUMAX";
187 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000188 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
189 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000191 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000192 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000193 case MipsISD::ILVEV: return "MipsISD::ILVEV";
194 case MipsISD::ILVOD: return "MipsISD::ILVOD";
195 case MipsISD::ILVL: return "MipsISD::ILVL";
196 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000197 case MipsISD::PCKEV: return "MipsISD::PCKEV";
198 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Akira Hatanaka15506782011-06-07 18:58:42 +0000199 default: return NULL;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000200 }
201}
202
203MipsTargetLowering::
Chris Lattner5e693ed2009-07-28 03:13:23 +0000204MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka7b502922011-09-26 21:47:02 +0000205 : TargetLowering(TM, new MipsTargetObjectFile()),
206 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka7989f152011-10-28 18:47:24 +0000207 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
208 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000209 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000210 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000211 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000212 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000213
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000215 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
216 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
217 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Eli Friedman1fa07e12009-07-17 04:07:24 +0000219 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
221 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000222
Wesley Peck527da1b2010-11-23 03:31:01 +0000223 // Used by legalize types to correctly generate the setcc result.
224 // Without this, every float setcc comes with a AND/OR with the result,
225 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000226 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000227 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000228
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000229 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000230 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000231 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000232 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
234 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
235 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
236 setOperationAction(ISD::SELECT, MVT::f32, Custom);
237 setOperationAction(ISD::SELECT, MVT::f64, Custom);
238 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000241 setOperationAction(ISD::SETCC, MVT::f32, Custom);
242 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000244 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000245 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
246 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000248
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000249 if (!TM.Options.NoNaNsFPMath) {
250 setOperationAction(ISD::FABS, MVT::f32, Custom);
251 setOperationAction(ISD::FABS, MVT::f64, Custom);
252 }
253
Akira Hatanakada00aa82012-03-10 00:03:50 +0000254 if (HasMips64) {
255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000265
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000284
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000308
Akira Hatanakabb49e722011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson9f944592009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000332
Akira Hatanaka47ad6742012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanakac0b02062013-01-30 00:26:49 +0000338 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
339
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000340 setOperationAction(ISD::VAARG, MVT::Other, Expand);
341 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
342 setOperationAction(ISD::VAEND, MVT::Other, Expand);
343
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000344 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000345 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
346 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000347
Jia Liuf54f60f2012-02-28 07:46:26 +0000348 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
350 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000352
Eli Friedman30a49e92011-08-03 21:06:02 +0000353 setInsertFencesForAtomic(true);
354
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +0000355 if (!Subtarget->hasSEInReg()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000358 }
359
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000360 if (!Subtarget->hasBitCount()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000362 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
363 }
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000364
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000365 if (!Subtarget->hasSwap()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000367 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
368 }
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000369
Akira Hatanaka019e5922012-06-02 00:04:42 +0000370 if (HasMips64) {
371 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
372 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
373 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
374 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
375 }
376
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000377 setOperationAction(ISD::TRAP, MVT::Other, Legal);
378
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000379 setTargetDAGCombine(ISD::SDIVREM);
380 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000381 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000382 setTargetDAGCombine(ISD::AND);
383 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000384 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000385
Akira Hatanaka956dd222012-03-08 01:59:33 +0000386 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000387
Akira Hatanaka961883c2012-02-02 03:17:04 +0000388 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000389
Akira Hatanakaf0295372012-02-02 03:13:40 +0000390 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
391 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000392
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000393 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000394}
395
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000396const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
397 if (TM.getSubtargetImpl()->inMips16Mode())
398 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000399
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000400 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000401}
402
Matt Arsenault758659232013-05-18 00:21:46 +0000403EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000404 if (!VT.isVector())
405 return MVT::i32;
406 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000407}
408
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000409static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000410 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000411 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000412 if (DCI.isBeforeLegalizeOps())
413 return SDValue();
414
Akira Hatanakab1538f92011-10-03 21:06:13 +0000415 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000416 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
417 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000418 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
419 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000420 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000421
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000422 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000423 N->getOperand(0), N->getOperand(1));
424 SDValue InChain = DAG.getEntryNode();
425 SDValue InGlue = DivRem;
426
427 // insert MFLO
428 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000429 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000430 InGlue);
431 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
432 InChain = CopyFromLo.getValue(1);
433 InGlue = CopyFromLo.getValue(2);
434 }
435
436 // insert MFHI
437 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000438 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000439 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
441 }
442
443 return SDValue();
444}
445
Akira Hatanaka89af5892013-04-18 01:00:46 +0000446static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000447 switch (CC) {
448 default: llvm_unreachable("Unknown fp condition code!");
449 case ISD::SETEQ:
450 case ISD::SETOEQ: return Mips::FCOND_OEQ;
451 case ISD::SETUNE: return Mips::FCOND_UNE;
452 case ISD::SETLT:
453 case ISD::SETOLT: return Mips::FCOND_OLT;
454 case ISD::SETGT:
455 case ISD::SETOGT: return Mips::FCOND_OGT;
456 case ISD::SETLE:
457 case ISD::SETOLE: return Mips::FCOND_OLE;
458 case ISD::SETGE:
459 case ISD::SETOGE: return Mips::FCOND_OGE;
460 case ISD::SETULT: return Mips::FCOND_ULT;
461 case ISD::SETULE: return Mips::FCOND_ULE;
462 case ISD::SETUGT: return Mips::FCOND_UGT;
463 case ISD::SETUGE: return Mips::FCOND_UGE;
464 case ISD::SETUO: return Mips::FCOND_UN;
465 case ISD::SETO: return Mips::FCOND_OR;
466 case ISD::SETNE:
467 case ISD::SETONE: return Mips::FCOND_ONE;
468 case ISD::SETUEQ: return Mips::FCOND_UEQ;
469 }
470}
471
472
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000473/// This function returns true if the floating point conditional branches and
474/// conditional moves which use condition code CC should be inverted.
475static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000476 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
477 return false;
478
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000479 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
480 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000481
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000482 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000483}
484
485// Creates and returns an FPCmp node from a setcc node.
486// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000487static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000488 // must be a SETCC node
489 if (Op.getOpcode() != ISD::SETCC)
490 return Op;
491
492 SDValue LHS = Op.getOperand(0);
493
494 if (!LHS.getValueType().isFloatingPoint())
495 return Op;
496
497 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000498 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000499
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000500 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
501 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000502 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
503
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000504 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000505 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000506}
507
508// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000509static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000510 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000511 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
512 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000513 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000514
515 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000516 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000517}
518
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000519static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000520 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000521 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000522 if (DCI.isBeforeLegalizeOps())
523 return SDValue();
524
525 SDValue SetCC = N->getOperand(0);
526
527 if ((SetCC.getOpcode() != ISD::SETCC) ||
528 !SetCC.getOperand(0).getValueType().isInteger())
529 return SDValue();
530
531 SDValue False = N->getOperand(2);
532 EVT FalseTy = False.getValueType();
533
534 if (!FalseTy.isInteger())
535 return SDValue();
536
537 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
538
539 if (!CN || CN->getZExtValue())
540 return SDValue();
541
Andrew Trickef9de2a2013-05-25 02:42:55 +0000542 const SDLoc DL(N);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000543 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
544 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000545
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000546 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
547 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000548
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000549 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
550}
551
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000552static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000553 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000554 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000555 // Pattern match EXT.
556 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
557 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000558 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000559 return SDValue();
560
561 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000562 unsigned ShiftRightOpc = ShiftRight.getOpcode();
563
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000564 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000565 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000566 return SDValue();
567
568 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000569 ConstantSDNode *CN;
570 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
571 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000572
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000573 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000574 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000575
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000576 // Op's second operand must be a shifted mask.
577 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000578 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000579 return SDValue();
580
581 // Return if the shifted mask does not start at bit 0 or the sum of its size
582 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000583 EVT ValTy = N->getValueType(0);
584 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000585 return SDValue();
586
Andrew Trickef9de2a2013-05-25 02:42:55 +0000587 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000588 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000589 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000590}
Jia Liuf54f60f2012-02-28 07:46:26 +0000591
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000592static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000593 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000594 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000595 // Pattern match INS.
596 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000597 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000598 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000599 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000600 return SDValue();
601
602 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
603 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
604 ConstantSDNode *CN;
605
606 // See if Op's first operand matches (and $src1 , mask0).
607 if (And0.getOpcode() != ISD::AND)
608 return SDValue();
609
610 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000611 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000612 return SDValue();
613
614 // See if Op's second operand matches (and (shl $src, pos), mask1).
615 if (And1.getOpcode() != ISD::AND)
616 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000617
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000619 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000620 return SDValue();
621
622 // The shift masks must have the same position and size.
623 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
624 return SDValue();
625
626 SDValue Shl = And1.getOperand(0);
627 if (Shl.getOpcode() != ISD::SHL)
628 return SDValue();
629
630 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
631 return SDValue();
632
633 unsigned Shamt = CN->getZExtValue();
634
635 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000636 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000637 EVT ValTy = N->getValueType(0);
638 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000639 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000640
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000642 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000643 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000644}
Jia Liuf54f60f2012-02-28 07:46:26 +0000645
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000646static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000647 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000648 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000649 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
650
651 if (DCI.isBeforeLegalizeOps())
652 return SDValue();
653
654 SDValue Add = N->getOperand(1);
655
656 if (Add.getOpcode() != ISD::ADD)
657 return SDValue();
658
659 SDValue Lo = Add.getOperand(1);
660
661 if ((Lo.getOpcode() != MipsISD::Lo) ||
662 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
663 return SDValue();
664
665 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000666 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000667
668 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
669 Add.getOperand(0));
670 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
671}
672
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000673SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000674 const {
675 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000676 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000677
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000678 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000679 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000680 case ISD::SDIVREM:
681 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000682 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000683 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000684 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000685 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000686 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000687 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000688 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000689 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000690 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000691 }
692
693 return SDValue();
694}
695
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000696void
697MipsTargetLowering::LowerOperationWrapper(SDNode *N,
698 SmallVectorImpl<SDValue> &Results,
699 SelectionDAG &DAG) const {
700 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
701
702 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
703 Results.push_back(Res.getValue(I));
704}
705
706void
707MipsTargetLowering::ReplaceNodeResults(SDNode *N,
708 SmallVectorImpl<SDValue> &Results,
709 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000710 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000711}
712
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000713SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000714LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000715{
Wesley Peck527da1b2010-11-23 03:31:01 +0000716 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000717 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000718 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
719 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
720 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
721 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
722 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
723 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
724 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
725 case ISD::SELECT: return lowerSELECT(Op, DAG);
726 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
727 case ISD::SETCC: return lowerSETCC(Op, DAG);
728 case ISD::VASTART: return lowerVASTART(Op, DAG);
729 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
730 case ISD::FABS: return lowerFABS(Op, DAG);
731 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
732 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
733 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000734 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
735 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
736 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
737 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
738 case ISD::LOAD: return lowerLOAD(Op, DAG);
739 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000740 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000741 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000742 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000743 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000744}
745
Akira Hatanakae2489122011-04-15 21:51:11 +0000746//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000747// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000748//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000749
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000750// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000751// MachineFunction as a live in value. It also creates a corresponding
752// virtual register for it.
753static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000754addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000755{
Chris Lattnera10fff52007-12-31 04:13:23 +0000756 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
757 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000758 return VReg;
759}
760
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000761static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
762 MachineBasicBlock &MBB,
763 const TargetInstrInfo &TII,
764 bool Is64Bit) {
765 if (NoZeroDivCheck)
766 return &MBB;
767
768 // Insert instruction "teq $divisor_reg, $zero, 7".
769 MachineBasicBlock::iterator I(MI);
770 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000771 MachineOperand &Divisor = MI->getOperand(2);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000772 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000773 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
774 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000775
776 // Use the 32-bit sub-register if this is a 64-bit division.
777 if (Is64Bit)
778 MIB->getOperand(0).setSubReg(Mips::sub_32);
779
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000780 // Clear Divisor's kill flag.
781 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000782 return &MBB;
783}
784
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000785MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000786MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000787 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000788 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000789 default:
790 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000791 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000792 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000793 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000794 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000795 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000796 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000797 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000798 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000799
800 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000801 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000802 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000803 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000804 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000805 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000806 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000807 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000808
809 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000810 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000811 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000812 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000813 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000814 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000816 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000817
818 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000819 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000820 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000821 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000822 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000823 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000824 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000825 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000826
827 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000828 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000829 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000830 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000831 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000832 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000834 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000835
836 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000837 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000838 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000839 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000840 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000841 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000842 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000843 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000844
845 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000846 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000847 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000848 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000849 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000850 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000851 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000852 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000853
854 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000855 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000856 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000857 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000858 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000859 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000860 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000861 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000862 case Mips::PseudoSDIV:
863 case Mips::PseudoUDIV:
864 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
865 case Mips::PseudoDSDIV:
866 case Mips::PseudoDUDIV:
867 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000868 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000869}
870
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000871// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
872// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
873MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000874MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000875 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000876 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000877 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000878
879 MachineFunction *MF = BB->getParent();
880 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000881 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000882 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000883 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000884 unsigned LL, SC, AND, NOR, ZERO, BEQ;
885
886 if (Size == 4) {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000887 LL = Mips::LL;
888 SC = Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000889 AND = Mips::AND;
890 NOR = Mips::NOR;
891 ZERO = Mips::ZERO;
892 BEQ = Mips::BEQ;
893 }
894 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000895 LL = Mips::LLD;
896 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000897 AND = Mips::AND64;
898 NOR = Mips::NOR64;
899 ZERO = Mips::ZERO_64;
900 BEQ = Mips::BEQ64;
901 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000902
Akira Hatanaka0e019592011-07-19 20:11:17 +0000903 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000904 unsigned Ptr = MI->getOperand(1).getReg();
905 unsigned Incr = MI->getOperand(2).getReg();
906
Akira Hatanaka0e019592011-07-19 20:11:17 +0000907 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
908 unsigned AndRes = RegInfo.createVirtualRegister(RC);
909 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910
911 // insert new blocks after the current block
912 const BasicBlock *LLVM_BB = BB->getBasicBlock();
913 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
914 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
915 MachineFunction::iterator It = BB;
916 ++It;
917 MF->insert(It, loopMBB);
918 MF->insert(It, exitMBB);
919
920 // Transfer the remainder of BB and its successor edges to exitMBB.
921 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000922 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000923 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
924
925 // thisMBB:
926 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000927 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000928 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000929 loopMBB->addSuccessor(loopMBB);
930 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000931
932 // loopMBB:
933 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000934 // <binop> storeval, oldval, incr
935 // sc success, storeval, 0(ptr)
936 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000937 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000938 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000939 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000940 // and andres, oldval, incr
941 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000942 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
943 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000944 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000945 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000946 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000947 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000948 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000949 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000950 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
951 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000952
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000953 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000954
Akira Hatanakae4e9a592011-07-19 03:42:13 +0000955 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000956}
957
958MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000959MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +0000960 MachineBasicBlock *BB,
961 unsigned Size, unsigned BinOpcode,
962 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000963 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000964 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000965
966 MachineFunction *MF = BB->getParent();
967 MachineRegisterInfo &RegInfo = MF->getRegInfo();
968 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
969 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000970 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000971
972 unsigned Dest = MI->getOperand(0).getReg();
973 unsigned Ptr = MI->getOperand(1).getReg();
974 unsigned Incr = MI->getOperand(2).getReg();
975
Akira Hatanaka0e019592011-07-19 20:11:17 +0000976 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
977 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000978 unsigned Mask = RegInfo.createVirtualRegister(RC);
979 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000980 unsigned NewVal = RegInfo.createVirtualRegister(RC);
981 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000982 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000983 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
984 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
985 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
986 unsigned AndRes = RegInfo.createVirtualRegister(RC);
987 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +0000988 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000989 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
990 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
991 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
992 unsigned SllRes = RegInfo.createVirtualRegister(RC);
993 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000994
995 // insert new blocks after the current block
996 const BasicBlock *LLVM_BB = BB->getBasicBlock();
997 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +0000998 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000999 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineFunction::iterator It = BB;
1001 ++It;
1002 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001003 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001004 MF->insert(It, exitMBB);
1005
1006 // Transfer the remainder of BB and its successor edges to exitMBB.
1007 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001008 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001009 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1010
Akira Hatanaka08636b42011-07-19 17:09:53 +00001011 BB->addSuccessor(loopMBB);
1012 loopMBB->addSuccessor(loopMBB);
1013 loopMBB->addSuccessor(sinkMBB);
1014 sinkMBB->addSuccessor(exitMBB);
1015
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001016 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001017 // addiu masklsb2,$0,-4 # 0xfffffffc
1018 // and alignedaddr,ptr,masklsb2
1019 // andi ptrlsb2,ptr,3
1020 // sll shiftamt,ptrlsb2,3
1021 // ori maskupper,$0,255 # 0xff
1022 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001024 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001025
1026 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001027 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001028 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001029 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001030 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001031 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001032 if (Subtarget->isLittle()) {
1033 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1034 } else {
1035 unsigned Off = RegInfo.createVirtualRegister(RC);
1036 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1037 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1038 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1039 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001040 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001041 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001042 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001043 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001044 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001045 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001046
Akira Hatanaka27292632011-07-18 18:52:12 +00001047 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001048 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001049 // ll oldval,0(alignedaddr)
1050 // binop binopres,oldval,incr2
1051 // and newval,binopres,mask
1052 // and maskedoldval0,oldval,mask2
1053 // or storeval,maskedoldval0,newval
1054 // sc success,storeval,0(alignedaddr)
1055 // beq success,$0,loopMBB
1056
Akira Hatanaka27292632011-07-18 18:52:12 +00001057 // atomic.swap
1058 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001059 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001060 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001061 // and maskedoldval0,oldval,mask2
1062 // or storeval,maskedoldval0,newval
1063 // sc success,storeval,0(alignedaddr)
1064 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001065
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001066 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001067 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001068 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001069 // and andres, oldval, incr2
1070 // nor binopres, $0, andres
1071 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001072 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1073 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001074 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001075 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001076 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001077 // <binop> binopres, oldval, incr2
1078 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1080 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001081 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001082 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001084 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001085
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001086 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001087 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001088 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001089 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001090 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001091 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001092 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001093 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001094
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001095 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001096 // and maskedoldval1,oldval,mask
1097 // srl srlres,maskedoldval1,shiftamt
1098 // sll sllres,srlres,24
1099 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001100 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001101 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001102
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001103 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001104 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001105 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001106 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001107 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001108 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001109 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001110 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001111
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001112 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001113
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001114 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115}
1116
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001117MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1118 MachineBasicBlock *BB,
1119 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001120 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001121
1122 MachineFunction *MF = BB->getParent();
1123 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001124 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001125 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001126 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001127 unsigned LL, SC, ZERO, BNE, BEQ;
1128
1129 if (Size == 4) {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001130 LL = Mips::LL;
1131 SC = Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001132 ZERO = Mips::ZERO;
1133 BNE = Mips::BNE;
1134 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001135 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001136 LL = Mips::LLD;
1137 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001138 ZERO = Mips::ZERO_64;
1139 BNE = Mips::BNE64;
1140 BEQ = Mips::BEQ64;
1141 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001142
1143 unsigned Dest = MI->getOperand(0).getReg();
1144 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001145 unsigned OldVal = MI->getOperand(2).getReg();
1146 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001147
Akira Hatanaka0e019592011-07-19 20:11:17 +00001148 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001149
1150 // insert new blocks after the current block
1151 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1152 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1153 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1154 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1155 MachineFunction::iterator It = BB;
1156 ++It;
1157 MF->insert(It, loop1MBB);
1158 MF->insert(It, loop2MBB);
1159 MF->insert(It, exitMBB);
1160
1161 // Transfer the remainder of BB and its successor edges to exitMBB.
1162 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001163 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001164 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1165
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001166 // thisMBB:
1167 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001168 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001169 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001170 loop1MBB->addSuccessor(exitMBB);
1171 loop1MBB->addSuccessor(loop2MBB);
1172 loop2MBB->addSuccessor(loop1MBB);
1173 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001174
1175 // loop1MBB:
1176 // ll dest, 0(ptr)
1177 // bne dest, oldval, exitMBB
1178 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001179 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1180 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001181 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001182
1183 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001184 // sc success, newval, 0(ptr)
1185 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001186 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001187 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001188 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001189 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001190 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001191
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001192 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001193
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001194 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001195}
1196
1197MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001198MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001199 MachineBasicBlock *BB,
1200 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001201 assert((Size == 1 || Size == 2) &&
1202 "Unsupported size for EmitAtomicCmpSwapPartial.");
1203
1204 MachineFunction *MF = BB->getParent();
1205 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1206 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1207 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001208 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001209
1210 unsigned Dest = MI->getOperand(0).getReg();
1211 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001212 unsigned CmpVal = MI->getOperand(2).getReg();
1213 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001214
Akira Hatanaka0e019592011-07-19 20:11:17 +00001215 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1216 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001217 unsigned Mask = RegInfo.createVirtualRegister(RC);
1218 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001219 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1220 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1221 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1222 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1223 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1224 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1225 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1226 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1227 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1228 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1229 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1230 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1231 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1232 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001233
1234 // insert new blocks after the current block
1235 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1236 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1237 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001238 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001239 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1240 MachineFunction::iterator It = BB;
1241 ++It;
1242 MF->insert(It, loop1MBB);
1243 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001244 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001245 MF->insert(It, exitMBB);
1246
1247 // Transfer the remainder of BB and its successor edges to exitMBB.
1248 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001249 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1251
Akira Hatanaka08636b42011-07-19 17:09:53 +00001252 BB->addSuccessor(loop1MBB);
1253 loop1MBB->addSuccessor(sinkMBB);
1254 loop1MBB->addSuccessor(loop2MBB);
1255 loop2MBB->addSuccessor(loop1MBB);
1256 loop2MBB->addSuccessor(sinkMBB);
1257 sinkMBB->addSuccessor(exitMBB);
1258
Akira Hatanakae4503582011-07-19 18:14:26 +00001259 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001260 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001261 // addiu masklsb2,$0,-4 # 0xfffffffc
1262 // and alignedaddr,ptr,masklsb2
1263 // andi ptrlsb2,ptr,3
1264 // sll shiftamt,ptrlsb2,3
1265 // ori maskupper,$0,255 # 0xff
1266 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001267 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001268 // andi maskedcmpval,cmpval,255
1269 // sll shiftedcmpval,maskedcmpval,shiftamt
1270 // andi maskednewval,newval,255
1271 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001272 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001273 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001274 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001275 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001276 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001277 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001278 if (Subtarget->isLittle()) {
1279 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1280 } else {
1281 unsigned Off = RegInfo.createVirtualRegister(RC);
1282 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1283 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1284 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1285 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001287 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001288 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001289 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001290 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1291 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001292 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001294 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001296 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001297 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001298 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001299
1300 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001301 // ll oldval,0(alginedaddr)
1302 // and maskedoldval0,oldval,mask
1303 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001304 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001305 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001306 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001307 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001308 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001309 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001310
1311 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001312 // and maskedoldval1,oldval,mask2
1313 // or storeval,maskedoldval1,shiftednewval
1314 // sc success,storeval,0(alignedaddr)
1315 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001316 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001317 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001318 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001319 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001320 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001321 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001322 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001323 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001324 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001325
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001326 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001327 // srl srlres,maskedoldval0,shiftamt
1328 // sll sllres,srlres,24
1329 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001330 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001331 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001332
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001334 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001335 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001336 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001337 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001338 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001339
1340 MI->eraseFromParent(); // The instruction is gone now.
1341
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001342 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001343}
1344
Akira Hatanakae2489122011-04-15 21:51:11 +00001345//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001346// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001347//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001348SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001349 SDValue Chain = Op.getOperand(0);
1350 SDValue Table = Op.getOperand(1);
1351 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001352 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001353 EVT PTy = getPointerTy();
1354 unsigned EntrySize =
1355 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1356
1357 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1358 DAG.getConstant(EntrySize, PTy));
1359 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1360
1361 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1362 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1363 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1364 0);
1365 Chain = Addr.getValue(1);
1366
1367 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1368 // For PIC, the sequence is:
1369 // BRIND(load(Jumptable + index) + RelocBase)
1370 // RelocBase can be JumpTable, GOT or some sort of global base.
1371 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1372 getPICJumpTableRelocBase(Table, DAG));
1373 }
1374
1375 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1376}
1377
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001378SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001379 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001380 // the block to branch to if the condition is true.
1381 SDValue Chain = Op.getOperand(0);
1382 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001383 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001384
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001385 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001386
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001387 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001388 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001389 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001390
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001391 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001392 Mips::CondCode CC =
1393 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001394 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1395 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001396 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001397 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001398 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001399}
1400
1401SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001402lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001403{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001404 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001405
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001406 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001407 if (Cond.getOpcode() != MipsISD::FPCmp)
1408 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001409
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001410 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001411 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001412}
1413
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001414SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001415lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001416{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001417 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001418 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001419 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1420 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001421 Op.getOperand(0), Op.getOperand(1),
1422 Op.getOperand(4));
1423
1424 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1425 Op.getOperand(3));
1426}
1427
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001428SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1429 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001430
1431 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1432 "Floating point operand expected.");
1433
1434 SDValue True = DAG.getConstant(1, MVT::i32);
1435 SDValue False = DAG.getConstant(0, MVT::i32);
1436
Andrew Trickef9de2a2013-05-25 02:42:55 +00001437 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001438}
1439
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001440SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001441 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001442 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001443 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001444 EVT Ty = Op.getValueType();
1445 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1446 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001447
Akira Hatanaka09b23eb2011-10-11 00:55:05 +00001448 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001449 const MipsTargetObjectFile &TLOF =
1450 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001451
Chris Lattner58e8be82009-08-13 05:41:27 +00001452 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001453 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001454 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001455 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001456 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001457 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakaad495022012-08-22 03:18:13 +00001458 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001459 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001460 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001461
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001462 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001463 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001464 }
1465
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001466 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001467 return getAddrLocal(N, Ty, DAG, HasMips64);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001468
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001469 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001470 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001471 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1472 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001473
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001474 return getAddrGlobal(N, Ty, DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001475 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16,
1476 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001477}
1478
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001479SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001480 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001481 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1482 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001483
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001484 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1485 return getAddrNonPIC(N, Ty, DAG);
1486
1487 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001488}
1489
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001490SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001491lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001492{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001493 // If the relocation model is PIC, use the General Dynamic TLS Model or
1494 // Local Dynamic TLS model, otherwise use the Initial Exec or
1495 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001496
1497 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001498 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001499 const GlobalValue *GV = GA->getGlobal();
1500 EVT PtrVT = getPointerTy();
1501
Hans Wennborgaea41202012-05-04 09:40:39 +00001502 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1503
1504 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001505 // General Dynamic and Local Dynamic TLS Model.
1506 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1507 : MipsII::MO_TLSGD;
1508
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001509 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1510 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1511 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001512 unsigned PtrSize = PtrVT.getSizeInBits();
1513 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1514
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001515 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001516
1517 ArgListTy Args;
1518 ArgListEntry Entry;
1519 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001520 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001521 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001522
Justin Holewinskiaa583972012-05-25 16:35:28 +00001523 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng65f9d192012-02-28 18:51:51 +00001524 false, false, false, false, 0, CallingConv::C,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001525 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng65f9d192012-02-28 18:51:51 +00001526 /*isReturnValueUsed=*/true,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001527 TlsGetAddr, Args, DAG, DL);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001528 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001529
Akira Hatanakabff84e12011-12-14 18:26:41 +00001530 SDValue Ret = CallResult.first;
1531
Hans Wennborgaea41202012-05-04 09:40:39 +00001532 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001533 return Ret;
1534
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001535 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001536 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001537 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1538 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001539 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001540 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1541 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1542 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001543 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001544
1545 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001546 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001547 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001548 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001549 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001550 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001551 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001552 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001553 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001554 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001555 } else {
1556 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001557 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001558 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001559 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001560 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001561 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001562 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1563 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1564 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001565 }
1566
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001567 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1568 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001569}
1570
1571SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001572lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001573{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001574 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1575 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001576
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001577 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1578 return getAddrNonPIC(N, Ty, DAG);
1579
1580 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001581}
1582
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001583SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001584lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001585{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001586 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001587 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001588 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001589 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001590 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001591 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001592 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1593 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001594 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001595 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1596 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001597
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001598 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001599 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001600
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001601 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001602}
1603
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001604SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001605 MachineFunction &MF = DAG.getMachineFunction();
1606 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1607
Andrew Trickef9de2a2013-05-25 02:42:55 +00001608 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001609 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1610 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001611
1612 // vastart just stores the address of the VarArgsFrameIndex slot into the
1613 // memory location argument.
1614 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001615 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001616 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001617}
Jia Liuf54f60f2012-02-28 07:46:26 +00001618
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001619static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1620 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001621 EVT TyX = Op.getOperand(0).getValueType();
1622 EVT TyY = Op.getOperand(1).getValueType();
1623 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1624 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001625 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001626 SDValue Res;
1627
1628 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1629 // to i32.
1630 SDValue X = (TyX == MVT::f32) ?
1631 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1632 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1633 Const1);
1634 SDValue Y = (TyY == MVT::f32) ?
1635 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1636 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1637 Const1);
1638
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001639 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001640 // ext E, Y, 31, 1 ; extract bit31 of Y
1641 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1642 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1643 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1644 } else {
1645 // sll SllX, X, 1
1646 // srl SrlX, SllX, 1
1647 // srl SrlY, Y, 31
1648 // sll SllY, SrlX, 31
1649 // or Or, SrlX, SllY
1650 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1651 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1652 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1653 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1654 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1655 }
1656
1657 if (TyX == MVT::f32)
1658 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1659
1660 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1661 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1662 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001663}
1664
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001665static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1666 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001667 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1668 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1669 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1670 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001671 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001672
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001673 // Bitcast to integer nodes.
1674 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1675 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001676
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001677 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001678 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1679 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1680 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1681 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001682
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001683 if (WidthX > WidthY)
1684 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1685 else if (WidthY > WidthX)
1686 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001687
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001688 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1689 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1690 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1691 }
1692
1693 // (d)sll SllX, X, 1
1694 // (d)srl SrlX, SllX, 1
1695 // (d)srl SrlY, Y, width(Y)-1
1696 // (d)sll SllY, SrlX, width(Y)-1
1697 // or Or, SrlX, SllY
1698 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1699 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1700 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1701 DAG.getConstant(WidthY - 1, MVT::i32));
1702
1703 if (WidthX > WidthY)
1704 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1705 else if (WidthY > WidthX)
1706 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1707
1708 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1709 DAG.getConstant(WidthX - 1, MVT::i32));
1710 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1711 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001712}
1713
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001714SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001715MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001716 if (Subtarget->hasMips64())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001717 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001718
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001719 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001720}
1721
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001722static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG,
1723 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001724 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001725 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001726
1727 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1728 // to i32.
1729 SDValue X = (Op.getValueType() == MVT::f32) ?
1730 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1731 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1732 Const1);
1733
1734 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001735 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001736 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1737 DAG.getRegister(Mips::ZERO, MVT::i32),
1738 DAG.getConstant(31, MVT::i32), Const1, X);
1739 else {
1740 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1741 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1742 }
1743
1744 if (Op.getValueType() == MVT::f32)
1745 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1746
1747 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1748 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1749 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1750}
1751
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001752static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG,
1753 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001754 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001755 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001756
1757 // Bitcast to integer node.
1758 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1759
1760 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001761 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001762 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1763 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1764 DAG.getConstant(63, MVT::i32), Const1, X);
1765 else {
1766 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1767 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1768 }
1769
1770 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1771}
1772
1773SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001774MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001775 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001776 return lowerFABS64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001777
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001778 return lowerFABS32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001779}
1780
Akira Hatanaka66277522011-06-02 00:24:44 +00001781SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001782lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001783 // check the depth
1784 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001785 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001786
1787 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1788 MFI->setFrameAddressIsTaken(true);
1789 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001790 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001791 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka9189d712011-11-11 04:11:56 +00001792 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001793 return FrameAddr;
1794}
1795
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001796SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001797 SelectionDAG &DAG) const {
1798 // check the depth
1799 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1800 "Return address can be determined only for current frame.");
1801
1802 MachineFunction &MF = DAG.getMachineFunction();
1803 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001804 MVT VT = Op.getSimpleValueType();
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001805 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1806 MFI->setReturnAddressIsTaken(true);
1807
1808 // Return RA, which contains the return address. Mark it an implicit live-in.
1809 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001810 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001811}
1812
Akira Hatanakac0b02062013-01-30 00:26:49 +00001813// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1814// generated from __builtin_eh_return (offset, handler)
1815// The effect of this is to adjust the stack pointer by "offset"
1816// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001817SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001818 const {
1819 MachineFunction &MF = DAG.getMachineFunction();
1820 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1821
1822 MipsFI->setCallsEhReturn();
1823 SDValue Chain = Op.getOperand(0);
1824 SDValue Offset = Op.getOperand(1);
1825 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001826 SDLoc DL(Op);
Akira Hatanakac0b02062013-01-30 00:26:49 +00001827 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1828
1829 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1830 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1831 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1832 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1833 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1834 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1835 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1836 DAG.getRegister(OffsetReg, Ty),
1837 DAG.getRegister(AddrReg, getPointerTy()),
1838 Chain.getValue(1));
1839}
1840
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001841SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001842 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001843 // FIXME: Need pseudo-fence for 'singlethread' fences
1844 // FIXME: Set SType for weaker fences where supported/appropriate.
1845 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001846 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001847 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001848 DAG.getConstant(SType, MVT::i32));
1849}
1850
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001851SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001852 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001853 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001854 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1855 SDValue Shamt = Op.getOperand(2);
1856
1857 // if shamt < 32:
1858 // lo = (shl lo, shamt)
1859 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1860 // else:
1861 // lo = 0
1862 // hi = (shl lo, shamt[4:0])
1863 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1864 DAG.getConstant(-1, MVT::i32));
1865 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1866 DAG.getConstant(1, MVT::i32));
1867 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1868 Not);
1869 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1870 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1871 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1872 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1873 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001874 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1875 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001876 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1877
1878 SDValue Ops[2] = {Lo, Hi};
1879 return DAG.getMergeValues(Ops, 2, DL);
1880}
1881
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001882SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001883 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001885 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1886 SDValue Shamt = Op.getOperand(2);
1887
1888 // if shamt < 32:
1889 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1890 // if isSRA:
1891 // hi = (sra hi, shamt)
1892 // else:
1893 // hi = (srl hi, shamt)
1894 // else:
1895 // if isSRA:
1896 // lo = (sra hi, shamt[4:0])
1897 // hi = (sra hi, 31)
1898 // else:
1899 // lo = (srl hi, shamt[4:0])
1900 // hi = 0
1901 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1902 DAG.getConstant(-1, MVT::i32));
1903 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1904 DAG.getConstant(1, MVT::i32));
1905 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1906 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1907 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1908 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1909 Hi, Shamt);
1910 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1911 DAG.getConstant(0x20, MVT::i32));
1912 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1913 DAG.getConstant(31, MVT::i32));
1914 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1915 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1916 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1917 ShiftRightHi);
1918
1919 SDValue Ops[2] = {Lo, Hi};
1920 return DAG.getMergeValues(Ops, 2, DL);
1921}
1922
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001923static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001924 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001925 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001926 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001927 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001929 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1930
1931 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001932 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001933 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001934
1935 SDValue Ops[] = { Chain, Ptr, Src };
1936 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1937 LD->getMemOperand());
1938}
1939
1940// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001941SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001942 LoadSDNode *LD = cast<LoadSDNode>(Op);
1943 EVT MemVT = LD->getMemoryVT();
1944
1945 // Return if load is aligned or if MemVT is neither i32 nor i64.
1946 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1947 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1948 return SDValue();
1949
1950 bool IsLittle = Subtarget->isLittle();
1951 EVT VT = Op.getValueType();
1952 ISD::LoadExtType ExtType = LD->getExtensionType();
1953 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1954
1955 assert((VT == MVT::i32) || (VT == MVT::i64));
1956
1957 // Expand
1958 // (set dst, (i64 (load baseptr)))
1959 // to
1960 // (set tmp, (ldl (add baseptr, 7), undef))
1961 // (set dst, (ldr baseptr, tmp))
1962 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001963 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001964 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001965 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001966 IsLittle ? 0 : 7);
1967 }
1968
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001969 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001970 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001971 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001972 IsLittle ? 0 : 3);
1973
1974 // Expand
1975 // (set dst, (i32 (load baseptr))) or
1976 // (set dst, (i64 (sextload baseptr))) or
1977 // (set dst, (i64 (extload baseptr)))
1978 // to
1979 // (set tmp, (lwl (add baseptr, 3), undef))
1980 // (set dst, (lwr baseptr, tmp))
1981 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1982 (ExtType == ISD::EXTLOAD))
1983 return LWR;
1984
1985 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1986
1987 // Expand
1988 // (set dst, (i64 (zextload baseptr)))
1989 // to
1990 // (set tmp0, (lwl (add baseptr, 3), undef))
1991 // (set tmp1, (lwr baseptr, tmp0))
1992 // (set tmp2, (shl tmp1, 32))
1993 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001994 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001995 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1996 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00001997 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1998 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001999 return DAG.getMergeValues(Ops, 2, DL);
2000}
2001
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002002static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002003 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002004 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2005 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002006 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002007 SDVTList VTList = DAG.getVTList(MVT::Other);
2008
2009 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002010 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002011 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002012
2013 SDValue Ops[] = { Chain, Value, Ptr };
2014 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2015 SD->getMemOperand());
2016}
2017
2018// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002019static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2020 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002021 SDValue Value = SD->getValue(), Chain = SD->getChain();
2022 EVT VT = Value.getValueType();
2023
2024 // Expand
2025 // (store val, baseptr) or
2026 // (truncstore val, baseptr)
2027 // to
2028 // (swl val, (add baseptr, 3))
2029 // (swr val, baseptr)
2030 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002031 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002032 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002033 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002034 }
2035
2036 assert(VT == MVT::i64);
2037
2038 // Expand
2039 // (store val, baseptr)
2040 // to
2041 // (sdl val, (add baseptr, 7))
2042 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002043 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2044 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002045}
2046
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002047// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2048static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2049 SDValue Val = SD->getValue();
2050
2051 if (Val.getOpcode() != ISD::FP_TO_SINT)
2052 return SDValue();
2053
2054 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002055 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002056 Val.getOperand(0));
2057
Andrew Trickef9de2a2013-05-25 02:42:55 +00002058 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002059 SD->getPointerInfo(), SD->isVolatile(),
2060 SD->isNonTemporal(), SD->getAlignment());
2061}
2062
Akira Hatanakad82ee942013-05-16 20:45:17 +00002063SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2064 StoreSDNode *SD = cast<StoreSDNode>(Op);
2065 EVT MemVT = SD->getMemoryVT();
2066
2067 // Lower unaligned integer stores.
2068 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2069 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2070 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2071
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002072 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002073}
2074
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002075SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002076 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2077 || cast<ConstantSDNode>
2078 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2079 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2080 return SDValue();
2081
2082 // The pattern
2083 // (add (frameaddr 0), (frame_to_args_offset))
2084 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2085 // (add FrameObject, 0)
2086 // where FrameObject is a fixed StackObject with offset 0 which points to
2087 // the old stack pointer.
2088 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2089 EVT ValTy = Op->getValueType(0);
2090 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2091 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002092 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002093 DAG.getConstant(0, ValTy));
2094}
2095
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002096SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2097 SelectionDAG &DAG) const {
2098 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002099 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002100 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002101 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002102}
2103
Akira Hatanakae2489122011-04-15 21:51:11 +00002104//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002105// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002106//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002107
Akira Hatanakae2489122011-04-15 21:51:11 +00002108//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002109// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002110// Mips O32 ABI rules:
2111// ---
2112// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002113// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002114// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002115// f64 - Only passed in two aliased f32 registers if no int reg has been used
2116// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002117// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2118// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002119//
2120// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002122
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002123static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2124 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2125 CCState &State, const uint16_t *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002126
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002127 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002128
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002129 static const uint16_t IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2130 static const uint16_t F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002131
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002132 // Do not process byval args here.
2133 if (ArgFlags.isByVal())
2134 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002135
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002136 // Promote i8 and i16
2137 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2138 LocVT = MVT::i32;
2139 if (ArgFlags.isSExt())
2140 LocInfo = CCValAssign::SExt;
2141 else if (ArgFlags.isZExt())
2142 LocInfo = CCValAssign::ZExt;
2143 else
2144 LocInfo = CCValAssign::AExt;
2145 }
2146
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002147 unsigned Reg;
2148
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002149 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2150 // is true: function is vararg, argument is 3rd or higher, there is previous
2151 // argument which is not f32 or f64.
2152 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2153 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002154 unsigned OrigAlign = ArgFlags.getOrigAlign();
2155 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002156
2157 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002158 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002159 // If this is the first part of an i64 arg,
2160 // the allocated register must be either A0 or A2.
2161 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2162 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002163 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002164 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2165 // Allocate int register and shadow next int register. If first
2166 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002167 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2168 if (Reg == Mips::A1 || Reg == Mips::A3)
2169 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2170 State.AllocateReg(IntRegs, IntRegsSize);
2171 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002172 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2173 // we are guaranteed to find an available float register
2174 if (ValVT == MVT::f32) {
2175 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2176 // Shadow int register
2177 State.AllocateReg(IntRegs, IntRegsSize);
2178 } else {
2179 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2180 // Shadow int registers
2181 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2182 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2183 State.AllocateReg(IntRegs, IntRegsSize);
2184 State.AllocateReg(IntRegs, IntRegsSize);
2185 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002186 } else
2187 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002188
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002189 if (!Reg) {
2190 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2191 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002192 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002193 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002194 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002195
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002196 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002197}
2198
Akira Hatanakabfb66242013-08-20 23:38:40 +00002199static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2200 MVT LocVT, CCValAssign::LocInfo LocInfo,
2201 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2202 static const uint16_t F64Regs[] = { Mips::D6, Mips::D7 };
2203
2204 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2205}
2206
2207static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2208 MVT LocVT, CCValAssign::LocInfo LocInfo,
2209 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2210 static const uint16_t F64Regs[] = { Mips::D12_64, Mips::D12_64 };
2211
2212 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2213}
2214
Akira Hatanaka202f6402011-11-12 02:20:46 +00002215#include "MipsGenCallingConv.inc"
2216
Akira Hatanakae2489122011-04-15 21:51:11 +00002217//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002218// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002219//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002220
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002221// Return next O32 integer argument register.
2222static unsigned getNextIntArgReg(unsigned Reg) {
2223 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2224 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2225}
2226
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002227SDValue
2228MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002229 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002230 bool IsTailCall, SelectionDAG &DAG) const {
2231 if (!IsTailCall) {
2232 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2233 DAG.getIntPtrConstant(Offset));
2234 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2235 false, 0);
2236 }
2237
2238 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2239 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2240 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2241 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2242 /*isVolatile=*/ true, false, 0);
2243}
2244
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002245void MipsTargetLowering::
2246getOpndList(SmallVectorImpl<SDValue> &Ops,
2247 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2248 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2249 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2250 // Insert node "GP copy globalreg" before call to function.
2251 //
2252 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2253 // in PIC mode) allow symbols to be resolved via lazy binding.
2254 // The lazy binding stub requires GP to point to the GOT.
2255 if (IsPICCall && !InternalLinkage) {
2256 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2257 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2258 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2259 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002260
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002261 // Build a sequence of copy-to-reg nodes chained together with token
2262 // chain and flag operands which copy the outgoing args into registers.
2263 // The InFlag in necessary since all emitted instructions must be
2264 // stuck together.
2265 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002266
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002267 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2268 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2269 RegsToPass[i].second, InFlag);
2270 InFlag = Chain.getValue(1);
2271 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002272
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002273 // Add argument registers to the end of the list so that they are
2274 // known live into the call.
2275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2276 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2277 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002278
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002279 // Add a register mask operand representing the call-preserved registers.
2280 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2281 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2282 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002283 if (Subtarget->inMips16HardFloat()) {
2284 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2285 llvm::StringRef Sym = G->getGlobal()->getName();
2286 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2287 if (F->hasFnAttribute("__Mips16RetHelper")) {
2288 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2289 }
2290 }
2291 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002292 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2293
2294 if (InFlag.getNode())
2295 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002296}
2297
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002298/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002299/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002300SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002301MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002302 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002303 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002304 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002305 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2306 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2307 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002308 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002309 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002310 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002311 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002312 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002313
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002314 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002315 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002316 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002317 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002318 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002319
2320 // Analyze operands of the call, assigning locations to each operand.
2321 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002322 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002323 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002324 MipsCC::SpecialCallingConvType SpecialCallingConv =
2325 getSpecialCallingConv(Callee);
Akira Hatanakabfb66242013-08-20 23:38:40 +00002326 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo,
2327 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002328
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002329 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002330 Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002331 Callee.getNode(), CLI.Args);
Wesley Peck527da1b2010-11-23 03:31:01 +00002332
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002333 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002334 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002335
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002336 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002337 if (IsTailCall)
2338 IsTailCall =
2339 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002340 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002341
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002342 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002343 ++NumTailCalls;
2344
Akira Hatanaka79738332011-09-19 20:26:02 +00002345 // Chain is the output chain of the last Load/Store or CopyToReg node.
2346 // ByValChain is the output chain of the last Memcpy node created for copying
2347 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002348 unsigned StackAlignment = TFL->getStackAlignment();
2349 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002350 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002351
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002352 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002353 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002354
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002355 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakabeda2242012-07-31 18:46:41 +00002356 IsN64 ? Mips::SP_64 : Mips::SP,
2357 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002358
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002359 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002360 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002361 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002362 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002363
2364 // Walk the register/memloc assignments, inserting copies/loads.
2365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002366 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002367 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002368 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002369 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2370
2371 // ByVal Arg.
2372 if (Flags.isByVal()) {
2373 assert(Flags.getByValSize() &&
2374 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002375 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002376 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002377 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002378 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002379 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2380 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002381 continue;
2382 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002383
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002384 // Promote the value if needed.
2385 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002386 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002387 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002388 if (VA.isRegLoc()) {
2389 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002390 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2391 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002392 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002393 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002394 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002395 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002396 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002397 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002398 if (!Subtarget->isLittle())
2399 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002400 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002401 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2402 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2403 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002404 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002405 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002406 }
2407 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002408 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002409 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002410 break;
2411 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002412 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002413 break;
2414 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002415 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002416 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002417 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002418
2419 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002420 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002421 if (VA.isRegLoc()) {
2422 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002423 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002424 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002425
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002426 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002427 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002428
Wesley Peck527da1b2010-11-23 03:31:01 +00002429 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002430 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002431 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002432 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002433 }
2434
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002435 // Transform all store nodes into one single node because all store
2436 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002437 if (!MemOpChains.empty())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002438 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002439 &MemOpChains[0], MemOpChains.size());
2440
Bill Wendling24c79f22008-09-16 21:48:12 +00002441 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002442 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2443 // node so that legalize doesn't hack it.
Akira Hatanakab20a3252011-10-28 19:49:00 +00002444 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002445 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002446 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002447 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002448
2449 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002450 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002451 const GlobalValue *Val = G->getGlobal();
2452 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002453
2454 if (InternalLinkage)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002455 Callee = getAddrLocal(G, Ty, DAG, HasMips64);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002456 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002457 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002458 MipsII::MO_CALL_LO16, Chain,
2459 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002460 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002461 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2462 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002463 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002464 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002465 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002466 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002467 }
2468 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002469 const char *Sym = S->getSymbol();
2470
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002471 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002472 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002473 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002474 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002475 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002476 MipsII::MO_CALL_LO16, Chain,
2477 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002478 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002479 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2480 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002481
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002482 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002483 }
2484
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002485 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002486 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002487
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002488 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2489 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002490
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002491 if (IsTailCall)
2492 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002493
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002494 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002495 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002496
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002497 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002498 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002499 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002500 InFlag = Chain.getValue(1);
2501
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002502 // Handle result values, copying them out of physregs into vregs that we
2503 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002504 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2505 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002506}
2507
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002508/// LowerCallResult - Lower the result values of a call into the
2509/// appropriate copies out of appropriate physical registers.
2510SDValue
2511MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002512 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002513 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002514 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002515 SmallVectorImpl<SDValue> &InVals,
2516 const SDNode *CallNode,
2517 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002518 // Assign locations to each value returned by this call.
2519 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002520 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002521 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002522 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002523
Reed Kotlerc03807a2013-08-30 19:40:56 +00002524 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002525 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002526
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002527 // Copy all of the result registers out of their specified physreg.
2528 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002529 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002530 RVLocs[i].getLocVT(), InFlag);
2531 Chain = Val.getValue(1);
2532 InFlag = Val.getValue(2);
2533
2534 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002535 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002536
2537 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002538 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002539
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002540 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002541}
2542
Akira Hatanakae2489122011-04-15 21:51:11 +00002543//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002544// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002545//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002546/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002547/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002548SDValue
2549MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002550 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002551 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002552 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002553 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002554 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002555 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002556 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002557 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002558 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002559
Dan Gohman31ae5862010-04-17 14:41:14 +00002560 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002561
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002562 // Used with vargs to acumulate store chains.
2563 std::vector<SDValue> OutChains;
2564
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002565 // Assign locations to all of the incoming arguments.
2566 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002567 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002568 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002569 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002570 Function::const_arg_iterator FuncArg =
2571 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002572 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002573
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002574 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002575 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2576 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002577
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002578 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002579 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002580
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002581 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002582 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002583 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2584 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002585 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002586 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2587 bool IsRegLoc = VA.isRegLoc();
2588
2589 if (Flags.isByVal()) {
2590 assert(Flags.getByValSize() &&
2591 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002592 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002593 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002594 MipsCCInfo, *ByValArg);
2595 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002596 continue;
2597 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002598
2599 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002600 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002601 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002602 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002603 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002604
Wesley Peck527da1b2010-11-23 03:31:01 +00002605 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002606 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002607 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2608 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002609
2610 // If this is an 8 or 16-bit value, it has been passed promoted
2611 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002612 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002613 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002614 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002615 if (VA.getLocInfo() == CCValAssign::SExt)
2616 Opcode = ISD::AssertSext;
2617 else if (VA.getLocInfo() == CCValAssign::ZExt)
2618 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002619 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002620 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002621 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002622 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002623 }
2624
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002625 // Handle floating point arguments passed in integer registers and
2626 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002627 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002628 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2629 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002630 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002631 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002632 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002633 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002634 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002635 if (!Subtarget->isLittle())
2636 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002637 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002638 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002639 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002640
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002641 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002642 } else { // VA.isRegLoc()
2643
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002644 // sanity check
2645 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002646
Wesley Peck527da1b2010-11-23 03:31:01 +00002647 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002648 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002649 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002650
2651 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002652 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002653 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002654 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002655 false, false, false, 0));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002656 }
2657 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002658
2659 // The mips ABIs for returning structs by value requires that we copy
2660 // the sret argument into $v0 for the return. Save the argument into
2661 // a virtual register so that we can access it from the return points.
2662 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2663 unsigned Reg = MipsFI->getSRetReturnReg();
2664 if (!Reg) {
Akira Hatanaka0c7d1312012-10-19 22:11:40 +00002665 Reg = MF.getRegInfo().
2666 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002667 MipsFI->setSRetReturnReg(Reg);
2668 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002669 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2670 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002671 }
2672
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002673 if (IsVarArg)
2674 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002675
Wesley Peck527da1b2010-11-23 03:31:01 +00002676 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002677 // the size of Ins and InVals. This only happens when on varg functions
2678 if (!OutChains.empty()) {
2679 OutChains.push_back(Chain);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002680 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002681 &OutChains[0], OutChains.size());
2682 }
2683
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002684 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002685}
2686
Akira Hatanakae2489122011-04-15 21:51:11 +00002687//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002688// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002689//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002690
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002691bool
2692MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002693 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002694 const SmallVectorImpl<ISD::OutputArg> &Outs,
2695 LLVMContext &Context) const {
2696 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002697 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002698 RVLocs, Context);
2699 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2700}
2701
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002702SDValue
2703MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002704 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002705 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002706 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002707 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002708 // CCValAssign - represent the assignment of
2709 // the return value to a location
2710 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002711 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002712
2713 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002714 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002715 *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002716 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002717
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002718 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002719 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002720 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002721
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002722 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002723 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002724
2725 // Copy the result values into the output registers.
2726 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002727 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002728 CCValAssign &VA = RVLocs[i];
2729 assert(VA.isRegLoc() && "Can only return in registers!");
2730
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002731 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002732 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002733
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002734 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002735
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002736 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002737 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002738 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002739 }
2740
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002741 // The mips ABIs for returning structs by value requires that we copy
2742 // the sret argument into $v0 for the return. We saved the argument into
2743 // a virtual register in the entry block, so now we copy the value out
2744 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002745 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002746 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2747 unsigned Reg = MipsFI->getSRetReturnReg();
2748
Wesley Peck527da1b2010-11-23 03:31:01 +00002749 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002750 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002751 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka868b3a32012-10-24 02:10:54 +00002752 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002753
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002754 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002755 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002756 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002757 }
2758
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002759 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002760
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002761 // Add the flag if we have it.
2762 if (Flag.getNode())
2763 RetOps.push_back(Flag);
2764
2765 // Return on Mips is always a "jr $ra"
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002766 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002767}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002768
Akira Hatanakae2489122011-04-15 21:51:11 +00002769//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002770// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002771//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002772
2773/// getConstraintType - Given a constraint letter, return the type of
2774/// constraint it is for this target.
2775MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002776getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002777{
Wesley Peck527da1b2010-11-23 03:31:01 +00002778 // Mips specific constrainy
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002779 // GCC config/mips/constraints.md
2780 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002781 // 'd' : An address register. Equivalent to r
2782 // unless generating MIPS16 code.
2783 // 'y' : Equivalent to r; retained for
2784 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002785 // 'c' : A register suitable for use in an indirect
2786 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002787 // 'l' : The lo register. 1 word storage.
2788 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002789 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002790 switch (Constraint[0]) {
2791 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002792 case 'd':
2793 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002794 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002795 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002796 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002797 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002798 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002799 case 'R':
2800 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002801 }
2802 }
2803 return TargetLowering::getConstraintType(Constraint);
2804}
2805
John Thompsone8360b72010-10-29 17:29:13 +00002806/// Examine constraint type and operand type and determine a weight value.
2807/// This object must already have been set up with the operand type
2808/// and the current alternative constraint selected.
2809TargetLowering::ConstraintWeight
2810MipsTargetLowering::getSingleConstraintMatchWeight(
2811 AsmOperandInfo &info, const char *constraint) const {
2812 ConstraintWeight weight = CW_Invalid;
2813 Value *CallOperandVal = info.CallOperandVal;
2814 // If we don't have a value, we can't do a match,
2815 // but allow it at the lowest weight.
2816 if (CallOperandVal == NULL)
2817 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002818 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002819 // Look at the constraint type.
2820 switch (*constraint) {
2821 default:
2822 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2823 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002824 case 'd':
2825 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002826 if (type->isIntegerTy())
2827 weight = CW_Register;
2828 break;
2829 case 'f':
2830 if (type->isFloatTy())
2831 weight = CW_Register;
2832 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002833 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002834 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002835 case 'x': // hilo register pair
Eric Christophere3c494d2012-05-07 06:25:10 +00002836 if (type->isIntegerTy())
2837 weight = CW_SpecificReg;
2838 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002839 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002840 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002841 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002842 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002843 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002844 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002845 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002846 if (isa<ConstantInt>(CallOperandVal))
2847 weight = CW_Constant;
2848 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002849 case 'R':
2850 weight = CW_Memory;
2851 break;
John Thompsone8360b72010-10-29 17:29:13 +00002852 }
2853 return weight;
2854}
2855
Akira Hatanaka7473b472013-08-14 00:21:25 +00002856/// This is a helper function to parse a physical register string and split it
2857/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2858/// that is returned indicates whether parsing was successful. The second flag
2859/// is true if the numeric part exists.
2860static std::pair<bool, bool>
2861parsePhysicalReg(const StringRef &C, std::string &Prefix,
2862 unsigned long long &Reg) {
2863 if (C.front() != '{' || C.back() != '}')
2864 return std::make_pair(false, false);
2865
2866 // Search for the first numeric character.
2867 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2868 I = std::find_if(B, E, std::ptr_fun(isdigit));
2869
2870 Prefix.assign(B, I - B);
2871
2872 // The second flag is set to false if no numeric characters were found.
2873 if (I == E)
2874 return std::make_pair(true, false);
2875
2876 // Parse the numeric characters.
2877 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2878 true);
2879}
2880
2881std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2882parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2883 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2884 const TargetRegisterClass *RC;
2885 std::string Prefix;
2886 unsigned long long Reg;
2887
2888 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2889
2890 if (!R.first)
2891 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2892
2893 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2894 // No numeric characters follow "hi" or "lo".
2895 if (R.second)
2896 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2897
2898 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002899 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002900 return std::make_pair(*(RC->begin()), RC);
2901 }
2902
2903 if (!R.second)
2904 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2905
2906 if (Prefix == "$f") { // Parse $f0-$f31.
2907 // If the size of FP registers is 64-bit or Reg is an even number, select
2908 // the 64-bit register class. Otherwise, select the 32-bit register class.
2909 if (VT == MVT::Other)
2910 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2911
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002912 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002913
2914 if (RC == &Mips::AFGR64RegClass) {
2915 assert(Reg % 2 == 0);
2916 Reg >>= 1;
2917 }
2918 } else if (Prefix == "$fcc") { // Parse $fcc0-$fcc7.
2919 RC = TRI->getRegClass(Mips::FCCRegClassID);
2920 } else { // Parse $0-$31.
2921 assert(Prefix == "$");
2922 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2923 }
2924
2925 assert(Reg < RC->getNumRegs());
2926 return std::make_pair(*(RC->begin() + Reg), RC);
2927}
2928
Eric Christophereaf77dc2011-06-29 19:33:04 +00002929/// Given a register class constraint, like 'r', if this corresponds directly
2930/// to an LLVM register class, return a register of 0 and the register class
2931/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002932std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00002933getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002934{
2935 if (Constraint.size() == 1) {
2936 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00002937 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2938 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002939 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002940 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2941 if (Subtarget->inMips16Mode())
2942 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002943 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002944 }
Jack Carterb3530942012-07-02 23:35:23 +00002945 if (VT == MVT::i64 && !HasMips64)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002946 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002947 if (VT == MVT::i64 && HasMips64)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002948 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002949 // This will generate an error message
2950 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002951 case 'f':
Owen Anderson9f944592009-08-11 20:47:22 +00002952 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002953 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002954 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2955 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00002956 return std::make_pair(0U, &Mips::FGR64RegClass);
2957 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002958 }
Eric Christophere3c494d2012-05-07 06:25:10 +00002959 break;
2960 case 'c': // register suitable for indirect jump
2961 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002962 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00002963 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002964 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00002965 case 'l': // register suitable for indirect jump
2966 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002967 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
2968 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002969 case 'x': // register suitable for indirect jump
2970 // Fixme: Not triggering the use of both hi and low
2971 // This will generate an error message
2972 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002973 }
2974 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00002975
2976 std::pair<unsigned, const TargetRegisterClass *> R;
2977 R = parseRegForInlineAsmConstraint(Constraint, VT);
2978
2979 if (R.second)
2980 return R;
2981
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002982 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2983}
2984
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002985/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2986/// vector. If it is invalid, don't add anything to Ops.
2987void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2988 std::string &Constraint,
2989 std::vector<SDValue>&Ops,
2990 SelectionDAG &DAG) const {
2991 SDValue Result(0, 0);
2992
2993 // Only support length 1 constraints for now.
2994 if (Constraint.length() > 1) return;
2995
2996 char ConstraintLetter = Constraint[0];
2997 switch (ConstraintLetter) {
2998 default: break; // This will fall through to the generic implementation
2999 case 'I': // Signed 16 bit constant
3000 // If this fails, the parent routine will give an error
3001 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3002 EVT Type = Op.getValueType();
3003 int64_t Val = C->getSExtValue();
3004 if (isInt<16>(Val)) {
3005 Result = DAG.getTargetConstant(Val, Type);
3006 break;
3007 }
3008 }
3009 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003010 case 'J': // integer zero
3011 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3012 EVT Type = Op.getValueType();
3013 int64_t Val = C->getZExtValue();
3014 if (Val == 0) {
3015 Result = DAG.getTargetConstant(0, Type);
3016 break;
3017 }
3018 }
3019 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003020 case 'K': // unsigned 16 bit immediate
3021 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3022 EVT Type = Op.getValueType();
3023 uint64_t Val = (uint64_t)C->getZExtValue();
3024 if (isUInt<16>(Val)) {
3025 Result = DAG.getTargetConstant(Val, Type);
3026 break;
3027 }
3028 }
3029 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003030 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3032 EVT Type = Op.getValueType();
3033 int64_t Val = C->getSExtValue();
3034 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3035 Result = DAG.getTargetConstant(Val, Type);
3036 break;
3037 }
3038 }
3039 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003040 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3041 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3042 EVT Type = Op.getValueType();
3043 int64_t Val = C->getSExtValue();
3044 if ((Val >= -65535) && (Val <= -1)) {
3045 Result = DAG.getTargetConstant(Val, Type);
3046 break;
3047 }
3048 }
3049 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003050 case 'O': // signed 15 bit immediate
3051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3052 EVT Type = Op.getValueType();
3053 int64_t Val = C->getSExtValue();
3054 if ((isInt<15>(Val))) {
3055 Result = DAG.getTargetConstant(Val, Type);
3056 break;
3057 }
3058 }
3059 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003060 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3061 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3062 EVT Type = Op.getValueType();
3063 int64_t Val = C->getSExtValue();
3064 if ((Val <= 65535) && (Val >= 1)) {
3065 Result = DAG.getTargetConstant(Val, Type);
3066 break;
3067 }
3068 }
3069 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003070 }
3071
3072 if (Result.getNode()) {
3073 Ops.push_back(Result);
3074 return;
3075 }
3076
3077 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3078}
3079
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003080bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3081 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003082 // No global is ever allowed as a base.
3083 if (AM.BaseGV)
3084 return false;
3085
3086 switch (AM.Scale) {
3087 case 0: // "r+i" or just "i", depending on HasBaseReg.
3088 break;
3089 case 1:
3090 if (!AM.HasBaseReg) // allow "r+i".
3091 break;
3092 return false; // disallow "r+r" or "r+r+i".
3093 default:
3094 return false;
3095 }
3096
3097 return true;
3098}
3099
3100bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003101MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3102 // The Mips target isn't yet aware of offsets.
3103 return false;
3104}
Evan Cheng16993aa2009-10-27 19:56:55 +00003105
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003106EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003107 unsigned SrcAlign,
3108 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003109 bool MemcpyStrSrc,
3110 MachineFunction &MF) const {
3111 if (Subtarget->hasMips64())
3112 return MVT::i64;
3113
3114 return MVT::i32;
3115}
3116
Evan Cheng83896a52009-10-28 01:43:28 +00003117bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3118 if (VT != MVT::f32 && VT != MVT::f64)
3119 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003120 if (Imm.isNegZero())
3121 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003122 return Imm.isZero();
3123}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003124
3125unsigned MipsTargetLowering::getJumpTableEncoding() const {
3126 if (IsN64)
3127 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003128
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003129 return TargetLowering::getJumpTableEncoding();
3130}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003131
Akira Hatanakae092f722013-03-05 22:54:59 +00003132/// This function returns true if CallSym is a long double emulation routine.
3133static bool isF128SoftLibCall(const char *CallSym) {
3134 const char *const LibCalls[] =
3135 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3136 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3137 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3138 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3139 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3140 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3141 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3142 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3143 "truncl"};
3144
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003145 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003146
3147 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003148 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003149
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003150#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003151 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003152 assert(Comp(*I, *(I + 1)));
3153#endif
3154
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003155 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003156}
3157
3158/// This function returns true if Ty is fp128 or i128 which was originally a
3159/// fp128.
3160static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3161 if (Ty->isFP128Ty())
3162 return true;
3163
3164 const ExternalSymbolSDNode *ES =
3165 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3166
3167 // If the Ty is i128 and the function being called is a long double emulation
3168 // routine, then the original type is f128.
3169 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3170}
3171
Reed Kotler783c7942013-05-10 22:25:39 +00003172MipsTargetLowering::MipsCC::SpecialCallingConvType
3173 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3174 MipsCC::SpecialCallingConvType SpecialCallingConv =
3175 MipsCC::NoSpecialCallingConv;;
3176 if (Subtarget->inMips16HardFloat()) {
3177 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3178 llvm::StringRef Sym = G->getGlobal()->getName();
3179 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3180 if (F->hasFnAttribute("__Mips16RetHelper")) {
3181 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3182 }
3183 }
3184 }
3185 return SpecialCallingConv;
3186}
3187
3188MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003189 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003190 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003191 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003192 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003193 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003194 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003195}
3196
Reed Kotler783c7942013-05-10 22:25:39 +00003197
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003198void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003199analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003200 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3201 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003202 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3203 "CallingConv::Fast shouldn't be used for vararg functions.");
3204
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003205 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003206 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003207
3208 for (unsigned I = 0; I != NumOpnds; ++I) {
3209 MVT ArgVT = Args[I].VT;
3210 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3211 bool R;
3212
3213 if (ArgFlags.isByVal()) {
3214 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3215 continue;
3216 }
3217
Akira Hatanaka5001be52013-02-15 21:45:11 +00003218 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003219 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003220 else {
3221 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3222 IsSoftFloat);
3223 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3224 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003225
3226 if (R) {
3227#ifndef NDEBUG
3228 dbgs() << "Call operand #" << I << " has unhandled type "
3229 << EVT(ArgVT).getEVTString();
3230#endif
3231 llvm_unreachable(0);
3232 }
3233 }
3234}
3235
3236void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003237analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3238 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003239 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003240 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003241 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003242
3243 for (unsigned I = 0; I != NumArgs; ++I) {
3244 MVT ArgVT = Args[I].VT;
3245 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003246 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3247 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003248
3249 if (ArgFlags.isByVal()) {
3250 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3251 continue;
3252 }
3253
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003254 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3255
3256 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003257 continue;
3258
3259#ifndef NDEBUG
3260 dbgs() << "Formal Arg #" << I << " has unhandled type "
3261 << EVT(ArgVT).getEVTString();
3262#endif
3263 llvm_unreachable(0);
3264 }
3265}
3266
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003267template<typename Ty>
3268void MipsTargetLowering::MipsCC::
3269analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3270 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003271 CCAssignFn *Fn;
3272
3273 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3274 Fn = RetCC_F128Soft;
3275 else
3276 Fn = RetCC_Mips;
3277
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003278 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3279 MVT VT = RetVals[I].VT;
3280 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3281 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3282
Akira Hatanakae092f722013-03-05 22:54:59 +00003283 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003284#ifndef NDEBUG
3285 dbgs() << "Call result #" << I << " has unhandled type "
3286 << EVT(VT).getEVTString() << '\n';
3287#endif
3288 llvm_unreachable(0);
3289 }
3290 }
3291}
3292
3293void MipsTargetLowering::MipsCC::
3294analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3295 const SDNode *CallNode, const Type *RetTy) const {
3296 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3297}
3298
3299void MipsTargetLowering::MipsCC::
3300analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3301 const Type *RetTy) const {
3302 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3303}
3304
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003305void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3306 MVT LocVT,
3307 CCValAssign::LocInfo LocInfo,
3308 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003309 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3310
3311 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003312 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003313 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3314 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3315 RegSize * 2);
3316
Akira Hatanaka5001be52013-02-15 21:45:11 +00003317 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003318 allocateRegs(ByVal, ByValSize, Align);
3319
3320 // Allocate space on caller's stack.
3321 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3322 Align);
3323 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3324 LocInfo));
3325 ByValArgs.push_back(ByVal);
3326}
3327
Akira Hatanaka5001be52013-02-15 21:45:11 +00003328unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3329 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3330}
3331
3332unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3333 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3334}
3335
3336const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3337 return IsO32 ? O32IntRegs : Mips64IntRegs;
3338}
3339
3340llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3341 if (CallConv == CallingConv::Fast)
3342 return CC_Mips_FastCC;
3343
Reed Kotler783c7942013-05-10 22:25:39 +00003344 if (SpecialCallingConv == Mips16RetHelperConv)
3345 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003346 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003347}
3348
3349llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003350 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003351}
3352
3353const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3354 return IsO32 ? O32IntRegs : Mips64DPRegs;
3355}
3356
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003357void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3358 unsigned ByValSize,
3359 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003360 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3361 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003362 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3363 "Byval argument's size and alignment should be a multiple of"
3364 "RegSize.");
3365
3366 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3367
3368 // If Align > RegSize, the first arg register must be even.
3369 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3370 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3371 ++ByVal.FirstIdx;
3372 }
3373
3374 // Mark the registers allocated.
3375 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3376 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3377 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3378}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003379
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003380MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3381 const SDNode *CallNode,
3382 bool IsSoftFloat) const {
3383 if (IsSoftFloat || IsO32)
3384 return VT;
3385
3386 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003387 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003388 assert(VT == MVT::i64);
3389 return MVT::f64;
3390 }
3391
3392 return VT;
3393}
3394
Akira Hatanaka25dad192012-10-27 00:10:18 +00003395void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003396copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003397 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3398 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3399 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3400 MachineFunction &MF = DAG.getMachineFunction();
3401 MachineFrameInfo *MFI = MF.getFrameInfo();
3402 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3403 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3404 int FrameObjOffset;
3405
3406 if (RegAreaSize)
3407 FrameObjOffset = (int)CC.reservedArgArea() -
3408 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3409 else
3410 FrameObjOffset = ByVal.Address;
3411
3412 // Create frame object.
3413 EVT PtrTy = getPointerTy();
3414 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3415 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3416 InVals.push_back(FIN);
3417
3418 if (!ByVal.NumRegs)
3419 return;
3420
3421 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003422 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003423 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3424
3425 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3426 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003427 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003428 unsigned Offset = I * CC.regSize();
3429 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3430 DAG.getConstant(Offset, PtrTy));
3431 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3432 StorePtr, MachinePointerInfo(FuncArg, Offset),
3433 false, false, 0);
3434 OutChains.push_back(Store);
3435 }
3436}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003437
3438// Copy byVal arg to registers and stack.
3439void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003440passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003441 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003442 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003443 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3444 const MipsCC &CC, const ByValArgInfo &ByVal,
3445 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3446 unsigned ByValSize = Flags.getByValSize();
3447 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3448 unsigned RegSize = CC.regSize();
3449 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3450 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3451
3452 if (ByVal.NumRegs) {
3453 const uint16_t *ArgRegs = CC.intArgRegs();
3454 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3455 unsigned I = 0;
3456
3457 // Copy words to registers.
3458 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3459 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3460 DAG.getConstant(Offset, PtrTy));
3461 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3462 MachinePointerInfo(), false, false, false,
3463 Alignment);
3464 MemOpChains.push_back(LoadVal.getValue(1));
3465 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3466 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3467 }
3468
3469 // Return if the struct has been fully copied.
3470 if (ByValSize == Offset)
3471 return;
3472
3473 // Copy the remainder of the byval argument with sub-word loads and shifts.
3474 if (LeftoverBytes) {
3475 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3476 "Size of the remainder should be smaller than RegSize.");
3477 SDValue Val;
3478
3479 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3480 Offset < ByValSize; LoadSize /= 2) {
3481 unsigned RemSize = ByValSize - Offset;
3482
3483 if (RemSize < LoadSize)
3484 continue;
3485
3486 // Load subword.
3487 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3488 DAG.getConstant(Offset, PtrTy));
3489 SDValue LoadVal =
3490 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3491 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3492 false, false, Alignment);
3493 MemOpChains.push_back(LoadVal.getValue(1));
3494
3495 // Shift the loaded value.
3496 unsigned Shamt;
3497
3498 if (isLittle)
3499 Shamt = TotalSizeLoaded;
3500 else
3501 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3502
3503 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3504 DAG.getConstant(Shamt, MVT::i32));
3505
3506 if (Val.getNode())
3507 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3508 else
3509 Val = Shift;
3510
3511 Offset += LoadSize;
3512 TotalSizeLoaded += LoadSize;
3513 Alignment = std::min(Alignment, LoadSize);
3514 }
3515
3516 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3517 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3518 return;
3519 }
3520 }
3521
3522 // Copy remainder of byval arg to it with memcpy.
3523 unsigned MemCpySize = ByValSize - Offset;
3524 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3525 DAG.getConstant(Offset, PtrTy));
3526 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3527 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003528 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3529 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003530 MachinePointerInfo(0), MachinePointerInfo(0));
3531 MemOpChains.push_back(Chain);
3532}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003533
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003534void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3535 const MipsCC &CC, SDValue Chain,
3536 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003537 unsigned NumRegs = CC.numIntArgRegs();
3538 const uint16_t *ArgRegs = CC.intArgRegs();
3539 const CCState &CCInfo = CC.getCCInfo();
3540 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3541 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003542 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003543 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3544 MachineFunction &MF = DAG.getMachineFunction();
3545 MachineFrameInfo *MFI = MF.getFrameInfo();
3546 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3547
3548 // Offset of the first variable argument from stack pointer.
3549 int VaArgOffset;
3550
3551 if (NumRegs == Idx)
3552 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3553 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003554 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003555
3556 // Record the frame index of the first variable argument
3557 // which is a value necessary to VASTART.
3558 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3559 MipsFI->setVarArgsFrameIndex(FI);
3560
3561 // Copy the integer registers that have not been used for argument passing
3562 // to the argument register save area. For O32, the save area is allocated
3563 // in the caller's stack frame, while for N32/64, it is allocated in the
3564 // callee's stack frame.
3565 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003566 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003567 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3568 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3569 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3570 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3571 MachinePointerInfo(), false, false, 0);
3572 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3573 OutChains.push_back(Store);
3574 }
3575}