blob: 098afd885f2fe00e0bb48f275f3f93a15e6fe5c2 [file] [log] [blame]
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +00001//===-- EarlyIfConversion.cpp - If-conversion on SSA form machine code ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Early if-conversion is for out-of-order CPUs that don't have a lot of
11// predicable instructions. The goal is to eliminate conditional branches that
12// may mispredict.
13//
14// Instructions from both sides of the branch are executed specutatively, and a
15// cmov instruction selects the result.
16//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000019#include "llvm/ADT/BitVector.h"
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +000020#include "llvm/ADT/PostOrderIterator.h"
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000021#include "llvm/ADT/SetVector.h"
22#include "llvm/ADT/SmallPtrSet.h"
23#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesend0af1d92012-08-13 21:03:27 +000024#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000025#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +000026#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000027#include "llvm/CodeGen/MachineFunction.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +000029#include "llvm/CodeGen/MachineLoopInfo.h"
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen965665b2013-01-17 01:06:04 +000031#include "llvm/CodeGen/MachineTraceMetrics.h"
32#include "llvm/CodeGen/Passes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000033#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetRegisterInfo.h"
35#include "llvm/CodeGen/TargetSubtargetInfo.h"
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
38#include "llvm/Support/raw_ostream.h"
39
40using namespace llvm;
41
Chandler Carruth1b9dde02014-04-22 02:02:50 +000042#define DEBUG_TYPE "early-ifcvt"
43
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000044// Absolute maximum number of instructions allowed per speculated block.
45// This bypasses all other heuristics, so it should be set fairly high.
46static cl::opt<unsigned>
47BlockInstrLimit("early-ifcvt-limit", cl::init(30), cl::Hidden,
48 cl::desc("Maximum number of instructions per speculated block."));
49
50// Stress testing mode - disable heuristics.
51static cl::opt<bool> Stress("stress-early-ifcvt", cl::Hidden,
52 cl::desc("Turn all knobs to 11"));
53
Jakob Stoklund Olesend0af1d92012-08-13 21:03:27 +000054STATISTIC(NumDiamondsSeen, "Number of diamonds");
55STATISTIC(NumDiamondsConv, "Number of diamonds converted");
56STATISTIC(NumTrianglesSeen, "Number of triangles");
57STATISTIC(NumTrianglesConv, "Number of triangles converted");
58
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000059//===----------------------------------------------------------------------===//
60// SSAIfConv
61//===----------------------------------------------------------------------===//
62//
63// The SSAIfConv class performs if-conversion on SSA form machine code after
Matt Beaumont-Gay11d08b22012-07-04 01:09:45 +000064// determining if it is possible. The class contains no heuristics; external
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000065// code should be used to determine when if-conversion is a good idea.
66//
Matt Beaumont-Gay11d08b22012-07-04 01:09:45 +000067// SSAIfConv can convert both triangles and diamonds:
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000068//
69// Triangle: Head Diamond: Head
Matt Beaumont-Gay11d08b22012-07-04 01:09:45 +000070// | \ / \_
71// | \ / |
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000072// | [TF]BB FBB TBB
73// | / \ /
74// | / \ /
75// Tail Tail
76//
77// Instructions in the conditional blocks TBB and/or FBB are spliced into the
Matt Beaumont-Gay11d08b22012-07-04 01:09:45 +000078// Head block, and phis in the Tail block are converted to select instructions.
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000079//
80namespace {
81class SSAIfConv {
82 const TargetInstrInfo *TII;
83 const TargetRegisterInfo *TRI;
84 MachineRegisterInfo *MRI;
85
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +000086public:
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +000087 /// The block containing the conditional branch.
88 MachineBasicBlock *Head;
89
90 /// The block containing phis after the if-then-else.
91 MachineBasicBlock *Tail;
92
93 /// The 'true' conditional block as determined by AnalyzeBranch.
94 MachineBasicBlock *TBB;
95
96 /// The 'false' conditional block as determined by AnalyzeBranch.
97 MachineBasicBlock *FBB;
98
99 /// isTriangle - When there is no 'else' block, either TBB or FBB will be
100 /// equal to Tail.
101 bool isTriangle() const { return TBB == Tail || FBB == Tail; }
102
Jakob Stoklund Olesen0a990622012-08-10 20:19:17 +0000103 /// Returns the Tail predecessor for the True side.
104 MachineBasicBlock *getTPred() const { return TBB == Tail ? Head : TBB; }
105
106 /// Returns the Tail predecessor for the False side.
107 MachineBasicBlock *getFPred() const { return FBB == Tail ? Head : FBB; }
108
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000109 /// Information about each phi in the Tail block.
110 struct PHIInfo {
111 MachineInstr *PHI;
112 unsigned TReg, FReg;
113 // Latencies from Cond+Branch, TReg, and FReg to DstReg.
114 int CondCycles, TCycles, FCycles;
115
116 PHIInfo(MachineInstr *phi)
117 : PHI(phi), TReg(0), FReg(0), CondCycles(0), TCycles(0), FCycles(0) {}
118 };
119
120 SmallVector<PHIInfo, 8> PHIs;
121
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000122private:
123 /// The branch condition determined by AnalyzeBranch.
124 SmallVector<MachineOperand, 4> Cond;
125
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000126 /// Instructions in Head that define values used by the conditional blocks.
127 /// The hoisted instructions must be inserted after these instructions.
128 SmallPtrSet<MachineInstr*, 8> InsertAfter;
129
130 /// Register units clobbered by the conditional blocks.
131 BitVector ClobberedRegUnits;
132
133 // Scratch pad for findInsertionPoint.
134 SparseSet<unsigned> LiveRegUnits;
135
136 /// Insertion point in Head for speculatively executed instructions form TBB
137 /// and FBB.
138 MachineBasicBlock::iterator InsertionPoint;
139
140 /// Return true if all non-terminator instructions in MBB can be safely
141 /// speculated.
142 bool canSpeculateInstrs(MachineBasicBlock *MBB);
143
144 /// Find a valid insertion point in Head.
145 bool findInsertionPoint();
146
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000147 /// Replace PHI instructions in Tail with selects.
148 void replacePHIInstrs();
149
150 /// Insert selects and rewrite PHI operands to use them.
151 void rewritePHIOperands();
152
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000153public:
154 /// runOnMachineFunction - Initialize per-function data structures.
155 void runOnMachineFunction(MachineFunction &MF) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000156 TII = MF.getSubtarget().getInstrInfo();
157 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000158 MRI = &MF.getRegInfo();
159 LiveRegUnits.clear();
160 LiveRegUnits.setUniverse(TRI->getNumRegUnits());
161 ClobberedRegUnits.clear();
162 ClobberedRegUnits.resize(TRI->getNumRegUnits());
163 }
164
165 /// canConvertIf - If the sub-CFG headed by MBB can be if-converted,
166 /// initialize the internal state, and return true.
167 bool canConvertIf(MachineBasicBlock *MBB);
168
169 /// convertIf - If-convert the last block passed to canConvertIf(), assuming
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000170 /// it is possible. Add any erased blocks to RemovedBlocks.
171 void convertIf(SmallVectorImpl<MachineBasicBlock*> &RemovedBlocks);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000172};
173} // end anonymous namespace
174
175
176/// canSpeculateInstrs - Returns true if all the instructions in MBB can safely
177/// be speculated. The terminators are not considered.
178///
179/// If instructions use any values that are defined in the head basic block,
180/// the defining instructions are added to InsertAfter.
181///
182/// Any clobbered regunits are added to ClobberedRegUnits.
183///
184bool SSAIfConv::canSpeculateInstrs(MachineBasicBlock *MBB) {
185 // Reject any live-in physregs. It's probably CPSR/EFLAGS, and very hard to
186 // get right.
187 if (!MBB->livein_empty()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000188 LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << " has live-ins.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000189 return false;
190 }
191
192 unsigned InstrCount = 0;
Jakob Stoklund Olesen3f1bb932012-07-06 02:31:22 +0000193
194 // Check all instructions, except the terminators. It is assumed that
195 // terminators never have side effects or define any used register values.
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000196 for (MachineBasicBlock::iterator I = MBB->begin(),
197 E = MBB->getFirstTerminator(); I != E; ++I) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000198 if (I->isDebugInstr())
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000199 continue;
200
201 if (++InstrCount > BlockInstrLimit && !Stress) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000202 LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << " has more than "
203 << BlockInstrLimit << " instructions.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000204 return false;
205 }
206
207 // There shouldn't normally be any phis in a single-predecessor block.
208 if (I->isPHI()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000209 LLVM_DEBUG(dbgs() << "Can't hoist: " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000210 return false;
211 }
212
213 // Don't speculate loads. Note that it may be possible and desirable to
214 // speculate GOT or constant pool loads that are guaranteed not to trap,
215 // but we don't support that for now.
216 if (I->mayLoad()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000217 LLVM_DEBUG(dbgs() << "Won't speculate load: " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000218 return false;
219 }
220
221 // We never speculate stores, so an AA pointer isn't necessary.
222 bool DontMoveAcrossStore = true;
Matthias Braun07066cc2015-05-19 21:22:20 +0000223 if (!I->isSafeToMove(nullptr, DontMoveAcrossStore)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000224 LLVM_DEBUG(dbgs() << "Can't speculate: " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000225 return false;
226 }
227
228 // Check for any dependencies on Head instructions.
Matthias Braun27a6cfd2015-05-29 02:59:59 +0000229 for (const MachineOperand &MO : I->operands()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000230 if (MO.isRegMask()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000231 LLVM_DEBUG(dbgs() << "Won't speculate regmask: " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000232 return false;
233 }
Matthias Braune41e1462015-05-29 02:56:46 +0000234 if (!MO.isReg())
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000235 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000236 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000237
238 // Remember clobbered regunits.
Matthias Braune41e1462015-05-29 02:56:46 +0000239 if (MO.isDef() && TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000240 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units)
241 ClobberedRegUnits.set(*Units);
242
Matthias Braune41e1462015-05-29 02:56:46 +0000243 if (!MO.readsReg() || !TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000244 continue;
245 MachineInstr *DefMI = MRI->getVRegDef(Reg);
246 if (!DefMI || DefMI->getParent() != Head)
247 continue;
David Blaikie70573dc2014-11-19 07:49:26 +0000248 if (InsertAfter.insert(DefMI).second)
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000249 LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << " depends on "
250 << *DefMI);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000251 if (DefMI->isTerminator()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000252 LLVM_DEBUG(dbgs() << "Can't insert instructions below terminator.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000253 return false;
254 }
255 }
256 }
257 return true;
258}
259
260
261/// Find an insertion point in Head for the speculated instructions. The
262/// insertion point must be:
263///
264/// 1. Before any terminators.
265/// 2. After any instructions in InsertAfter.
266/// 3. Not have any clobbered regunits live.
267///
268/// This function sets InsertionPoint and returns true when successful, it
269/// returns false if no valid insertion point could be found.
270///
271bool SSAIfConv::findInsertionPoint() {
272 // Keep track of live regunits before the current position.
273 // Only track RegUnits that are also in ClobberedRegUnits.
274 LiveRegUnits.clear();
275 SmallVector<unsigned, 8> Reads;
276 MachineBasicBlock::iterator FirstTerm = Head->getFirstTerminator();
277 MachineBasicBlock::iterator I = Head->end();
278 MachineBasicBlock::iterator B = Head->begin();
279 while (I != B) {
280 --I;
281 // Some of the conditional code depends in I.
Duncan P. N. Exon Smith395bd9c2016-02-22 02:53:42 +0000282 if (InsertAfter.count(&*I)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000283 LLVM_DEBUG(dbgs() << "Can't insert code after " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000284 return false;
285 }
286
287 // Update live regunits.
Matthias Braune41e1462015-05-29 02:56:46 +0000288 for (const MachineOperand &MO : I->operands()) {
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000289 // We're ignoring regmask operands. That is conservatively correct.
Matthias Braune41e1462015-05-29 02:56:46 +0000290 if (!MO.isReg())
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000291 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000292 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000293 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
294 continue;
295 // I clobbers Reg, so it isn't live before I.
Matthias Braune41e1462015-05-29 02:56:46 +0000296 if (MO.isDef())
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000297 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units)
298 LiveRegUnits.erase(*Units);
299 // Unless I reads Reg.
Matthias Braune41e1462015-05-29 02:56:46 +0000300 if (MO.readsReg())
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000301 Reads.push_back(Reg);
302 }
303 // Anything read by I is live before I.
304 while (!Reads.empty())
305 for (MCRegUnitIterator Units(Reads.pop_back_val(), TRI); Units.isValid();
306 ++Units)
307 if (ClobberedRegUnits.test(*Units))
308 LiveRegUnits.insert(*Units);
309
310 // We can't insert before a terminator.
311 if (I != FirstTerm && I->isTerminator())
312 continue;
313
314 // Some of the clobbered registers are live before I, not a valid insertion
315 // point.
316 if (!LiveRegUnits.empty()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000317 LLVM_DEBUG({
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000318 dbgs() << "Would clobber";
319 for (SparseSet<unsigned>::const_iterator
320 i = LiveRegUnits.begin(), e = LiveRegUnits.end(); i != e; ++i)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000321 dbgs() << ' ' << printRegUnit(*i, TRI);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000322 dbgs() << " live before " << *I;
323 });
324 continue;
325 }
326
327 // This is a valid insertion point.
328 InsertionPoint = I;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000329 LLVM_DEBUG(dbgs() << "Can insert before " << *I);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000330 return true;
331 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000332 LLVM_DEBUG(dbgs() << "No legal insertion point found.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000333 return false;
334}
335
336
337
338/// canConvertIf - analyze the sub-cfg rooted in MBB, and return true if it is
339/// a potential candidate for if-conversion. Fill out the internal state.
340///
341bool SSAIfConv::canConvertIf(MachineBasicBlock *MBB) {
342 Head = MBB;
Craig Topperc0196b12014-04-14 00:51:57 +0000343 TBB = FBB = Tail = nullptr;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000344
345 if (Head->succ_size() != 2)
346 return false;
347 MachineBasicBlock *Succ0 = Head->succ_begin()[0];
348 MachineBasicBlock *Succ1 = Head->succ_begin()[1];
349
350 // Canonicalize so Succ0 has MBB as its single predecessor.
351 if (Succ0->pred_size() != 1)
352 std::swap(Succ0, Succ1);
353
354 if (Succ0->pred_size() != 1 || Succ0->succ_size() != 1)
355 return false;
356
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000357 Tail = Succ0->succ_begin()[0];
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000358
359 // This is not a triangle.
360 if (Tail != Succ1) {
361 // Check for a diamond. We won't deal with any critical edges.
362 if (Succ1->pred_size() != 1 || Succ1->succ_size() != 1 ||
363 Succ1->succ_begin()[0] != Tail)
364 return false;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000365 LLVM_DEBUG(dbgs() << "\nDiamond: " << printMBBReference(*Head) << " -> "
366 << printMBBReference(*Succ0) << "/"
367 << printMBBReference(*Succ1) << " -> "
368 << printMBBReference(*Tail) << '\n');
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000369
370 // Live-in physregs are tricky to get right when speculating code.
371 if (!Tail->livein_empty()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000372 LLVM_DEBUG(dbgs() << "Tail has live-ins.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000373 return false;
374 }
375 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000376 LLVM_DEBUG(dbgs() << "\nTriangle: " << printMBBReference(*Head) << " -> "
377 << printMBBReference(*Succ0) << " -> "
378 << printMBBReference(*Tail) << '\n');
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000379 }
380
381 // This is a triangle or a diamond.
382 // If Tail doesn't have any phis, there must be side effects.
383 if (Tail->empty() || !Tail->front().isPHI()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000384 LLVM_DEBUG(dbgs() << "No phis in tail.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000385 return false;
386 }
387
388 // The branch we're looking to eliminate must be analyzable.
389 Cond.clear();
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000390 if (TII->analyzeBranch(*Head, TBB, FBB, Cond)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000391 LLVM_DEBUG(dbgs() << "Branch not analyzable.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000392 return false;
393 }
394
395 // This is weird, probably some sort of degenerate CFG.
396 if (!TBB) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000397 LLVM_DEBUG(dbgs() << "AnalyzeBranch didn't find conditional branch.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000398 return false;
399 }
400
401 // AnalyzeBranch doesn't set FBB on a fall-through branch.
402 // Make sure it is always set.
403 FBB = TBB == Succ0 ? Succ1 : Succ0;
404
405 // Any phis in the tail block must be convertible to selects.
406 PHIs.clear();
Jakob Stoklund Olesen0a990622012-08-10 20:19:17 +0000407 MachineBasicBlock *TPred = getTPred();
408 MachineBasicBlock *FPred = getFPred();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000409 for (MachineBasicBlock::iterator I = Tail->begin(), E = Tail->end();
410 I != E && I->isPHI(); ++I) {
411 PHIs.push_back(&*I);
412 PHIInfo &PI = PHIs.back();
413 // Find PHI operands corresponding to TPred and FPred.
414 for (unsigned i = 1; i != PI.PHI->getNumOperands(); i += 2) {
415 if (PI.PHI->getOperand(i+1).getMBB() == TPred)
416 PI.TReg = PI.PHI->getOperand(i).getReg();
417 if (PI.PHI->getOperand(i+1).getMBB() == FPred)
418 PI.FReg = PI.PHI->getOperand(i).getReg();
419 }
420 assert(TargetRegisterInfo::isVirtualRegister(PI.TReg) && "Bad PHI");
421 assert(TargetRegisterInfo::isVirtualRegister(PI.FReg) && "Bad PHI");
422
423 // Get target information.
424 if (!TII->canInsertSelect(*Head, Cond, PI.TReg, PI.FReg,
425 PI.CondCycles, PI.TCycles, PI.FCycles)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000426 LLVM_DEBUG(dbgs() << "Can't convert: " << *PI.PHI);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000427 return false;
428 }
429 }
430
431 // Check that the conditional instructions can be speculated.
432 InsertAfter.clear();
433 ClobberedRegUnits.reset();
434 if (TBB != Tail && !canSpeculateInstrs(TBB))
435 return false;
436 if (FBB != Tail && !canSpeculateInstrs(FBB))
437 return false;
438
439 // Try to find a valid insertion point for the speculated instructions in the
440 // head basic block.
441 if (!findInsertionPoint())
442 return false;
443
Jakob Stoklund Olesend0af1d92012-08-13 21:03:27 +0000444 if (isTriangle())
445 ++NumTrianglesSeen;
446 else
447 ++NumDiamondsSeen;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000448 return true;
449}
450
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000451/// replacePHIInstrs - Completely replace PHI instructions with selects.
452/// This is possible when the only Tail predecessors are the if-converted
453/// blocks.
454void SSAIfConv::replacePHIInstrs() {
455 assert(Tail->pred_size() == 2 && "Cannot replace PHIs");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000456 MachineBasicBlock::iterator FirstTerm = Head->getFirstTerminator();
457 assert(FirstTerm != Head->end() && "No terminators");
458 DebugLoc HeadDL = FirstTerm->getDebugLoc();
459
460 // Convert all PHIs to select instructions inserted before FirstTerm.
461 for (unsigned i = 0, e = PHIs.size(); i != e; ++i) {
462 PHIInfo &PI = PHIs[i];
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000463 LLVM_DEBUG(dbgs() << "If-converting " << *PI.PHI);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000464 unsigned DstReg = PI.PHI->getOperand(0).getReg();
465 TII->insertSelect(*Head, FirstTerm, HeadDL, DstReg, Cond, PI.TReg, PI.FReg);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000466 LLVM_DEBUG(dbgs() << " --> " << *std::prev(FirstTerm));
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000467 PI.PHI->eraseFromParent();
Craig Topperc0196b12014-04-14 00:51:57 +0000468 PI.PHI = nullptr;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000469 }
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000470}
471
472/// rewritePHIOperands - When there are additional Tail predecessors, insert
473/// select instructions in Head and rewrite PHI operands to use the selects.
474/// Keep the PHI instructions in Tail to handle the other predecessors.
475void SSAIfConv::rewritePHIOperands() {
476 MachineBasicBlock::iterator FirstTerm = Head->getFirstTerminator();
477 assert(FirstTerm != Head->end() && "No terminators");
478 DebugLoc HeadDL = FirstTerm->getDebugLoc();
479
480 // Convert all PHIs to select instructions inserted before FirstTerm.
481 for (unsigned i = 0, e = PHIs.size(); i != e; ++i) {
482 PHIInfo &PI = PHIs[i];
Yi Jiange0b34992015-06-18 22:34:09 +0000483 unsigned DstReg = 0;
Junmo Park67bb3f12016-01-29 01:39:39 +0000484
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000485 LLVM_DEBUG(dbgs() << "If-converting " << *PI.PHI);
Yi Jiange0b34992015-06-18 22:34:09 +0000486 if (PI.TReg == PI.FReg) {
487 // We do not need the select instruction if both incoming values are
488 // equal.
489 DstReg = PI.TReg;
490 } else {
491 unsigned PHIDst = PI.PHI->getOperand(0).getReg();
492 DstReg = MRI->createVirtualRegister(MRI->getRegClass(PHIDst));
493 TII->insertSelect(*Head, FirstTerm, HeadDL,
494 DstReg, Cond, PI.TReg, PI.FReg);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000495 LLVM_DEBUG(dbgs() << " --> " << *std::prev(FirstTerm));
Yi Jiange0b34992015-06-18 22:34:09 +0000496 }
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000497
498 // Rewrite PHI operands TPred -> (DstReg, Head), remove FPred.
499 for (unsigned i = PI.PHI->getNumOperands(); i != 1; i -= 2) {
500 MachineBasicBlock *MBB = PI.PHI->getOperand(i-1).getMBB();
501 if (MBB == getTPred()) {
502 PI.PHI->getOperand(i-1).setMBB(Head);
503 PI.PHI->getOperand(i-2).setReg(DstReg);
504 } else if (MBB == getFPred()) {
505 PI.PHI->RemoveOperand(i-1);
506 PI.PHI->RemoveOperand(i-2);
507 }
508 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000509 LLVM_DEBUG(dbgs() << " --> " << *PI.PHI);
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000510 }
511}
512
513/// convertIf - Execute the if conversion after canConvertIf has determined the
514/// feasibility.
515///
516/// Any basic blocks erased will be added to RemovedBlocks.
517///
518void SSAIfConv::convertIf(SmallVectorImpl<MachineBasicBlock*> &RemovedBlocks) {
519 assert(Head && Tail && TBB && FBB && "Call canConvertIf first.");
520
Jakob Stoklund Olesend0af1d92012-08-13 21:03:27 +0000521 // Update statistics.
522 if (isTriangle())
523 ++NumTrianglesConv;
524 else
525 ++NumDiamondsConv;
526
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000527 // Move all instructions into Head, except for the terminators.
528 if (TBB != Tail)
529 Head->splice(InsertionPoint, TBB, TBB->begin(), TBB->getFirstTerminator());
530 if (FBB != Tail)
531 Head->splice(InsertionPoint, FBB, FBB->begin(), FBB->getFirstTerminator());
532
533 // Are there extra Tail predecessors?
534 bool ExtraPreds = Tail->pred_size() != 2;
535 if (ExtraPreds)
536 rewritePHIOperands();
537 else
538 replacePHIInstrs();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000539
540 // Fix up the CFG, temporarily leave Head without any successors.
541 Head->removeSuccessor(TBB);
Cong Houc1069892015-12-13 09:26:17 +0000542 Head->removeSuccessor(FBB, true);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000543 if (TBB != Tail)
Cong Houc1069892015-12-13 09:26:17 +0000544 TBB->removeSuccessor(Tail, true);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000545 if (FBB != Tail)
Cong Houc1069892015-12-13 09:26:17 +0000546 FBB->removeSuccessor(Tail, true);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000547
548 // Fix up Head's terminators.
549 // It should become a single branch or a fallthrough.
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000550 DebugLoc HeadDL = Head->getFirstTerminator()->getDebugLoc();
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000551 TII->removeBranch(*Head);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000552
553 // Erase the now empty conditional blocks. It is likely that Head can fall
554 // through to Tail, and we can join the two blocks.
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000555 if (TBB != Tail) {
556 RemovedBlocks.push_back(TBB);
557 TBB->eraseFromParent();
558 }
559 if (FBB != Tail) {
560 RemovedBlocks.push_back(FBB);
561 FBB->eraseFromParent();
562 }
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000563
564 assert(Head->succ_empty() && "Additional head successors?");
Jakob Stoklund Olesen83a927d2012-08-13 20:49:04 +0000565 if (!ExtraPreds && Head->isLayoutSuccessor(Tail)) {
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000566 // Splice Tail onto the end of Head.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000567 LLVM_DEBUG(dbgs() << "Joining tail " << printMBBReference(*Tail)
568 << " into head " << printMBBReference(*Head) << '\n');
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000569 Head->splice(Head->end(), Tail,
570 Tail->begin(), Tail->end());
571 Head->transferSuccessorsAndUpdatePHIs(Tail);
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000572 RemovedBlocks.push_back(Tail);
573 Tail->eraseFromParent();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000574 } else {
575 // We need a branch to Tail, let code placement work it out later.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000576 LLVM_DEBUG(dbgs() << "Converting to unconditional branch.\n");
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000577 SmallVector<MachineOperand, 0> EmptyCond;
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000578 TII->insertBranch(*Head, Tail, nullptr, EmptyCond, HeadDL);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000579 Head->addSuccessor(Tail);
580 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000581 LLVM_DEBUG(dbgs() << *Head);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000582}
583
584
585//===----------------------------------------------------------------------===//
586// EarlyIfConverter Pass
587//===----------------------------------------------------------------------===//
588
589namespace {
590class EarlyIfConverter : public MachineFunctionPass {
591 const TargetInstrInfo *TII;
592 const TargetRegisterInfo *TRI;
Pete Cooper11759452014-09-02 17:43:54 +0000593 MCSchedModel SchedModel;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000594 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000595 MachineDominatorTree *DomTree;
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000596 MachineLoopInfo *Loops;
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000597 MachineTraceMetrics *Traces;
598 MachineTraceMetrics::Ensemble *MinInstr;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000599 SSAIfConv IfConv;
600
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000601public:
602 static char ID;
603 EarlyIfConverter() : MachineFunctionPass(ID) {}
Craig Topper4584cd52014-03-07 09:26:03 +0000604 void getAnalysisUsage(AnalysisUsage &AU) const override;
605 bool runOnMachineFunction(MachineFunction &MF) override;
Mehdi Amini117296c2016-10-01 02:56:57 +0000606 StringRef getPassName() const override { return "Early If-Conversion"; }
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000607
608private:
609 bool tryConvertIf(MachineBasicBlock*);
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000610 void updateDomTree(ArrayRef<MachineBasicBlock*> Removed);
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000611 void updateLoops(ArrayRef<MachineBasicBlock*> Removed);
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000612 void invalidateTraces();
613 bool shouldConvertIf();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000614};
615} // end anonymous namespace
616
617char EarlyIfConverter::ID = 0;
618char &llvm::EarlyIfConverterID = EarlyIfConverter::ID;
619
Matthias Braun1527baa2017-05-25 21:26:32 +0000620INITIALIZE_PASS_BEGIN(EarlyIfConverter, DEBUG_TYPE,
621 "Early If Converter", false, false)
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000622INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo)
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000623INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000624INITIALIZE_PASS_DEPENDENCY(MachineTraceMetrics)
Matthias Braun1527baa2017-05-25 21:26:32 +0000625INITIALIZE_PASS_END(EarlyIfConverter, DEBUG_TYPE,
626 "Early If Converter", false, false)
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000627
628void EarlyIfConverter::getAnalysisUsage(AnalysisUsage &AU) const {
629 AU.addRequired<MachineBranchProbabilityInfo>();
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000630 AU.addRequired<MachineDominatorTree>();
631 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000632 AU.addRequired<MachineLoopInfo>();
633 AU.addPreserved<MachineLoopInfo>();
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000634 AU.addRequired<MachineTraceMetrics>();
635 AU.addPreserved<MachineTraceMetrics>();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000636 MachineFunctionPass::getAnalysisUsage(AU);
637}
638
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000639/// Update the dominator tree after if-conversion erased some blocks.
640void EarlyIfConverter::updateDomTree(ArrayRef<MachineBasicBlock*> Removed) {
641 // convertIf can remove TBB, FBB, and Tail can be merged into Head.
642 // TBB and FBB should not dominate any blocks.
643 // Tail children should be transferred to Head.
644 MachineDomTreeNode *HeadNode = DomTree->getNode(IfConv.Head);
645 for (unsigned i = 0, e = Removed.size(); i != e; ++i) {
646 MachineDomTreeNode *Node = DomTree->getNode(Removed[i]);
647 assert(Node != HeadNode && "Cannot erase the head node");
648 while (Node->getNumChildren()) {
649 assert(Node->getBlock() == IfConv.Tail && "Unexpected children");
650 DomTree->changeImmediateDominator(Node->getChildren().back(), HeadNode);
651 }
652 DomTree->eraseNode(Removed[i]);
653 }
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000654}
655
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000656/// Update LoopInfo after if-conversion.
657void EarlyIfConverter::updateLoops(ArrayRef<MachineBasicBlock*> Removed) {
658 if (!Loops)
659 return;
660 // If-conversion doesn't change loop structure, and it doesn't mess with back
661 // edges, so updating LoopInfo is simply removing the dead blocks.
662 for (unsigned i = 0, e = Removed.size(); i != e; ++i)
663 Loops->removeBlock(Removed[i]);
664}
665
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000666/// Invalidate MachineTraceMetrics before if-conversion.
667void EarlyIfConverter::invalidateTraces() {
Jakob Stoklund Olesena12a7d52012-07-30 20:57:50 +0000668 Traces->verifyAnalysis();
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000669 Traces->invalidate(IfConv.Head);
670 Traces->invalidate(IfConv.Tail);
671 Traces->invalidate(IfConv.TBB);
672 Traces->invalidate(IfConv.FBB);
Jakob Stoklund Olesena12a7d52012-07-30 20:57:50 +0000673 Traces->verifyAnalysis();
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000674}
675
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000676// Adjust cycles with downward saturation.
677static unsigned adjCycles(unsigned Cyc, int Delta) {
678 if (Delta < 0 && Cyc + Delta > Cyc)
679 return 0;
680 return Cyc + Delta;
681}
682
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000683/// Apply cost model and heuristics to the if-conversion in IfConv.
684/// Return true if the conversion is a good idea.
685///
686bool EarlyIfConverter::shouldConvertIf() {
Jakob Stoklund Olesenfa8a26f2012-08-08 18:24:23 +0000687 // Stress testing mode disables all cost considerations.
688 if (Stress)
689 return true;
690
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000691 if (!MinInstr)
692 MinInstr = Traces->getEnsemble(MachineTraceMetrics::TS_MinInstrCount);
Jakob Stoklund Olesen75d9d512012-08-07 18:02:19 +0000693
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000694 MachineTraceMetrics::Trace TBBTrace = MinInstr->getTrace(IfConv.getTPred());
695 MachineTraceMetrics::Trace FBBTrace = MinInstr->getTrace(IfConv.getFPred());
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000696 LLVM_DEBUG(dbgs() << "TBB: " << TBBTrace << "FBB: " << FBBTrace);
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000697 unsigned MinCrit = std::min(TBBTrace.getCriticalPath(),
698 FBBTrace.getCriticalPath());
699
700 // Set a somewhat arbitrary limit on the critical path extension we accept.
Pete Cooper11759452014-09-02 17:43:54 +0000701 unsigned CritLimit = SchedModel.MispredictPenalty/2;
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000702
703 // If-conversion only makes sense when there is unexploited ILP. Compute the
704 // maximum-ILP resource length of the trace after if-conversion. Compare it
705 // to the shortest critical path.
706 SmallVector<const MachineBasicBlock*, 1> ExtraBlocks;
707 if (IfConv.TBB != IfConv.Tail)
708 ExtraBlocks.push_back(IfConv.TBB);
709 unsigned ResLength = FBBTrace.getResourceLength(ExtraBlocks);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000710 LLVM_DEBUG(dbgs() << "Resource length " << ResLength
711 << ", minimal critical path " << MinCrit << '\n');
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000712 if (ResLength > MinCrit + CritLimit) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000713 LLVM_DEBUG(dbgs() << "Not enough available ILP.\n");
Jakob Stoklund Olesen75d9d512012-08-07 18:02:19 +0000714 return false;
715 }
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000716
717 // Assume that the depth of the first head terminator will also be the depth
718 // of the select instruction inserted, as determined by the flag dependency.
719 // TBB / FBB data dependencies may delay the select even more.
720 MachineTraceMetrics::Trace HeadTrace = MinInstr->getTrace(IfConv.Head);
721 unsigned BranchDepth =
Duncan P. N. Exon Smithe59c8af2016-02-22 03:33:28 +0000722 HeadTrace.getInstrCycles(*IfConv.Head->getFirstTerminator()).Depth;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000723 LLVM_DEBUG(dbgs() << "Branch depth: " << BranchDepth << '\n');
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000724
725 // Look at all the tail phis, and compute the critical path extension caused
726 // by inserting select instructions.
727 MachineTraceMetrics::Trace TailTrace = MinInstr->getTrace(IfConv.Tail);
728 for (unsigned i = 0, e = IfConv.PHIs.size(); i != e; ++i) {
729 SSAIfConv::PHIInfo &PI = IfConv.PHIs[i];
Duncan P. N. Exon Smithe59c8af2016-02-22 03:33:28 +0000730 unsigned Slack = TailTrace.getInstrSlack(*PI.PHI);
731 unsigned MaxDepth = Slack + TailTrace.getInstrCycles(*PI.PHI).Depth;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000732 LLVM_DEBUG(dbgs() << "Slack " << Slack << ":\t" << *PI.PHI);
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000733
734 // The condition is pulled into the critical path.
735 unsigned CondDepth = adjCycles(BranchDepth, PI.CondCycles);
736 if (CondDepth > MaxDepth) {
737 unsigned Extra = CondDepth - MaxDepth;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000738 LLVM_DEBUG(dbgs() << "Condition adds " << Extra << " cycles.\n");
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000739 if (Extra > CritLimit) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000740 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit << '\n');
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000741 return false;
742 }
743 }
744
745 // The TBB value is pulled into the critical path.
Duncan P. N. Exon Smithe59c8af2016-02-22 03:33:28 +0000746 unsigned TDepth = adjCycles(TBBTrace.getPHIDepth(*PI.PHI), PI.TCycles);
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000747 if (TDepth > MaxDepth) {
748 unsigned Extra = TDepth - MaxDepth;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000749 LLVM_DEBUG(dbgs() << "TBB data adds " << Extra << " cycles.\n");
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000750 if (Extra > CritLimit) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000751 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit << '\n');
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000752 return false;
753 }
754 }
755
756 // The FBB value is pulled into the critical path.
Duncan P. N. Exon Smithe59c8af2016-02-22 03:33:28 +0000757 unsigned FDepth = adjCycles(FBBTrace.getPHIDepth(*PI.PHI), PI.FCycles);
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000758 if (FDepth > MaxDepth) {
759 unsigned Extra = FDepth - MaxDepth;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000760 LLVM_DEBUG(dbgs() << "FBB data adds " << Extra << " cycles.\n");
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000761 if (Extra > CritLimit) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000762 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit << '\n');
Jakob Stoklund Olesenbc55bfd2012-08-10 22:27:31 +0000763 return false;
764 }
765 }
766 }
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000767 return true;
768}
769
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000770/// Attempt repeated if-conversion on MBB, return true if successful.
771///
772bool EarlyIfConverter::tryConvertIf(MachineBasicBlock *MBB) {
773 bool Changed = false;
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000774 while (IfConv.canConvertIf(MBB) && shouldConvertIf()) {
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000775 // If-convert MBB and update analyses.
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000776 invalidateTraces();
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000777 SmallVector<MachineBasicBlock*, 4> RemovedBlocks;
778 IfConv.convertIf(RemovedBlocks);
779 Changed = true;
780 updateDomTree(RemovedBlocks);
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000781 updateLoops(RemovedBlocks);
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000782 }
783 return Changed;
784}
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000785
786bool EarlyIfConverter::runOnMachineFunction(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000787 LLVM_DEBUG(dbgs() << "********** EARLY IF-CONVERSION **********\n"
788 << "********** Function: " << MF.getName() << '\n');
Matthias Braunf1caa282017-12-15 22:22:58 +0000789 if (skipFunction(MF.getFunction()))
Andrew Kaylor50271f72016-05-03 22:32:30 +0000790 return false;
791
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000792 // Only run if conversion if the target wants it.
Eric Christopher3d4276f2015-01-27 07:31:29 +0000793 const TargetSubtargetInfo &STI = MF.getSubtarget();
794 if (!STI.enableEarlyIfConversion())
Eric Christopher9eff5178f2014-05-22 17:49:33 +0000795 return false;
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000796
Eric Christopher3d4276f2015-01-27 07:31:29 +0000797 TII = STI.getInstrInfo();
798 TRI = STI.getRegisterInfo();
799 SchedModel = STI.getSchedModel();
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000800 MRI = &MF.getRegInfo();
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000801 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenbc90a4e2012-07-10 22:39:56 +0000802 Loops = getAnalysisIfAvailable<MachineLoopInfo>();
Jakob Stoklund Olesenf9029fe2012-07-26 18:38:11 +0000803 Traces = &getAnalysis<MachineTraceMetrics>();
Craig Topperc0196b12014-04-14 00:51:57 +0000804 MinInstr = nullptr;
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000805
806 bool Changed = false;
807 IfConv.runOnMachineFunction(MF);
808
Jakob Stoklund Olesen02638392012-07-10 22:18:23 +0000809 // Visit blocks in dominator tree post-order. The post-order enables nested
810 // if-conversion in a single pass. The tryConvertIf() function may erase
811 // blocks, but only blocks dominated by the head block. This makes it safe to
812 // update the dominator tree while the post-order iterator is still active.
Daniel Berlin25db4f42015-04-15 17:41:42 +0000813 for (auto DomNode : post_order(DomTree))
814 if (tryConvertIf(DomNode->getBlock()))
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000815 Changed = true;
816
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000817 return Changed;
818}