Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 1 | //===- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass -------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 10 | /// \file This file contains a pass that performs load / store related peephole |
| 11 | /// optimizations. This pass should be run after register allocation. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Craig Topper | 5fa0caa | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 17 | #include "ARMBaseRegisterInfo.h" |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 18 | #include "ARMISelLowering.h" |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMBaseInfo.h" |
| 23 | #include "Utils/ARMBaseInfo.h" |
| 24 | #include "llvm/ADT/ArrayRef.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/DenseMap.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/DenseSet.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/STLExtras.h" |
| 28 | #include "llvm/ADT/SmallPtrSet.h" |
| 29 | #include "llvm/ADT/SmallSet.h" |
| 30 | #include "llvm/ADT/SmallVector.h" |
| 31 | #include "llvm/ADT/Statistic.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/iterator_range.h" |
| 33 | #include "llvm/Analysis/AliasAnalysis.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/LivePhysRegs.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineBasicBlock.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 38 | #include "llvm/CodeGen/MachineInstr.h" |
| 39 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 41 | #include "llvm/CodeGen/MachineOperand.h" |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 42 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 43 | #include "llvm/CodeGen/RegisterClassInfo.h" |
David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 44 | #include "llvm/CodeGen/TargetFrameLowering.h" |
| 45 | #include "llvm/CodeGen/TargetInstrInfo.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 46 | #include "llvm/CodeGen/TargetLowering.h" |
| 47 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| 48 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 49 | #include "llvm/IR/DataLayout.h" |
David Blaikie | 3f833ed | 2017-11-08 01:01:31 +0000 | [diff] [blame] | 50 | #include "llvm/IR/DebugLoc.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 51 | #include "llvm/IR/DerivedTypes.h" |
| 52 | #include "llvm/IR/Function.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 53 | #include "llvm/IR/Type.h" |
| 54 | #include "llvm/MC/MCInstrDesc.h" |
| 55 | #include "llvm/Pass.h" |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 56 | #include "llvm/Support/Allocator.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 57 | #include "llvm/Support/CommandLine.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 58 | #include "llvm/Support/Debug.h" |
| 59 | #include "llvm/Support/ErrorHandling.h" |
Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 60 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 61 | #include <algorithm> |
| 62 | #include <cassert> |
| 63 | #include <cstddef> |
| 64 | #include <cstdlib> |
| 65 | #include <iterator> |
| 66 | #include <limits> |
| 67 | #include <utility> |
| 68 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | using namespace llvm; |
| 70 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 71 | #define DEBUG_TYPE "arm-ldst-opt" |
| 72 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 74 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 75 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 76 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 77 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 78 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 79 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 80 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 81 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 82 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 83 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 84 | |
Matthias Braun | f290912 | 2016-03-02 19:20:00 +0000 | [diff] [blame] | 85 | /// This switch disables formation of double/multi instructions that could |
| 86 | /// potentially lead to (new) alignment traps even with CCR.UNALIGN_TRP |
| 87 | /// disabled. This can be used to create libraries that are robust even when |
| 88 | /// users provoke undefined behaviour by supplying misaligned pointers. |
| 89 | /// \see mayCombineMisaligned() |
| 90 | static cl::opt<bool> |
| 91 | AssumeMisalignedLoadStores("arm-assume-misaligned-load-store", cl::Hidden, |
| 92 | cl::init(false), cl::desc("Be more conservative in ARM load/store opt")); |
| 93 | |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 94 | #define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass" |
| 95 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | namespace { |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 97 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 98 | /// Post- register allocation pass the combine load / store instructions to |
| 99 | /// form ldm / stm instructions. |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 100 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 101 | static char ID; |
Devang Patel | 09f162c | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 102 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 103 | const MachineFunction *MF; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | const TargetInstrInfo *TII; |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 105 | const TargetRegisterInfo *TRI; |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 106 | const ARMSubtarget *STI; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 107 | const TargetLowering *TL; |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 108 | ARMFunctionInfo *AFI; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 109 | LivePhysRegs LiveRegs; |
| 110 | RegisterClassInfo RegClassInfo; |
| 111 | MachineBasicBlock::const_iterator LiveRegPos; |
| 112 | bool LiveRegsValid; |
| 113 | bool RegClassInfoValid; |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 114 | bool isThumb1, isThumb2; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 115 | |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 116 | ARMLoadStoreOpt() : MachineFunctionPass(ID) {} |
| 117 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 118 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 120 | MachineFunctionProperties getRequiredProperties() const override { |
| 121 | return MachineFunctionProperties().set( |
Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 122 | MachineFunctionProperties::Property::NoVRegs); |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 123 | } |
| 124 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 125 | StringRef getPassName() const override { return ARM_LOAD_STORE_OPT_NAME; } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 126 | |
| 127 | private: |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 128 | /// A set of load/store MachineInstrs with same base register sorted by |
| 129 | /// offset. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | struct MemOpQueueEntry { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 131 | MachineInstr *MI; |
| 132 | int Offset; ///< Load/Store offset. |
| 133 | unsigned Position; ///< Position as counted from end of basic block. |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 134 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 135 | MemOpQueueEntry(MachineInstr &MI, int Offset, unsigned Position) |
| 136 | : MI(&MI), Offset(Offset), Position(Position) {} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 137 | }; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 138 | using MemOpQueue = SmallVector<MemOpQueueEntry, 8>; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 139 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 140 | /// A set of MachineInstrs that fulfill (nearly all) conditions to get |
| 141 | /// merged into a LDM/STM. |
| 142 | struct MergeCandidate { |
| 143 | /// List of instructions ordered by load/store offset. |
| 144 | SmallVector<MachineInstr*, 4> Instrs; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 145 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 146 | /// Index in Instrs of the instruction being latest in the schedule. |
| 147 | unsigned LatestMIIdx; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 148 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 149 | /// Index in Instrs of the instruction being earliest in the schedule. |
| 150 | unsigned EarliestMIIdx; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 151 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 152 | /// Index into the basic block where the merged instruction will be |
| 153 | /// inserted. (See MemOpQueueEntry.Position) |
| 154 | unsigned InsertPos; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 155 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 156 | /// Whether the instructions can be merged into a ldm/stm instruction. |
| 157 | bool CanMergeToLSMulti; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 158 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 159 | /// Whether the instructions can be merged into a ldrd/strd instruction. |
| 160 | bool CanMergeToLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 161 | }; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 162 | SpecificBumpPtrAllocator<MergeCandidate> Allocator; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 163 | SmallVector<const MergeCandidate*,4> Candidates; |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 164 | SmallVector<MachineInstr*,4> MergeBaseCandidates; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 165 | |
| 166 | void moveLiveRegsBefore(const MachineBasicBlock &MBB, |
| 167 | MachineBasicBlock::const_iterator Before); |
| 168 | unsigned findFreeReg(const TargetRegisterClass &RegClass); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 169 | void UpdateBaseRegUses(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 170 | MachineBasicBlock::iterator MBBI, const DebugLoc &DL, |
| 171 | unsigned Base, unsigned WordOffset, |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 172 | ARMCC::CondCodes Pred, unsigned PredReg); |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 173 | MachineInstr *CreateLoadStoreMulti( |
| 174 | MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, |
| 175 | int Offset, unsigned Base, bool BaseKill, unsigned Opcode, |
| 176 | ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, |
| 177 | ArrayRef<std::pair<unsigned, bool>> Regs); |
| 178 | MachineInstr *CreateLoadStoreDouble( |
| 179 | MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, |
| 180 | int Offset, unsigned Base, bool BaseKill, unsigned Opcode, |
| 181 | ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, |
| 182 | ArrayRef<std::pair<unsigned, bool>> Regs) const; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 183 | void FormCandidates(const MemOpQueue &MemOps); |
| 184 | MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 185 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 186 | MachineBasicBlock::iterator &MBBI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 187 | bool MergeBaseUpdateLoadStore(MachineInstr *MI); |
| 188 | bool MergeBaseUpdateLSMultiple(MachineInstr *MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 189 | bool MergeBaseUpdateLSDouble(MachineInstr &MI) const; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 191 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 192 | bool CombineMovBx(MachineBasicBlock &MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | }; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 194 | |
| 195 | } // end anonymous namespace |
| 196 | |
| 197 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 198 | |
Matthias Braun | 8f456fb | 2016-07-16 02:24:10 +0000 | [diff] [blame] | 199 | INITIALIZE_PASS(ARMLoadStoreOpt, "arm-ldst-opt", ARM_LOAD_STORE_OPT_NAME, false, |
| 200 | false) |
David Gross | d9c1bc9 | 2015-07-23 22:12:46 +0000 | [diff] [blame] | 201 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 202 | static bool definesCPSR(const MachineInstr &MI) { |
| 203 | for (const auto &MO : MI.operands()) { |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 204 | if (!MO.isReg()) |
| 205 | continue; |
| 206 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 207 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 208 | // into load / store. |
| 209 | return true; |
| 210 | } |
| 211 | |
| 212 | return false; |
| 213 | } |
| 214 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 215 | static int getMemoryOpOffset(const MachineInstr &MI) { |
| 216 | unsigned Opcode = MI.getOpcode(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 217 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 218 | unsigned NumOperands = MI.getDesc().getNumOperands(); |
| 219 | unsigned OffField = MI.getOperand(NumOperands - 3).getImm(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 220 | |
| 221 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 222 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
| 223 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
| 224 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
| 225 | return OffField; |
| 226 | |
| 227 | // Thumb1 immediate offsets are scaled by 4 |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 228 | if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi || |
| 229 | Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 230 | return OffField * 4; |
| 231 | |
| 232 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 233 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 234 | ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField) |
| 235 | : ARM_AM::getAM5Op(OffField); |
| 236 | |
| 237 | if (Op == ARM_AM::sub) |
| 238 | return -Offset; |
| 239 | |
| 240 | return Offset; |
| 241 | } |
| 242 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 243 | static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) { |
| 244 | return MI.getOperand(1); |
| 245 | } |
| 246 | |
| 247 | static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) { |
| 248 | return MI.getOperand(0); |
| 249 | } |
| 250 | |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 251 | static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | switch (Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 253 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 254 | case ARM::LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 255 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 256 | switch (Mode) { |
| 257 | default: llvm_unreachable("Unhandled submode!"); |
| 258 | case ARM_AM::ia: return ARM::LDMIA; |
| 259 | case ARM_AM::da: return ARM::LDMDA; |
| 260 | case ARM_AM::db: return ARM::LDMDB; |
| 261 | case ARM_AM::ib: return ARM::LDMIB; |
| 262 | } |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 263 | case ARM::STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 264 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 265 | switch (Mode) { |
| 266 | default: llvm_unreachable("Unhandled submode!"); |
| 267 | case ARM_AM::ia: return ARM::STMIA; |
| 268 | case ARM_AM::da: return ARM::STMDA; |
| 269 | case ARM_AM::db: return ARM::STMDB; |
| 270 | case ARM_AM::ib: return ARM::STMIB; |
| 271 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 272 | case ARM::tLDRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 273 | case ARM::tLDRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 274 | // tLDMIA is writeback-only - unless the base register is in the input |
| 275 | // reglist. |
| 276 | ++NumLDMGened; |
| 277 | switch (Mode) { |
| 278 | default: llvm_unreachable("Unhandled submode!"); |
| 279 | case ARM_AM::ia: return ARM::tLDMIA; |
| 280 | } |
| 281 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 282 | case ARM::tSTRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 283 | // There is no non-writeback tSTMIA either. |
| 284 | ++NumSTMGened; |
| 285 | switch (Mode) { |
| 286 | default: llvm_unreachable("Unhandled submode!"); |
| 287 | case ARM_AM::ia: return ARM::tSTMIA_UPD; |
| 288 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 289 | case ARM::t2LDRi8: |
| 290 | case ARM::t2LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 291 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 292 | switch (Mode) { |
| 293 | default: llvm_unreachable("Unhandled submode!"); |
| 294 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 295 | case ARM_AM::db: return ARM::t2LDMDB; |
| 296 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 297 | case ARM::t2STRi8: |
| 298 | case ARM::t2STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 299 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 300 | switch (Mode) { |
| 301 | default: llvm_unreachable("Unhandled submode!"); |
| 302 | case ARM_AM::ia: return ARM::t2STMIA; |
| 303 | case ARM_AM::db: return ARM::t2STMDB; |
| 304 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 305 | case ARM::VLDRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 306 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 307 | switch (Mode) { |
| 308 | default: llvm_unreachable("Unhandled submode!"); |
| 309 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 310 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 311 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 312 | case ARM::VSTRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 313 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 314 | switch (Mode) { |
| 315 | default: llvm_unreachable("Unhandled submode!"); |
| 316 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 317 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 318 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 319 | case ARM::VLDRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 320 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 321 | switch (Mode) { |
| 322 | default: llvm_unreachable("Unhandled submode!"); |
| 323 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 324 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 325 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 326 | case ARM::VSTRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 327 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 328 | switch (Mode) { |
| 329 | default: llvm_unreachable("Unhandled submode!"); |
| 330 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 331 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 332 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | } |
| 335 | |
Benjamin Kramer | 113b2a9 | 2015-06-05 14:32:54 +0000 | [diff] [blame] | 336 | static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 337 | switch (Opcode) { |
| 338 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 339 | case ARM::LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 340 | case ARM::LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 341 | case ARM::LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 342 | case ARM::STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 343 | case ARM::STMIA_UPD: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 344 | case ARM::tLDMIA: |
| 345 | case ARM::tLDMIA_UPD: |
| 346 | case ARM::tSTMIA_UPD: |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 347 | case ARM::t2LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 348 | case ARM::t2LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 349 | case ARM::t2LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 350 | case ARM::t2STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 351 | case ARM::t2STMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 352 | case ARM::VLDMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 353 | case ARM::VLDMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 354 | case ARM::VSTMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 355 | case ARM::VSTMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 356 | case ARM::VLDMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 357 | case ARM::VLDMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 358 | case ARM::VSTMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 359 | case ARM::VSTMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 360 | return ARM_AM::ia; |
| 361 | |
| 362 | case ARM::LDMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 363 | case ARM::LDMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 364 | case ARM::STMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 365 | case ARM::STMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 366 | return ARM_AM::da; |
| 367 | |
| 368 | case ARM::LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 369 | case ARM::LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 370 | case ARM::STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 371 | case ARM::STMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 372 | case ARM::t2LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 373 | case ARM::t2LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 374 | case ARM::t2STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 375 | case ARM::t2STMDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 376 | case ARM::VLDMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 377 | case ARM::VSTMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 378 | case ARM::VLDMDDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 379 | case ARM::VSTMDDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 380 | return ARM_AM::db; |
| 381 | |
| 382 | case ARM::LDMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 383 | case ARM::LDMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 384 | case ARM::STMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 385 | case ARM::STMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 386 | return ARM_AM::ib; |
| 387 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 388 | } |
| 389 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 390 | static bool isT1i32Load(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 391 | return Opc == ARM::tLDRi || Opc == ARM::tLDRspi; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 392 | } |
| 393 | |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 394 | static bool isT2i32Load(unsigned Opc) { |
| 395 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 396 | } |
| 397 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 398 | static bool isi32Load(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 399 | return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ; |
| 400 | } |
| 401 | |
| 402 | static bool isT1i32Store(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 403 | return Opc == ARM::tSTRi || Opc == ARM::tSTRspi; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 404 | } |
| 405 | |
| 406 | static bool isT2i32Store(unsigned Opc) { |
| 407 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 408 | } |
| 409 | |
| 410 | static bool isi32Store(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 411 | return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc); |
| 412 | } |
| 413 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 414 | static bool isLoadSingle(unsigned Opc) { |
| 415 | return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
| 416 | } |
| 417 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 418 | static unsigned getImmScale(unsigned Opc) { |
| 419 | switch (Opc) { |
| 420 | default: llvm_unreachable("Unhandled opcode!"); |
| 421 | case ARM::tLDRi: |
| 422 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 423 | case ARM::tLDRspi: |
| 424 | case ARM::tSTRspi: |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 425 | return 1; |
| 426 | case ARM::tLDRHi: |
| 427 | case ARM::tSTRHi: |
| 428 | return 2; |
| 429 | case ARM::tLDRBi: |
| 430 | case ARM::tSTRBi: |
| 431 | return 4; |
| 432 | } |
| 433 | } |
| 434 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 435 | static unsigned getLSMultipleTransferSize(const MachineInstr *MI) { |
| 436 | switch (MI->getOpcode()) { |
| 437 | default: return 0; |
| 438 | case ARM::LDRi12: |
| 439 | case ARM::STRi12: |
| 440 | case ARM::tLDRi: |
| 441 | case ARM::tSTRi: |
| 442 | case ARM::tLDRspi: |
| 443 | case ARM::tSTRspi: |
| 444 | case ARM::t2LDRi8: |
| 445 | case ARM::t2LDRi12: |
| 446 | case ARM::t2STRi8: |
| 447 | case ARM::t2STRi12: |
| 448 | case ARM::VLDRS: |
| 449 | case ARM::VSTRS: |
| 450 | return 4; |
| 451 | case ARM::VLDRD: |
| 452 | case ARM::VSTRD: |
| 453 | return 8; |
| 454 | case ARM::LDMIA: |
| 455 | case ARM::LDMDA: |
| 456 | case ARM::LDMDB: |
| 457 | case ARM::LDMIB: |
| 458 | case ARM::STMIA: |
| 459 | case ARM::STMDA: |
| 460 | case ARM::STMDB: |
| 461 | case ARM::STMIB: |
| 462 | case ARM::tLDMIA: |
| 463 | case ARM::tLDMIA_UPD: |
| 464 | case ARM::tSTMIA_UPD: |
| 465 | case ARM::t2LDMIA: |
| 466 | case ARM::t2LDMDB: |
| 467 | case ARM::t2STMIA: |
| 468 | case ARM::t2STMDB: |
| 469 | case ARM::VLDMSIA: |
| 470 | case ARM::VSTMSIA: |
| 471 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
| 472 | case ARM::VLDMDIA: |
| 473 | case ARM::VSTMDIA: |
| 474 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
| 475 | } |
| 476 | } |
| 477 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 478 | /// Update future uses of the base register with the offset introduced |
| 479 | /// due to writeback. This function only works on Thumb1. |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 480 | void ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 481 | MachineBasicBlock::iterator MBBI, |
| 482 | const DebugLoc &DL, unsigned Base, |
| 483 | unsigned WordOffset, |
| 484 | ARMCC::CondCodes Pred, |
| 485 | unsigned PredReg) { |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 486 | assert(isThumb1 && "Can only update base register uses for Thumb1!"); |
| 487 | // Start updating any instructions with immediate offsets. Insert a SUB before |
| 488 | // the first non-updateable instruction (if any). |
| 489 | for (; MBBI != MBB.end(); ++MBBI) { |
| 490 | bool InsertSub = false; |
| 491 | unsigned Opc = MBBI->getOpcode(); |
| 492 | |
| 493 | if (MBBI->readsRegister(Base)) { |
| 494 | int Offset; |
| 495 | bool IsLoad = |
| 496 | Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi; |
| 497 | bool IsStore = |
| 498 | Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi; |
| 499 | |
| 500 | if (IsLoad || IsStore) { |
| 501 | // Loads and stores with immediate offsets can be updated, but only if |
| 502 | // the new offset isn't negative. |
| 503 | // The MachineOperand containing the offset immediate is the last one |
| 504 | // before predicates. |
| 505 | MachineOperand &MO = |
| 506 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 507 | // The offsets are scaled by 1, 2 or 4 depending on the Opcode. |
| 508 | Offset = MO.getImm() - WordOffset * getImmScale(Opc); |
| 509 | |
| 510 | // If storing the base register, it needs to be reset first. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 511 | unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 512 | |
| 513 | if (Offset >= 0 && !(IsStore && InstrSrcReg == Base)) |
| 514 | MO.setImm(Offset); |
| 515 | else |
| 516 | InsertSub = true; |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 517 | } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) && |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 518 | !definesCPSR(*MBBI)) { |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 519 | // SUBS/ADDS using this register, with a dead def of the CPSR. |
| 520 | // Merge it with the update; if the merged offset is too large, |
| 521 | // insert a new sub instead. |
| 522 | MachineOperand &MO = |
| 523 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 524 | Offset = (Opc == ARM::tSUBi8) ? |
| 525 | MO.getImm() + WordOffset * 4 : |
| 526 | MO.getImm() - WordOffset * 4 ; |
| 527 | if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) { |
| 528 | // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if |
| 529 | // Offset == 0. |
| 530 | MO.setImm(Offset); |
| 531 | // The base register has now been reset, so exit early. |
| 532 | return; |
| 533 | } else { |
| 534 | InsertSub = true; |
| 535 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 536 | } else { |
| 537 | // Can't update the instruction. |
| 538 | InsertSub = true; |
| 539 | } |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 540 | } else if (definesCPSR(*MBBI) || MBBI->isCall() || MBBI->isBranch()) { |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 541 | // Since SUBS sets the condition flags, we can't place the base reset |
| 542 | // after an instruction that has a live CPSR def. |
| 543 | // The base register might also contain an argument for a function call. |
| 544 | InsertSub = true; |
| 545 | } |
| 546 | |
| 547 | if (InsertSub) { |
| 548 | // An instruction above couldn't be updated, so insert a sub. |
Diana Picus | a2c5914 | 2017-01-13 10:37:37 +0000 | [diff] [blame] | 549 | BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base) |
| 550 | .add(t1CondCodeOp(true)) |
| 551 | .addReg(Base) |
| 552 | .addImm(WordOffset * 4) |
| 553 | .addImm(Pred) |
| 554 | .addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 555 | return; |
| 556 | } |
| 557 | |
John Brawn | d86e004 | 2015-06-23 16:02:11 +0000 | [diff] [blame] | 558 | if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base)) |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 559 | // Register got killed. Stop updating. |
| 560 | return; |
| 561 | } |
| 562 | |
| 563 | // End of block was reached. |
| 564 | if (MBB.succ_size() > 0) { |
| 565 | // FIXME: Because of a bug, live registers are sometimes missing from |
| 566 | // the successor blocks' live-in sets. This means we can't trust that |
| 567 | // information and *always* have to reset at the end of a block. |
| 568 | // See PR21029. |
| 569 | if (MBBI != MBB.end()) --MBBI; |
Diana Picus | a2c5914 | 2017-01-13 10:37:37 +0000 | [diff] [blame] | 570 | BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base) |
| 571 | .add(t1CondCodeOp(true)) |
| 572 | .addReg(Base) |
| 573 | .addImm(WordOffset * 4) |
| 574 | .addImm(Pred) |
| 575 | .addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 576 | } |
| 577 | } |
| 578 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 579 | /// Return the first register of class \p RegClass that is not in \p Regs. |
| 580 | unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) { |
| 581 | if (!RegClassInfoValid) { |
| 582 | RegClassInfo.runOnMachineFunction(*MF); |
| 583 | RegClassInfoValid = true; |
| 584 | } |
| 585 | |
| 586 | for (unsigned Reg : RegClassInfo.getOrder(&RegClass)) |
| 587 | if (!LiveRegs.contains(Reg)) |
| 588 | return Reg; |
| 589 | return 0; |
| 590 | } |
| 591 | |
| 592 | /// Compute live registers just before instruction \p Before (in normal schedule |
| 593 | /// direction). Computes backwards so multiple queries in the same block must |
| 594 | /// come in reverse order. |
| 595 | void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB, |
| 596 | MachineBasicBlock::const_iterator Before) { |
| 597 | // Initialize if we never queried in this block. |
| 598 | if (!LiveRegsValid) { |
Matthias Braun | 0c989a8 | 2016-12-08 00:15:51 +0000 | [diff] [blame] | 599 | LiveRegs.init(*TRI); |
Matthias Braun | d1aabb2 | 2016-05-03 00:24:32 +0000 | [diff] [blame] | 600 | LiveRegs.addLiveOuts(MBB); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 601 | LiveRegPos = MBB.end(); |
| 602 | LiveRegsValid = true; |
| 603 | } |
| 604 | // Move backward just before the "Before" position. |
| 605 | while (LiveRegPos != Before) { |
| 606 | --LiveRegPos; |
| 607 | LiveRegs.stepBackward(*LiveRegPos); |
| 608 | } |
| 609 | } |
| 610 | |
| 611 | static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs, |
| 612 | unsigned Reg) { |
| 613 | for (const std::pair<unsigned, bool> &R : Regs) |
| 614 | if (R.first == Reg) |
| 615 | return true; |
| 616 | return false; |
| 617 | } |
| 618 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 619 | /// Create and insert a LDM or STM with Base as base register and registers in |
| 620 | /// Regs as the register operands that would be loaded / stored. It returns |
| 621 | /// true if the transformation is done. |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 622 | MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti( |
| 623 | MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, |
| 624 | int Offset, unsigned Base, bool BaseKill, unsigned Opcode, |
| 625 | ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, |
| 626 | ArrayRef<std::pair<unsigned, bool>> Regs) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 627 | unsigned NumRegs = Regs.size(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 628 | assert(NumRegs > 1); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 629 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 630 | // For Thumb1 targets, it might be necessary to clobber the CPSR to merge. |
| 631 | // Compute liveness information for that register to make the decision. |
| 632 | bool SafeToClobberCPSR = !isThumb1 || |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 633 | (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) == |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 634 | MachineBasicBlock::LQR_Dead); |
| 635 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 636 | bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback. |
| 637 | |
| 638 | // Exception: If the base register is in the input reglist, Thumb1 LDM is |
| 639 | // non-writeback. |
| 640 | // It's also not possible to merge an STR of the base register in Thumb1. |
Eli Friedman | 3679523 | 2017-02-28 23:32:55 +0000 | [diff] [blame] | 641 | if (isThumb1 && ContainsReg(Regs, Base)) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 642 | assert(Base != ARM::SP && "Thumb1 does not allow SP in register list"); |
Eli Friedman | 3679523 | 2017-02-28 23:32:55 +0000 | [diff] [blame] | 643 | if (Opcode == ARM::tLDRi) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 644 | Writeback = false; |
Eli Friedman | 3679523 | 2017-02-28 23:32:55 +0000 | [diff] [blame] | 645 | else if (Opcode == ARM::tSTRi) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 646 | return nullptr; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 647 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 648 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 649 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 650 | // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA. |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 651 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 652 | bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1; |
| 653 | |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 654 | if (Offset == 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 655 | Mode = ARM_AM::ib; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 656 | } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 657 | Mode = ARM_AM::da; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 658 | } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) { |
Bob Wilson | ca5af12 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 659 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 660 | Mode = ARM_AM::db; |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 661 | } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 662 | // Check if this is a supported opcode before inserting instructions to |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 663 | // calculate a new base register. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 664 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr; |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 665 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 666 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 667 | // But only do so if it is cost effective, i.e. merging more than two |
| 668 | // loads / stores. |
| 669 | if (NumRegs <= 2) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 670 | return nullptr; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 672 | // On Thumb1, it's not worth materializing a new base register without |
| 673 | // clobbering the CPSR (i.e. not using ADDS/SUBS). |
| 674 | if (!SafeToClobberCPSR) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 675 | return nullptr; |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 676 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 677 | unsigned NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 678 | if (isi32Load(Opcode)) { |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 679 | // If it is a load, then just use one of the destination registers |
| 680 | // as the new base. Will no longer be writeback in Thumb1. |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 681 | NewBase = Regs[NumRegs-1].first; |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 682 | Writeback = false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 683 | } else { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 684 | // Find a free register that we can use as scratch register. |
| 685 | moveLiveRegsBefore(MBB, InsertBefore); |
| 686 | // The merged instruction does not exist yet but will use several Regs if |
| 687 | // it is a Store. |
| 688 | if (!isLoadSingle(Opcode)) |
| 689 | for (const std::pair<unsigned, bool> &R : Regs) |
| 690 | LiveRegs.addReg(R.first); |
| 691 | |
| 692 | NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass); |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 693 | if (NewBase == 0) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 694 | return nullptr; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 695 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 696 | |
| 697 | int BaseOpc = |
| 698 | isThumb2 ? ARM::t2ADDri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 699 | (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi : |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 700 | (isThumb1 && Offset < 8) ? ARM::tADDi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 701 | isThumb1 ? ARM::tADDi8 : ARM::ADDri; |
| 702 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 703 | if (Offset < 0) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 704 | Offset = - Offset; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 705 | BaseOpc = |
| 706 | isThumb2 ? ARM::t2SUBri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 707 | (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 708 | isThumb1 ? ARM::tSUBi8 : ARM::SUBri; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 | } |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 710 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 711 | if (!TL->isLegalAddImmediate(Offset)) |
| 712 | // FIXME: Try add with register operand? |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 713 | return nullptr; // Probably not worth it then. |
| 714 | |
| 715 | // We can only append a kill flag to the add/sub input if the value is not |
| 716 | // used in the register list of the stm as well. |
| 717 | bool KillOldBase = BaseKill && |
| 718 | (!isi32Store(Opcode) || !ContainsReg(Regs, Base)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 719 | |
| 720 | if (isThumb1) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 721 | // Thumb1: depending on immediate size, use either |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 722 | // ADDS NewBase, Base, #imm3 |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 723 | // or |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 724 | // MOV NewBase, Base |
| 725 | // ADDS NewBase, #imm8. |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 726 | if (Base != NewBase && |
| 727 | (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 728 | // Need to insert a MOV to the new base first. |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 729 | if (isARMLowRegister(NewBase) && isARMLowRegister(Base) && |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 730 | !STI->hasV6Ops()) { |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 731 | // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr |
| 732 | if (Pred != ARMCC::AL) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 733 | return nullptr; |
| 734 | BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase) |
| 735 | .addReg(Base, getKillRegState(KillOldBase)); |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 736 | } else |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 737 | BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 738 | .addReg(Base, getKillRegState(KillOldBase)) |
| 739 | .add(predOps(Pred, PredReg)); |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 740 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 741 | // The following ADDS/SUBS becomes an update. |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 742 | Base = NewBase; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 743 | KillOldBase = true; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 744 | } |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 745 | if (BaseOpc == ARM::tADDrSPi) { |
| 746 | assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4"); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 747 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 748 | .addReg(Base, getKillRegState(KillOldBase)) |
| 749 | .addImm(Offset / 4) |
| 750 | .add(predOps(Pred, PredReg)); |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 751 | } else |
Diana Picus | a2c5914 | 2017-01-13 10:37:37 +0000 | [diff] [blame] | 752 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase) |
| 753 | .add(t1CondCodeOp(true)) |
| 754 | .addReg(Base, getKillRegState(KillOldBase)) |
| 755 | .addImm(Offset) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 756 | .add(predOps(Pred, PredReg)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 757 | } else { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 758 | BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 759 | .addReg(Base, getKillRegState(KillOldBase)) |
| 760 | .addImm(Offset) |
| 761 | .add(predOps(Pred, PredReg)) |
| 762 | .add(condCodeOp()); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 763 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 764 | Base = NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 765 | BaseKill = true; // New base is always killed straight away. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 766 | } |
| 767 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 768 | bool isDef = isLoadSingle(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 769 | |
| 770 | // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with |
| 771 | // base register writeback. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 772 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 773 | if (!Opcode) |
| 774 | return nullptr; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 775 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 776 | // Check if a Thumb1 LDM/STM merge is safe. This is the case if: |
| 777 | // - There is no writeback (LDM of base register), |
| 778 | // - the base register is killed by the merged instruction, |
| 779 | // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS |
| 780 | // to reset the base register. |
| 781 | // Otherwise, don't merge. |
| 782 | // It's safe to return here since the code to materialize a new base register |
| 783 | // above is also conditional on SafeToClobberCPSR. |
| 784 | if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 785 | return nullptr; |
Moritz Roth | 8f37656 | 2014-08-15 17:00:30 +0000 | [diff] [blame] | 786 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 787 | MachineInstrBuilder MIB; |
| 788 | |
| 789 | if (Writeback) { |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 790 | assert(isThumb1 && "expected Writeback only inThumb1"); |
| 791 | if (Opcode == ARM::tLDMIA) { |
| 792 | assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs"); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 793 | // Update tLDMIA with writeback if necessary. |
| 794 | Opcode = ARM::tLDMIA_UPD; |
Scott Douglass | 290183d | 2015-10-01 11:56:19 +0000 | [diff] [blame] | 795 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 796 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 797 | MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 798 | |
| 799 | // Thumb1: we might need to set base writeback when building the MI. |
| 800 | MIB.addReg(Base, getDefRegState(true)) |
| 801 | .addReg(Base, getKillRegState(BaseKill)); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 802 | |
| 803 | // The base isn't dead after a merged instruction with writeback. |
| 804 | // Insert a sub instruction after the newly formed instruction to reset. |
| 805 | if (!BaseKill) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 806 | UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 807 | } else { |
| 808 | // No writeback, simply build the MachineInstr. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 809 | MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode)); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 810 | MIB.addReg(Base, getKillRegState(BaseKill)); |
| 811 | } |
| 812 | |
| 813 | MIB.addImm(Pred).addReg(PredReg); |
| 814 | |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 815 | for (const std::pair<unsigned, bool> &R : Regs) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 816 | MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second)); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 817 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 818 | return MIB.getInstr(); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 819 | } |
| 820 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 821 | MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble( |
| 822 | MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, |
| 823 | int Offset, unsigned Base, bool BaseKill, unsigned Opcode, |
| 824 | ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, |
| 825 | ArrayRef<std::pair<unsigned, bool>> Regs) const { |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 826 | bool IsLoad = isi32Load(Opcode); |
| 827 | assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store"); |
| 828 | unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8; |
| 829 | |
| 830 | assert(Regs.size() == 2); |
| 831 | MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL, |
| 832 | TII->get(LoadStoreOpcode)); |
| 833 | if (IsLoad) { |
| 834 | MIB.addReg(Regs[0].first, RegState::Define) |
| 835 | .addReg(Regs[1].first, RegState::Define); |
| 836 | } else { |
| 837 | MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second)) |
| 838 | .addReg(Regs[1].first, getKillRegState(Regs[1].second)); |
| 839 | } |
| 840 | MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 841 | return MIB.getInstr(); |
| 842 | } |
| 843 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 844 | /// Call MergeOps and update MemOps and merges accordingly on success. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 845 | MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) { |
| 846 | const MachineInstr *First = Cand.Instrs.front(); |
| 847 | unsigned Opcode = First->getOpcode(); |
| 848 | bool IsLoad = isLoadSingle(Opcode); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 849 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 850 | SmallVector<unsigned, 4> ImpDefs; |
| 851 | DenseSet<unsigned> KilledRegs; |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 852 | DenseSet<unsigned> UsedRegs; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 853 | // Determine list of registers and list of implicit super-register defs. |
| 854 | for (const MachineInstr *MI : Cand.Instrs) { |
| 855 | const MachineOperand &MO = getLoadStoreRegOp(*MI); |
| 856 | unsigned Reg = MO.getReg(); |
| 857 | bool IsKill = MO.isKill(); |
| 858 | if (IsKill) |
| 859 | KilledRegs.insert(Reg); |
| 860 | Regs.push_back(std::make_pair(Reg, IsKill)); |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 861 | UsedRegs.insert(Reg); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 862 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 863 | if (IsLoad) { |
| 864 | // Collect any implicit defs of super-registers, after merging we can't |
| 865 | // be sure anymore that we properly preserved these live ranges and must |
| 866 | // removed these implicit operands. |
| 867 | for (const MachineOperand &MO : MI->implicit_operands()) { |
| 868 | if (!MO.isReg() || !MO.isDef() || MO.isDead()) |
| 869 | continue; |
| 870 | assert(MO.isImplicit()); |
| 871 | unsigned DefReg = MO.getReg(); |
| 872 | |
David Majnemer | 0d955d0 | 2016-08-11 22:21:41 +0000 | [diff] [blame] | 873 | if (is_contained(ImpDefs, DefReg)) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 874 | continue; |
| 875 | // We can ignore cases where the super-reg is read and written. |
| 876 | if (MI->readsRegister(DefReg)) |
| 877 | continue; |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 878 | ImpDefs.push_back(DefReg); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 879 | } |
| 880 | } |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 881 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 882 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 883 | // Attempt the merge. |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 884 | using iterator = MachineBasicBlock::iterator; |
| 885 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 886 | MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx]; |
| 887 | iterator InsertBefore = std::next(iterator(LatestMI)); |
| 888 | MachineBasicBlock &MBB = *LatestMI->getParent(); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 889 | unsigned Offset = getMemoryOpOffset(*First); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 890 | unsigned Base = getLoadStoreBaseOp(*First).getReg(); |
| 891 | bool BaseKill = LatestMI->killsRegister(Base); |
| 892 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 893 | ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 894 | DebugLoc DL = First->getDebugLoc(); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 895 | MachineInstr *Merged = nullptr; |
| 896 | if (Cand.CanMergeToLSDouble) |
| 897 | Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill, |
| 898 | Opcode, Pred, PredReg, DL, Regs); |
| 899 | if (!Merged && Cand.CanMergeToLSMulti) |
| 900 | Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill, |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 901 | Opcode, Pred, PredReg, DL, Regs); |
| 902 | if (!Merged) |
| 903 | return nullptr; |
| 904 | |
| 905 | // Determine earliest instruction that will get removed. We then keep an |
| 906 | // iterator just above it so the following erases don't invalidated it. |
| 907 | iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]); |
| 908 | bool EarliestAtBegin = false; |
| 909 | if (EarliestI == MBB.begin()) { |
| 910 | EarliestAtBegin = true; |
| 911 | } else { |
| 912 | EarliestI = std::prev(EarliestI); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 913 | } |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 914 | |
| 915 | // Remove instructions which have been merged. |
| 916 | for (MachineInstr *MI : Cand.Instrs) |
| 917 | MBB.erase(MI); |
| 918 | |
| 919 | // Determine range between the earliest removed instruction and the new one. |
| 920 | if (EarliestAtBegin) |
| 921 | EarliestI = MBB.begin(); |
| 922 | else |
| 923 | EarliestI = std::next(EarliestI); |
| 924 | auto FixupRange = make_range(EarliestI, iterator(Merged)); |
| 925 | |
| 926 | if (isLoadSingle(Opcode)) { |
| 927 | // If the previous loads defined a super-reg, then we have to mark earlier |
| 928 | // operands undef; Replicate the super-reg def on the merged instruction. |
| 929 | for (MachineInstr &MI : FixupRange) { |
| 930 | for (unsigned &ImpDefReg : ImpDefs) { |
| 931 | for (MachineOperand &MO : MI.implicit_operands()) { |
| 932 | if (!MO.isReg() || MO.getReg() != ImpDefReg) |
| 933 | continue; |
| 934 | if (MO.readsReg()) |
| 935 | MO.setIsUndef(); |
| 936 | else if (MO.isDef()) |
| 937 | ImpDefReg = 0; |
| 938 | } |
| 939 | } |
| 940 | } |
| 941 | |
| 942 | MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged); |
| 943 | for (unsigned ImpDef : ImpDefs) |
| 944 | MIB.addReg(ImpDef, RegState::ImplicitDefine); |
| 945 | } else { |
| 946 | // Remove kill flags: We are possibly storing the values later now. |
| 947 | assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD); |
| 948 | for (MachineInstr &MI : FixupRange) { |
| 949 | for (MachineOperand &MO : MI.uses()) { |
| 950 | if (!MO.isReg() || !MO.isKill()) |
| 951 | continue; |
Pete Cooper | e3c8161 | 2015-07-16 00:09:18 +0000 | [diff] [blame] | 952 | if (UsedRegs.count(MO.getReg())) |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 953 | MO.setIsKill(false); |
| 954 | } |
| 955 | } |
| 956 | assert(ImpDefs.empty()); |
| 957 | } |
| 958 | |
| 959 | return Merged; |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 960 | } |
| 961 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 962 | static bool isValidLSDoubleOffset(int Offset) { |
| 963 | unsigned Value = abs(Offset); |
| 964 | // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally |
| 965 | // multiplied by 4. |
| 966 | return (Value % 4) == 0 && Value < 1024; |
| 967 | } |
| 968 | |
Matthias Braun | f290912 | 2016-03-02 19:20:00 +0000 | [diff] [blame] | 969 | /// Return true for loads/stores that can be combined to a double/multi |
| 970 | /// operation without increasing the requirements for alignment. |
| 971 | static bool mayCombineMisaligned(const TargetSubtargetInfo &STI, |
| 972 | const MachineInstr &MI) { |
| 973 | // vldr/vstr trap on misaligned pointers anyway, forming vldm makes no |
| 974 | // difference. |
| 975 | unsigned Opcode = MI.getOpcode(); |
| 976 | if (!isi32Load(Opcode) && !isi32Store(Opcode)) |
| 977 | return true; |
| 978 | |
| 979 | // Stack pointer alignment is out of the programmers control so we can trust |
| 980 | // SP-relative loads/stores. |
| 981 | if (getLoadStoreBaseOp(MI).getReg() == ARM::SP && |
| 982 | STI.getFrameLowering()->getTransientStackAlignment() >= 4) |
| 983 | return true; |
| 984 | return false; |
| 985 | } |
| 986 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 987 | /// Find candidates for load/store multiple merge in list of MemOpQueueEntries. |
| 988 | void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) { |
| 989 | const MachineInstr *FirstMI = MemOps[0].MI; |
| 990 | unsigned Opcode = FirstMI->getOpcode(); |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 991 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 992 | unsigned Size = getLSMultipleTransferSize(FirstMI); |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 993 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 994 | unsigned SIndex = 0; |
| 995 | unsigned EIndex = MemOps.size(); |
| 996 | do { |
| 997 | // Look at the first instruction. |
| 998 | const MachineInstr *MI = MemOps[SIndex].MI; |
| 999 | int Offset = MemOps[SIndex].Offset; |
| 1000 | const MachineOperand &PMO = getLoadStoreRegOp(*MI); |
| 1001 | unsigned PReg = PMO.getReg(); |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 1002 | unsigned PRegNum = PMO.isUndef() ? std::numeric_limits<unsigned>::max() |
| 1003 | : TRI->getEncodingValue(PReg); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1004 | unsigned Latest = SIndex; |
| 1005 | unsigned Earliest = SIndex; |
| 1006 | unsigned Count = 1; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1007 | bool CanMergeToLSDouble = |
| 1008 | STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset); |
| 1009 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1010 | // register when interrupted or faulted. |
| 1011 | if (STI->isCortexM3() && isi32Load(Opcode) && |
| 1012 | PReg == getLoadStoreBaseOp(*MI).getReg()) |
| 1013 | CanMergeToLSDouble = false; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1014 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1015 | bool CanMergeToLSMulti = true; |
| 1016 | // On swift vldm/vstm starting with an odd register number as that needs |
| 1017 | // more uops than single vldrs. |
Diana Picus | 4879b05 | 2016-07-06 09:22:23 +0000 | [diff] [blame] | 1018 | if (STI->hasSlowOddRegister() && !isNotVFP && (PRegNum % 2) == 1) |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1019 | CanMergeToLSMulti = false; |
| 1020 | |
| 1021 | // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it |
| 1022 | // deprecated; LDM to PC is fine but cannot happen here. |
| 1023 | if (PReg == ARM::SP || PReg == ARM::PC) |
| 1024 | CanMergeToLSMulti = CanMergeToLSDouble = false; |
| 1025 | |
Matthias Braun | f290912 | 2016-03-02 19:20:00 +0000 | [diff] [blame] | 1026 | // Should we be conservative? |
| 1027 | if (AssumeMisalignedLoadStores && !mayCombineMisaligned(*STI, *MI)) |
| 1028 | CanMergeToLSMulti = CanMergeToLSDouble = false; |
| 1029 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1030 | // Merge following instructions where possible. |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1031 | for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) { |
| 1032 | int NewOffset = MemOps[I].Offset; |
| 1033 | if (NewOffset != Offset + (int)Size) |
| 1034 | break; |
| 1035 | const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI); |
| 1036 | unsigned Reg = MO.getReg(); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1037 | if (Reg == ARM::SP || Reg == ARM::PC) |
Matthias Braun | 731e359 | 2015-07-20 23:17:20 +0000 | [diff] [blame] | 1038 | break; |
| 1039 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1040 | // See if the current load/store may be part of a multi load/store. |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 1041 | unsigned RegNum = MO.isUndef() ? std::numeric_limits<unsigned>::max() |
| 1042 | : TRI->getEncodingValue(Reg); |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1043 | bool PartOfLSMulti = CanMergeToLSMulti; |
| 1044 | if (PartOfLSMulti) { |
| 1045 | // Register numbers must be in ascending order. |
| 1046 | if (RegNum <= PRegNum) |
| 1047 | PartOfLSMulti = false; |
| 1048 | // For VFP / NEON load/store multiples, the registers must be |
| 1049 | // consecutive and within the limit on the number of registers per |
| 1050 | // instruction. |
| 1051 | else if (!isNotVFP && RegNum != PRegNum+1) |
| 1052 | PartOfLSMulti = false; |
| 1053 | } |
| 1054 | // See if the current load/store may be part of a double load/store. |
| 1055 | bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1; |
| 1056 | |
| 1057 | if (!PartOfLSMulti && !PartOfLSDouble) |
| 1058 | break; |
| 1059 | CanMergeToLSMulti &= PartOfLSMulti; |
| 1060 | CanMergeToLSDouble &= PartOfLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1061 | // Track MemOp with latest and earliest position (Positions are |
| 1062 | // counted in reverse). |
| 1063 | unsigned Position = MemOps[I].Position; |
| 1064 | if (Position < MemOps[Latest].Position) |
| 1065 | Latest = I; |
| 1066 | else if (Position > MemOps[Earliest].Position) |
| 1067 | Earliest = I; |
| 1068 | // Prepare for next MemOp. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1069 | Offset += Size; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1070 | PRegNum = RegNum; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1071 | } |
| 1072 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1073 | // Form a candidate from the Ops collected so far. |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1074 | MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1075 | for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C) |
| 1076 | Candidate->Instrs.push_back(MemOps[C].MI); |
| 1077 | Candidate->LatestMIIdx = Latest - SIndex; |
| 1078 | Candidate->EarliestMIIdx = Earliest - SIndex; |
| 1079 | Candidate->InsertPos = MemOps[Latest].Position; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1080 | if (Count == 1) |
| 1081 | CanMergeToLSMulti = CanMergeToLSDouble = false; |
| 1082 | Candidate->CanMergeToLSMulti = CanMergeToLSMulti; |
| 1083 | Candidate->CanMergeToLSDouble = CanMergeToLSDouble; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1084 | Candidates.push_back(Candidate); |
| 1085 | // Continue after the chain. |
| 1086 | SIndex += Count; |
| 1087 | } while (SIndex < EIndex); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1090 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 1091 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1092 | switch (Opc) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1093 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1094 | case ARM::LDMIA: |
| 1095 | case ARM::LDMDA: |
| 1096 | case ARM::LDMDB: |
| 1097 | case ARM::LDMIB: |
| 1098 | switch (Mode) { |
| 1099 | default: llvm_unreachable("Unhandled submode!"); |
| 1100 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 1101 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 1102 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 1103 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 1104 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1105 | case ARM::STMIA: |
| 1106 | case ARM::STMDA: |
| 1107 | case ARM::STMDB: |
| 1108 | case ARM::STMIB: |
| 1109 | switch (Mode) { |
| 1110 | default: llvm_unreachable("Unhandled submode!"); |
| 1111 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 1112 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 1113 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 1114 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 1115 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1116 | case ARM::t2LDMIA: |
| 1117 | case ARM::t2LDMDB: |
| 1118 | switch (Mode) { |
| 1119 | default: llvm_unreachable("Unhandled submode!"); |
| 1120 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 1121 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 1122 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1123 | case ARM::t2STMIA: |
| 1124 | case ARM::t2STMDB: |
| 1125 | switch (Mode) { |
| 1126 | default: llvm_unreachable("Unhandled submode!"); |
| 1127 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 1128 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 1129 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1130 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1131 | switch (Mode) { |
| 1132 | default: llvm_unreachable("Unhandled submode!"); |
| 1133 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 1134 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 1135 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1136 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1137 | switch (Mode) { |
| 1138 | default: llvm_unreachable("Unhandled submode!"); |
| 1139 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 1140 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 1141 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1142 | case ARM::VSTMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1143 | switch (Mode) { |
| 1144 | default: llvm_unreachable("Unhandled submode!"); |
| 1145 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 1146 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 1147 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1148 | case ARM::VSTMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1149 | switch (Mode) { |
| 1150 | default: llvm_unreachable("Unhandled submode!"); |
| 1151 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 1152 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 1153 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1154 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1155 | } |
| 1156 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1157 | /// Check if the given instruction increments or decrements a register and |
| 1158 | /// return the amount it is incremented/decremented. Returns 0 if the CPSR flags |
| 1159 | /// generated by the instruction are possibly read as well. |
| 1160 | static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg, |
| 1161 | ARMCC::CondCodes Pred, unsigned PredReg) { |
| 1162 | bool CheckCPSRDef; |
| 1163 | int Scale; |
| 1164 | switch (MI.getOpcode()) { |
| 1165 | case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break; |
| 1166 | case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break; |
| 1167 | case ARM::t2SUBri: |
| 1168 | case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break; |
| 1169 | case ARM::t2ADDri: |
| 1170 | case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break; |
| 1171 | case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break; |
| 1172 | case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break; |
| 1173 | default: return 0; |
| 1174 | } |
| 1175 | |
| 1176 | unsigned MIPredReg; |
| 1177 | if (MI.getOperand(0).getReg() != Reg || |
| 1178 | MI.getOperand(1).getReg() != Reg || |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1179 | getInstrPredicate(MI, MIPredReg) != Pred || |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1180 | MIPredReg != PredReg) |
| 1181 | return 0; |
| 1182 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1183 | if (CheckCPSRDef && definesCPSR(MI)) |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1184 | return 0; |
| 1185 | return MI.getOperand(2).getImm() * Scale; |
| 1186 | } |
| 1187 | |
| 1188 | /// Searches for an increment or decrement of \p Reg before \p MBBI. |
| 1189 | static MachineBasicBlock::iterator |
| 1190 | findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg, |
| 1191 | ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) { |
| 1192 | Offset = 0; |
| 1193 | MachineBasicBlock &MBB = *MBBI->getParent(); |
| 1194 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1195 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1196 | if (MBBI == BeginMBBI) |
| 1197 | return EndMBBI; |
| 1198 | |
| 1199 | // Skip debug values. |
| 1200 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1201 | while (PrevMBBI->isDebugInstr() && PrevMBBI != BeginMBBI) |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1202 | --PrevMBBI; |
| 1203 | |
| 1204 | Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg); |
| 1205 | return Offset == 0 ? EndMBBI : PrevMBBI; |
| 1206 | } |
| 1207 | |
| 1208 | /// Searches for a increment or decrement of \p Reg after \p MBBI. |
| 1209 | static MachineBasicBlock::iterator |
| 1210 | findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg, |
| 1211 | ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) { |
| 1212 | Offset = 0; |
| 1213 | MachineBasicBlock &MBB = *MBBI->getParent(); |
| 1214 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1215 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
| 1216 | // Skip debug values. |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1217 | while (NextMBBI != EndMBBI && NextMBBI->isDebugInstr()) |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1218 | ++NextMBBI; |
| 1219 | if (NextMBBI == EndMBBI) |
| 1220 | return EndMBBI; |
| 1221 | |
| 1222 | Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg); |
| 1223 | return Offset == 0 ? EndMBBI : NextMBBI; |
| 1224 | } |
| 1225 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1226 | /// Fold proceeding/trailing inc/dec of base register into the |
| 1227 | /// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1228 | /// |
| 1229 | /// stmia rn, <ra, rb, rc> |
| 1230 | /// rn := rn + 4 * 3; |
| 1231 | /// => |
| 1232 | /// stmia rn!, <ra, rb, rc> |
| 1233 | /// |
| 1234 | /// rn := rn - 4 * 3; |
| 1235 | /// ldmia rn, <ra, rb, rc> |
| 1236 | /// => |
| 1237 | /// ldmdb rn!, <ra, rb, rc> |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1238 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1239 | // Thumb1 is already using updating loads/stores. |
| 1240 | if (isThumb1) return false; |
| 1241 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1242 | const MachineOperand &BaseOP = MI->getOperand(0); |
| 1243 | unsigned Base = BaseOP.getReg(); |
| 1244 | bool BaseKill = BaseOP.isKill(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1245 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1246 | ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1247 | unsigned Opcode = MI->getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1248 | DebugLoc DL = MI->getDebugLoc(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1250 | // Can't use an updating ld/st if the base register is also a dest |
| 1251 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1252 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1253 | if (MI->getOperand(i).getReg() == Base) |
| 1254 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1255 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1256 | int Bytes = getLSMultipleTransferSize(MI); |
Matthias Braun | 84e2897 | 2015-07-20 23:17:16 +0000 | [diff] [blame] | 1257 | MachineBasicBlock &MBB = *MI->getParent(); |
Matthias Braun | 84e2897 | 2015-07-20 23:17:16 +0000 | [diff] [blame] | 1258 | MachineBasicBlock::iterator MBBI(MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1259 | int Offset; |
| 1260 | MachineBasicBlock::iterator MergeInstr |
| 1261 | = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset); |
| 1262 | ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode); |
| 1263 | if (Mode == ARM_AM::ia && Offset == -Bytes) { |
| 1264 | Mode = ARM_AM::db; |
| 1265 | } else if (Mode == ARM_AM::ib && Offset == -Bytes) { |
| 1266 | Mode = ARM_AM::da; |
| 1267 | } else { |
| 1268 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1269 | if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) && |
James Molloy | 75afc95 | 2016-06-07 11:47:24 +0000 | [diff] [blame] | 1270 | ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes)) { |
| 1271 | |
| 1272 | // We couldn't find an inc/dec to merge. But if the base is dead, we |
| 1273 | // can still change to a writeback form as that will save us 2 bytes |
| 1274 | // of code size. It can create WAW hazards though, so only do it if |
| 1275 | // we're minimizing code size. |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1276 | if (!MBB.getParent()->getFunction().optForMinSize() || !BaseKill) |
James Molloy | 75afc95 | 2016-06-07 11:47:24 +0000 | [diff] [blame] | 1277 | return false; |
| 1278 | |
| 1279 | bool HighRegsUsed = false; |
| 1280 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
| 1281 | if (MI->getOperand(i).getReg() >= ARM::R8) { |
| 1282 | HighRegsUsed = true; |
| 1283 | break; |
| 1284 | } |
| 1285 | |
| 1286 | if (!HighRegsUsed) |
| 1287 | MergeInstr = MBB.end(); |
| 1288 | else |
| 1289 | return false; |
| 1290 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1291 | } |
James Molloy | 75afc95 | 2016-06-07 11:47:24 +0000 | [diff] [blame] | 1292 | if (MergeInstr != MBB.end()) |
| 1293 | MBB.erase(MergeInstr); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1294 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1295 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1296 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1297 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1298 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1299 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1300 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1301 | // Transfer the rest of operands. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1302 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1303 | MIB.add(MI->getOperand(OpNum)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1304 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1305 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1306 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1307 | |
| 1308 | MBB.erase(MBBI); |
| 1309 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1310 | } |
| 1311 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1312 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 1313 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1314 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1315 | case ARM::LDRi12: |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1316 | return ARM::LDR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1317 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1318 | return ARM::STR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1319 | case ARM::VLDRS: |
| 1320 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1321 | case ARM::VLDRD: |
| 1322 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1323 | case ARM::VSTRS: |
| 1324 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1325 | case ARM::VSTRD: |
| 1326 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1327 | case ARM::t2LDRi8: |
| 1328 | case ARM::t2LDRi12: |
| 1329 | return ARM::t2LDR_PRE; |
| 1330 | case ARM::t2STRi8: |
| 1331 | case ARM::t2STRi12: |
| 1332 | return ARM::t2STR_PRE; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1333 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1334 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1335 | } |
| 1336 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1337 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 1338 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1339 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1340 | case ARM::LDRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1341 | return ARM::LDR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1342 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1343 | return ARM::STR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1344 | case ARM::VLDRS: |
| 1345 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1346 | case ARM::VLDRD: |
| 1347 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1348 | case ARM::VSTRS: |
| 1349 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1350 | case ARM::VSTRD: |
| 1351 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1352 | case ARM::t2LDRi8: |
| 1353 | case ARM::t2LDRi12: |
| 1354 | return ARM::t2LDR_POST; |
| 1355 | case ARM::t2STRi8: |
| 1356 | case ARM::t2STRi12: |
| 1357 | return ARM::t2STR_POST; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1358 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1359 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1360 | } |
| 1361 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1362 | /// Fold proceeding/trailing inc/dec of base register into the |
| 1363 | /// LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1364 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1365 | // Thumb1 doesn't have updating LDR/STR. |
| 1366 | // FIXME: Use LDM/STM with single register instead. |
| 1367 | if (isThumb1) return false; |
| 1368 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1369 | unsigned Base = getLoadStoreBaseOp(*MI).getReg(); |
| 1370 | bool BaseKill = getLoadStoreBaseOp(*MI).isKill(); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1371 | unsigned Opcode = MI->getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1372 | DebugLoc DL = MI->getDebugLoc(); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1373 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 1374 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1375 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 1376 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1377 | if (MI->getOperand(2).getImm() != 0) |
| 1378 | return false; |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1379 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1380 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1381 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1382 | // Can't do the merge if the destination register is the same as the would-be |
| 1383 | // writeback register. |
Chad Rosier | ace9c5d | 2013-03-25 16:29:20 +0000 | [diff] [blame] | 1384 | if (MI->getOperand(0).getReg() == Base) |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1385 | return false; |
| 1386 | |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1387 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1388 | ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1389 | int Bytes = getLSMultipleTransferSize(MI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1390 | MachineBasicBlock &MBB = *MI->getParent(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1391 | MachineBasicBlock::iterator MBBI(MI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1392 | int Offset; |
| 1393 | MachineBasicBlock::iterator MergeInstr |
| 1394 | = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset); |
| 1395 | unsigned NewOpc; |
| 1396 | if (!isAM5 && Offset == Bytes) { |
| 1397 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add); |
| 1398 | } else if (Offset == -Bytes) { |
| 1399 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub); |
| 1400 | } else { |
| 1401 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1402 | if (Offset == Bytes) { |
| 1403 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add); |
| 1404 | } else if (!isAM5 && Offset == -Bytes) { |
| 1405 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub); |
| 1406 | } else |
| 1407 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1408 | } |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1409 | MBB.erase(MergeInstr); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1410 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1411 | ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1412 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1413 | bool isLd = isLoadSingle(Opcode); |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1414 | if (isAM5) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1415 | // VLDM[SD]_UPD, VSTM[SD]_UPD |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1416 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 1417 | // updating load/store-multiple instructions can be used with only one |
| 1418 | // register.) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1419 | MachineOperand &MO = MI->getOperand(0); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1420 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1421 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1422 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1423 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1424 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 1425 | getKillRegState(MO.isKill()))); |
| 1426 | } else if (isLd) { |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1427 | if (isAM2) { |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1428 | // LDR_PRE, LDR_POST |
| 1429 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1430 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1431 | .addReg(Base, RegState::Define) |
| 1432 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1433 | } else { |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1434 | int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1435 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1436 | .addReg(Base, RegState::Define) |
| 1437 | .addReg(Base) |
| 1438 | .addReg(0) |
| 1439 | .addImm(Imm) |
| 1440 | .add(predOps(Pred, PredReg)); |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1441 | } |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1442 | } else { |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1443 | // t2LDR_PRE, t2LDR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1444 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg()) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1445 | .addReg(Base, RegState::Define) |
| 1446 | .addReg(Base) |
| 1447 | .addImm(Offset) |
| 1448 | .add(predOps(Pred, PredReg)); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1449 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1450 | } else { |
| 1451 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 1452 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 1453 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 1454 | // can be removed entirely. |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1455 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1456 | int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1457 | // STR_PRE, STR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1458 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1459 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1460 | .addReg(Base) |
| 1461 | .addReg(0) |
| 1462 | .addImm(Imm) |
| 1463 | .add(predOps(Pred, PredReg)); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1464 | } else { |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1465 | // t2STR_PRE, t2STR_POST |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1466 | BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base) |
Diana Picus | bd66b7d | 2017-01-20 08:15:24 +0000 | [diff] [blame] | 1467 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1468 | .addReg(Base) |
| 1469 | .addImm(Offset) |
| 1470 | .add(predOps(Pred, PredReg)); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1471 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1472 | } |
| 1473 | MBB.erase(MBBI); |
| 1474 | |
| 1475 | return true; |
| 1476 | } |
| 1477 | |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1478 | bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const { |
| 1479 | unsigned Opcode = MI.getOpcode(); |
| 1480 | assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) && |
| 1481 | "Must have t2STRDi8 or t2LDRDi8"); |
| 1482 | if (MI.getOperand(3).getImm() != 0) |
| 1483 | return false; |
| 1484 | |
| 1485 | // Behaviour for writeback is undefined if base register is the same as one |
| 1486 | // of the others. |
| 1487 | const MachineOperand &BaseOp = MI.getOperand(2); |
| 1488 | unsigned Base = BaseOp.getReg(); |
| 1489 | const MachineOperand &Reg0Op = MI.getOperand(0); |
| 1490 | const MachineOperand &Reg1Op = MI.getOperand(1); |
| 1491 | if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base) |
| 1492 | return false; |
| 1493 | |
| 1494 | unsigned PredReg; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1495 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1496 | MachineBasicBlock::iterator MBBI(MI); |
| 1497 | MachineBasicBlock &MBB = *MI.getParent(); |
| 1498 | int Offset; |
| 1499 | MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred, |
| 1500 | PredReg, Offset); |
| 1501 | unsigned NewOpc; |
| 1502 | if (Offset == 8 || Offset == -8) { |
| 1503 | NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE; |
| 1504 | } else { |
| 1505 | MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset); |
| 1506 | if (Offset == 8 || Offset == -8) { |
| 1507 | NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST; |
| 1508 | } else |
| 1509 | return false; |
| 1510 | } |
| 1511 | MBB.erase(MergeInstr); |
| 1512 | |
| 1513 | DebugLoc DL = MI.getDebugLoc(); |
| 1514 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc)); |
| 1515 | if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) { |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1516 | MIB.add(Reg0Op).add(Reg1Op).addReg(BaseOp.getReg(), RegState::Define); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1517 | } else { |
| 1518 | assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST); |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1519 | MIB.addReg(BaseOp.getReg(), RegState::Define).add(Reg0Op).add(Reg1Op); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1520 | } |
| 1521 | MIB.addReg(BaseOp.getReg(), RegState::Kill) |
| 1522 | .addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1523 | assert(TII->get(Opcode).getNumOperands() == 6 && |
| 1524 | TII->get(NewOpc).getNumOperands() == 7 && |
| 1525 | "Unexpected number of operands in Opcode specification."); |
| 1526 | |
| 1527 | // Transfer implicit operands. |
| 1528 | for (const MachineOperand &MO : MI.implicit_operands()) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 1529 | MIB.add(MO); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1530 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 1531 | |
| 1532 | MBB.erase(MBBI); |
| 1533 | return true; |
| 1534 | } |
| 1535 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1536 | /// Returns true if instruction is a memory operation that this pass is capable |
| 1537 | /// of operating on. |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1538 | static bool isMemoryOp(const MachineInstr &MI) { |
| 1539 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1540 | switch (Opcode) { |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1541 | case ARM::VLDRS: |
| 1542 | case ARM::VSTRS: |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1543 | case ARM::VLDRD: |
| 1544 | case ARM::VSTRD: |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1545 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1546 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1547 | case ARM::tLDRi: |
| 1548 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 1549 | case ARM::tLDRspi: |
| 1550 | case ARM::tSTRspi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1551 | case ARM::t2LDRi8: |
| 1552 | case ARM::t2LDRi12: |
| 1553 | case ARM::t2STRi8: |
| 1554 | case ARM::t2STRi12: |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1555 | break; |
| 1556 | default: |
| 1557 | return false; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1558 | } |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1559 | if (!MI.getOperand(1).isReg()) |
| 1560 | return false; |
| 1561 | |
| 1562 | // When no memory operands are present, conservatively assume unaligned, |
| 1563 | // volatile, unfoldable. |
| 1564 | if (!MI.hasOneMemOperand()) |
| 1565 | return false; |
| 1566 | |
| 1567 | const MachineMemOperand &MMO = **MI.memoperands_begin(); |
| 1568 | |
| 1569 | // Don't touch volatile memory accesses - we may be changing their order. |
| 1570 | if (MMO.isVolatile()) |
| 1571 | return false; |
| 1572 | |
| 1573 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 1574 | // not. |
| 1575 | if (MMO.getAlignment() < 4) |
| 1576 | return false; |
| 1577 | |
| 1578 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 1579 | // to avoid making a mess of it. |
| 1580 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 1581 | if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef()) |
| 1582 | return false; |
| 1583 | |
| 1584 | // Likewise don't mess with references to undefined addresses. |
| 1585 | if (MI.getOperand(1).isUndef()) |
| 1586 | return false; |
| 1587 | |
| 1588 | return true; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1589 | } |
| 1590 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1591 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 1592 | MachineBasicBlock::iterator &MBBI, int Offset, |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1593 | bool isDef, unsigned NewOpc, unsigned Reg, |
| 1594 | bool RegDeadKill, bool RegUndef, unsigned BaseReg, |
| 1595 | bool BaseKill, bool BaseUndef, ARMCC::CondCodes Pred, |
| 1596 | unsigned PredReg, const TargetInstrInfo *TII) { |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1597 | if (isDef) { |
| 1598 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1599 | TII->get(NewOpc)) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1600 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1601 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1602 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1603 | } else { |
| 1604 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1605 | TII->get(NewOpc)) |
| 1606 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1607 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1608 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1609 | } |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1610 | } |
| 1611 | |
| 1612 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1613 | MachineBasicBlock::iterator &MBBI) { |
| 1614 | MachineInstr *MI = &*MBBI; |
| 1615 | unsigned Opcode = MI->getOpcode(); |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1616 | // FIXME: Code/comments below check Opcode == t2STRDi8, but this check returns |
| 1617 | // if we see this opcode. |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1618 | if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8) |
| 1619 | return false; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1620 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1621 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1622 | unsigned BaseReg = BaseOp.getReg(); |
| 1623 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1624 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1625 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1626 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1627 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1628 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1629 | // register when interrupted or faulted. |
| 1630 | bool Errata602117 = EvenReg == BaseReg && |
| 1631 | (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3(); |
| 1632 | // ARM LDRD/STRD needs consecutive registers. |
| 1633 | bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) && |
| 1634 | (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum); |
| 1635 | |
| 1636 | if (!Errata602117 && !NonConsecutiveRegs) |
| 1637 | return false; |
| 1638 | |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1639 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1640 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
| 1641 | bool EvenDeadKill = isLd ? |
| 1642 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
| 1643 | bool EvenUndef = MI->getOperand(0).isUndef(); |
| 1644 | bool OddDeadKill = isLd ? |
| 1645 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
| 1646 | bool OddUndef = MI->getOperand(1).isUndef(); |
| 1647 | bool BaseKill = BaseOp.isKill(); |
| 1648 | bool BaseUndef = BaseOp.isUndef(); |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1649 | assert((isT2 || MI->getOperand(3).getReg() == ARM::NoRegister) && |
| 1650 | "register offset not handled below"); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1651 | int OffImm = getMemoryOpOffset(*MI); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1652 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1653 | ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1654 | |
| 1655 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
| 1656 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1657 | // ldm or stm. |
| 1658 | unsigned NewOpc = (isLd) |
| 1659 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1660 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
| 1661 | if (isLd) { |
| 1662 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1663 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 1664 | .addImm(Pred).addReg(PredReg) |
| 1665 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
| 1666 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
| 1667 | ++NumLDRD2LDM; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1668 | } else { |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1669 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1670 | .addReg(BaseReg, getKillRegState(BaseKill)) |
| 1671 | .addImm(Pred).addReg(PredReg) |
| 1672 | .addReg(EvenReg, |
| 1673 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1674 | .addReg(OddReg, |
| 1675 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
| 1676 | ++NumSTRD2STM; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1677 | } |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1678 | } else { |
| 1679 | // Split into two instructions. |
| 1680 | unsigned NewOpc = (isLd) |
| 1681 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1682 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
| 1683 | // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset, |
| 1684 | // so adjust and use t2LDRi12 here for that. |
| 1685 | unsigned NewOpc2 = (isLd) |
| 1686 | ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1687 | : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1688 | // If this is a load, make sure the first load does not clobber the base |
| 1689 | // register before the second load reads it. |
| 1690 | if (isLd && TRI->regsOverlap(EvenReg, BaseReg)) { |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1691 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1692 | InsertLDR_STR(MBB, MBBI, OffImm + 4, isLd, NewOpc2, OddReg, OddDeadKill, |
| 1693 | false, BaseReg, false, BaseUndef, Pred, PredReg, TII); |
| 1694 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, NewOpc, EvenReg, EvenDeadKill, |
| 1695 | false, BaseReg, BaseKill, BaseUndef, Pred, PredReg, TII); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1696 | } else { |
| 1697 | if (OddReg == EvenReg && EvenDeadKill) { |
| 1698 | // If the two source operands are the same, the kill marker is |
| 1699 | // probably on the first one. e.g. |
Francis Visoiu Mistrih | a8a83d1 | 2017-12-07 10:40:31 +0000 | [diff] [blame] | 1700 | // t2STRDi8 killed %r5, %r5, killed %r9, 0, 14, %reg0 |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1701 | EvenDeadKill = false; |
| 1702 | OddDeadKill = true; |
| 1703 | } |
| 1704 | // Never kill the base register in the first instruction. |
| 1705 | if (EvenReg == BaseReg) |
| 1706 | EvenDeadKill = false; |
Geoff Berry | 75c4ae3 | 2017-08-28 19:03:45 +0000 | [diff] [blame] | 1707 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, NewOpc, EvenReg, EvenDeadKill, |
| 1708 | EvenUndef, BaseReg, false, BaseUndef, Pred, PredReg, TII); |
| 1709 | InsertLDR_STR(MBB, MBBI, OffImm + 4, isLd, NewOpc2, OddReg, OddDeadKill, |
| 1710 | OddUndef, BaseReg, BaseKill, BaseUndef, Pred, PredReg, TII); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1711 | } |
| 1712 | if (isLd) |
| 1713 | ++NumLDRD2LDR; |
| 1714 | else |
| 1715 | ++NumSTRD2STR; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1716 | } |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1717 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1718 | MBBI = MBB.erase(MBBI); |
Matthias Braun | ba3ecc3 | 2015-06-24 20:03:27 +0000 | [diff] [blame] | 1719 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1720 | } |
| 1721 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1722 | /// An optimization pass to turn multiple LDR / STR ops of the same base and |
| 1723 | /// incrementing offset into LDM / STM ops. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1724 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1725 | MemOpQueue MemOps; |
| 1726 | unsigned CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1727 | unsigned CurrOpc = ~0u; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1728 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1729 | unsigned Position = 0; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1730 | assert(Candidates.size() == 0); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1731 | assert(MergeBaseCandidates.size() == 0); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1732 | LiveRegsValid = false; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1733 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1734 | for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin(); |
| 1735 | I = MBBI) { |
| 1736 | // The instruction in front of the iterator is the one we look at. |
| 1737 | MBBI = std::prev(I); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1738 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1739 | continue; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1740 | ++Position; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1741 | |
Matthias Braun | 5a1857b | 2015-11-21 02:09:49 +0000 | [diff] [blame] | 1742 | if (isMemoryOp(*MBBI)) { |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1743 | unsigned Opcode = MBBI->getOpcode(); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1744 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1745 | unsigned Reg = MO.getReg(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1746 | unsigned Base = getLoadStoreBaseOp(*MBBI).getReg(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1747 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1748 | ARMCC::CondCodes Pred = getInstrPredicate(*MBBI, PredReg); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1749 | int Offset = getMemoryOpOffset(*MBBI); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1750 | if (CurrBase == 0) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1751 | // Start of a new chain. |
| 1752 | CurrBase = Base; |
| 1753 | CurrOpc = Opcode; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1754 | CurrPred = Pred; |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1755 | MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position)); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1756 | continue; |
| 1757 | } |
| 1758 | // Note: No need to match PredReg in the next if. |
| 1759 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
| 1760 | // Watch out for: |
| 1761 | // r4 := ldr [r0, #8] |
| 1762 | // r4 := ldr [r0, #4] |
| 1763 | // or |
| 1764 | // r0 := ldr [r0] |
| 1765 | // If a load overrides the base register or a register loaded by |
| 1766 | // another load in our chain, we cannot take this instruction. |
| 1767 | bool Overlap = false; |
| 1768 | if (isLoadSingle(Opcode)) { |
| 1769 | Overlap = (Base == Reg); |
| 1770 | if (!Overlap) { |
| 1771 | for (const MemOpQueueEntry &E : MemOps) { |
| 1772 | if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) { |
| 1773 | Overlap = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1774 | break; |
| 1775 | } |
| 1776 | } |
| 1777 | } |
| 1778 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1779 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1780 | if (!Overlap) { |
| 1781 | // Check offset and sort memory operation into the current chain. |
| 1782 | if (Offset > MemOps.back().Offset) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1783 | MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position)); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1784 | continue; |
| 1785 | } else { |
| 1786 | MemOpQueue::iterator MI, ME; |
| 1787 | for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) { |
| 1788 | if (Offset < MI->Offset) { |
| 1789 | // Found a place to insert. |
| 1790 | break; |
| 1791 | } |
| 1792 | if (Offset == MI->Offset) { |
| 1793 | // Collision, abort. |
| 1794 | MI = ME; |
| 1795 | break; |
| 1796 | } |
| 1797 | } |
| 1798 | if (MI != MemOps.end()) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1799 | MemOps.insert(MI, MemOpQueueEntry(*MBBI, Offset, Position)); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1800 | continue; |
| 1801 | } |
| 1802 | } |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1803 | } |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1804 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1805 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1806 | // Don't advance the iterator; The op will start a new chain next. |
| 1807 | MBBI = I; |
| 1808 | --Position; |
| 1809 | // Fallthrough to look into existing chain. |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1810 | } else if (MBBI->isDebugInstr()) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1811 | continue; |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1812 | } else if (MBBI->getOpcode() == ARM::t2LDRDi8 || |
| 1813 | MBBI->getOpcode() == ARM::t2STRDi8) { |
| 1814 | // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions |
| 1815 | // remember them because we may still be able to merge add/sub into them. |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1816 | MergeBaseCandidates.push_back(&*MBBI); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1817 | } |
| 1818 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1819 | // If we are here then the chain is broken; Extract candidates for a merge. |
| 1820 | if (MemOps.size() > 0) { |
| 1821 | FormCandidates(MemOps); |
| 1822 | // Reset for the next chain. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1823 | CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1824 | CurrOpc = ~0u; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1825 | CurrPred = ARMCC::AL; |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1826 | MemOps.clear(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1827 | } |
| 1828 | } |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1829 | if (MemOps.size() > 0) |
| 1830 | FormCandidates(MemOps); |
| 1831 | |
| 1832 | // Sort candidates so they get processed from end to begin of the basic |
| 1833 | // block later; This is necessary for liveness calculation. |
| 1834 | auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) { |
| 1835 | return M0->InsertPos < M1->InsertPos; |
| 1836 | }; |
Mandeep Singh Grang | 9893fe2 | 2018-04-05 18:31:50 +0000 | [diff] [blame] | 1837 | llvm::sort(Candidates.begin(), Candidates.end(), LessThan); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1838 | |
| 1839 | // Go through list of candidates and merge. |
| 1840 | bool Changed = false; |
| 1841 | for (const MergeCandidate *Candidate : Candidates) { |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1842 | if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1843 | MachineInstr *Merged = MergeOpsUpdate(*Candidate); |
| 1844 | // Merge preceding/trailing base inc/dec into the merged op. |
| 1845 | if (Merged) { |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1846 | Changed = true; |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1847 | unsigned Opcode = Merged->getOpcode(); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1848 | if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8) |
| 1849 | MergeBaseUpdateLSDouble(*Merged); |
| 1850 | else |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1851 | MergeBaseUpdateLSMultiple(Merged); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1852 | } else { |
| 1853 | for (MachineInstr *MI : Candidate->Instrs) { |
| 1854 | if (MergeBaseUpdateLoadStore(MI)) |
| 1855 | Changed = true; |
| 1856 | } |
| 1857 | } |
| 1858 | } else { |
| 1859 | assert(Candidate->Instrs.size() == 1); |
| 1860 | if (MergeBaseUpdateLoadStore(Candidate->Instrs.front())) |
| 1861 | Changed = true; |
| 1862 | } |
| 1863 | } |
| 1864 | Candidates.clear(); |
Matthias Braun | a50d220 | 2015-07-21 00:19:01 +0000 | [diff] [blame] | 1865 | // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt. |
| 1866 | for (MachineInstr *MI : MergeBaseCandidates) |
| 1867 | MergeBaseUpdateLSDouble(*MI); |
| 1868 | MergeBaseCandidates.clear(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1869 | |
| 1870 | return Changed; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1871 | } |
| 1872 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1873 | /// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr") |
| 1874 | /// into the preceding stack restore so it directly restore the value of LR |
| 1875 | /// into pc. |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1876 | /// ldmfd sp!, {..., lr} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1877 | /// bx lr |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1878 | /// or |
| 1879 | /// ldmfd sp!, {..., lr} |
| 1880 | /// mov pc, lr |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1881 | /// => |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1882 | /// ldmfd sp!, {..., pc} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1883 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1884 | // Thumb1 LDM doesn't allow high registers. |
| 1885 | if (isThumb1) return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1886 | if (MBB.empty()) return false; |
| 1887 | |
Jakob Stoklund Olesen | bbb1a54 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1888 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Pablo Barrio | b8ec630 | 2016-08-26 13:00:39 +0000 | [diff] [blame] | 1889 | if (MBBI != MBB.begin() && MBBI != MBB.end() && |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1890 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1891 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1892 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Adrian Prantl | 5d9acc2 | 2015-12-21 19:25:03 +0000 | [diff] [blame] | 1893 | MachineBasicBlock::iterator PrevI = std::prev(MBBI); |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 1894 | // Ignore any debug instructions. |
| 1895 | while (PrevI->isDebugInstr() && PrevI != MBB.begin()) |
Adrian Prantl | 5d9acc2 | 2015-12-21 19:25:03 +0000 | [diff] [blame] | 1896 | --PrevI; |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1897 | MachineInstr &PrevMI = *PrevI; |
| 1898 | unsigned Opcode = PrevMI.getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1899 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1900 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1901 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1902 | MachineOperand &MO = PrevMI.getOperand(PrevMI.getNumOperands() - 1); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1903 | if (MO.getReg() != ARM::LR) |
| 1904 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1905 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1906 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1907 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1908 | PrevMI.setDesc(TII->get(NewOpc)); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1909 | MO.setReg(ARM::PC); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 1910 | PrevMI.copyImplicitOps(*MBB.getParent(), *MBBI); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1911 | MBB.erase(MBBI); |
Matthias Braun | 5168791 | 2017-09-28 23:12:06 +0000 | [diff] [blame] | 1912 | // We now restore LR into PC so it is not live-out of the return block |
| 1913 | // anymore: Clear the CSI Restored bit. |
| 1914 | MachineFrameInfo &MFI = MBB.getParent()->getFrameInfo(); |
| 1915 | // CSI should be fixed after PrologEpilog Insertion |
| 1916 | assert(MFI.isCalleeSavedInfoValid() && "CSI should be valid"); |
| 1917 | for (CalleeSavedInfo &Info : MFI.getCalleeSavedInfo()) { |
| 1918 | if (Info.getReg() == ARM::LR) { |
| 1919 | Info.setRestored(false); |
| 1920 | break; |
| 1921 | } |
| 1922 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1923 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1924 | } |
| 1925 | } |
| 1926 | return false; |
| 1927 | } |
| 1928 | |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 1929 | bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) { |
| 1930 | MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator(); |
| 1931 | if (MBBI == MBB.begin() || MBBI == MBB.end() || |
| 1932 | MBBI->getOpcode() != ARM::tBX_RET) |
| 1933 | return false; |
| 1934 | |
| 1935 | MachineBasicBlock::iterator Prev = MBBI; |
| 1936 | --Prev; |
| 1937 | if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR)) |
| 1938 | return false; |
| 1939 | |
| 1940 | for (auto Use : Prev->uses()) |
| 1941 | if (Use.isKill()) { |
Joerg Sonnenberger | 0f76a35 | 2017-08-28 20:20:47 +0000 | [diff] [blame] | 1942 | assert(STI->hasV4TOps()); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 1943 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX)) |
| 1944 | .addReg(Use.getReg(), RegState::Kill) |
| 1945 | .add(predOps(ARMCC::AL)) |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1946 | .copyImplicitOps(*MBBI); |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 1947 | MBB.erase(MBBI); |
| 1948 | MBB.erase(Prev); |
| 1949 | return true; |
| 1950 | } |
| 1951 | |
| 1952 | llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?"); |
| 1953 | } |
| 1954 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1955 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1956 | if (skipFunction(Fn.getFunction())) |
Andrew Kaylor | a2b9111 | 2016-04-25 22:01:04 +0000 | [diff] [blame] | 1957 | return false; |
| 1958 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1959 | MF = &Fn; |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1960 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
| 1961 | TL = STI->getTargetLowering(); |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1962 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1963 | TII = STI->getInstrInfo(); |
| 1964 | TRI = STI->getRegisterInfo(); |
Chad Rosier | 9659de3 | 2015-08-07 17:02:29 +0000 | [diff] [blame] | 1965 | |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 1966 | RegClassInfoValid = false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1967 | isThumb2 = AFI->isThumb2Function(); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 1968 | isThumb1 = AFI->isThumbFunction() && !isThumb2; |
| 1969 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1970 | bool Modified = false; |
| 1971 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1972 | ++MFI) { |
| 1973 | MachineBasicBlock &MBB = *MFI; |
| 1974 | Modified |= LoadStoreMultipleOpti(MBB); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1975 | if (STI->hasV5TOps()) |
Bob Wilson | 914df82 | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1976 | Modified |= MergeReturnIntoLDM(MBB); |
Artyom Skrobov | 2aca0c6 | 2015-12-28 21:40:45 +0000 | [diff] [blame] | 1977 | if (isThumb1) |
| 1978 | Modified |= CombineMovBx(MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1979 | } |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1980 | |
Matthias Braun | e40d89e | 2015-07-21 00:18:59 +0000 | [diff] [blame] | 1981 | Allocator.DestroyAll(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1982 | return Modified; |
| 1983 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1984 | |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 1985 | #define ARM_PREALLOC_LOAD_STORE_OPT_NAME \ |
| 1986 | "ARM pre- register allocation load / store optimization pass" |
| 1987 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1988 | namespace { |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 1989 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 1990 | /// Pre- register allocation pass that move load / stores from consecutive |
| 1991 | /// locations close to make it more likely they will be combined later. |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1992 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1993 | static char ID; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1994 | |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 1995 | AliasAnalysis *AA; |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 1996 | const DataLayout *TD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1997 | const TargetInstrInfo *TII; |
| 1998 | const TargetRegisterInfo *TRI; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1999 | const ARMSubtarget *STI; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2000 | MachineRegisterInfo *MRI; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2001 | MachineFunction *MF; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2002 | |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2003 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {} |
| 2004 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 2005 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2006 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 2007 | StringRef getPassName() const override { |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 2008 | return ARM_PREALLOC_LOAD_STORE_OPT_NAME; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2009 | } |
| 2010 | |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2011 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 2012 | AU.addRequired<AAResultsWrapperPass>(); |
| 2013 | MachineFunctionPass::getAnalysisUsage(AU); |
| 2014 | } |
| 2015 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2016 | private: |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2017 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 2018 | unsigned &NewOpc, unsigned &EvenReg, |
| 2019 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2020 | int &Offset, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2021 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 2022 | bool &isT2); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2023 | bool RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2024 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2025 | unsigned Base, bool isLd, |
| 2026 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 2027 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 2028 | }; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2029 | |
| 2030 | } // end anonymous namespace |
| 2031 | |
| 2032 | char ARMPreAllocLoadStoreOpt::ID = 0; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2033 | |
Matthias Braun | 8f456fb | 2016-07-16 02:24:10 +0000 | [diff] [blame] | 2034 | INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-ldst-opt", |
Chad Rosier | 5d485db | 2015-09-16 13:11:31 +0000 | [diff] [blame] | 2035 | ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false) |
| 2036 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2037 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 2038 | if (AssumeMisalignedLoadStores || skipFunction(Fn.getFunction())) |
Matthias Braun | f290912 | 2016-03-02 19:20:00 +0000 | [diff] [blame] | 2039 | return false; |
| 2040 | |
Mehdi Amini | bd7287e | 2015-07-16 06:11:10 +0000 | [diff] [blame] | 2041 | TD = &Fn.getDataLayout(); |
Eric Christopher | 7c558cf | 2014-10-14 08:44:19 +0000 | [diff] [blame] | 2042 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 2043 | TII = STI->getInstrInfo(); |
| 2044 | TRI = STI->getRegisterInfo(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2045 | MRI = &Fn.getRegInfo(); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2046 | MF = &Fn; |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 2047 | AA = &getAnalysis<AAResultsWrapperPass>().getAAResults(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2048 | |
| 2049 | bool Modified = false; |
Duncan P. N. Exon Smith | 9f9559e | 2015-10-19 23:25:57 +0000 | [diff] [blame] | 2050 | for (MachineBasicBlock &MFI : Fn) |
| 2051 | Modified |= RescheduleLoadStoreInstrs(&MFI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2052 | |
| 2053 | return Modified; |
| 2054 | } |
| 2055 | |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2056 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 2057 | MachineBasicBlock::iterator I, |
| 2058 | MachineBasicBlock::iterator E, |
Craig Topper | 71b7b68 | 2014-08-21 05:55:13 +0000 | [diff] [blame] | 2059 | SmallPtrSetImpl<MachineInstr*> &MemOps, |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2060 | SmallSet<unsigned, 4> &MemRegs, |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 2061 | const TargetRegisterInfo *TRI, |
| 2062 | AliasAnalysis *AA) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2063 | // Are there stores / loads / calls between them? |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2064 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2065 | while (++I != E) { |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 2066 | if (I->isDebugInstr() || MemOps.count(&*I)) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2067 | continue; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 2068 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2069 | return false; |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 2070 | if (I->mayStore() || (!isLd && I->mayLoad())) |
| 2071 | for (MachineInstr *MemOp : MemOps) |
| 2072 | if (I->mayAlias(AA, *MemOp, /*UseTBAA*/ false)) |
| 2073 | return false; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2074 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 2075 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2076 | if (!MO.isReg()) |
| 2077 | continue; |
| 2078 | unsigned Reg = MO.getReg(); |
| 2079 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2080 | return false; |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2081 | if (Reg != Base && !MemRegs.count(Reg)) |
| 2082 | AddedRegPressure.insert(Reg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2083 | } |
| 2084 | } |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2085 | |
| 2086 | // Estimate register pressure increase due to the transformation. |
| 2087 | if (MemRegs.size() <= 4) |
| 2088 | // Ok if we are moving small number of instructions. |
| 2089 | return true; |
| 2090 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2091 | } |
| 2092 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2093 | bool |
| 2094 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2095 | DebugLoc &dl, unsigned &NewOpc, |
| 2096 | unsigned &FirstReg, |
| 2097 | unsigned &SecondReg, |
| 2098 | unsigned &BaseReg, int &Offset, |
| 2099 | unsigned &PredReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2100 | ARMCC::CondCodes &Pred, |
| 2101 | bool &isT2) { |
Evan Cheng | 139c3db | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 2102 | // Make sure we're allowed to generate LDRD/STRD. |
| 2103 | if (!STI->hasV5TEOps()) |
| 2104 | return false; |
| 2105 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2106 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2107 | unsigned Scale = 1; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2108 | unsigned Opcode = Op0->getOpcode(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2109 | if (Opcode == ARM::LDRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2110 | NewOpc = ARM::LDRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2111 | } else if (Opcode == ARM::STRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2112 | NewOpc = ARM::STRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2113 | } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2114 | NewOpc = ARM::t2LDRDi8; |
| 2115 | Scale = 4; |
| 2116 | isT2 = true; |
| 2117 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 2118 | NewOpc = ARM::t2STRDi8; |
| 2119 | Scale = 4; |
| 2120 | isT2 = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2121 | } else { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2122 | return false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 2123 | } |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2124 | |
Jim Grosbach | 9302bfd | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 2125 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Quentin Colombet | 663150f | 2013-06-20 22:51:44 +0000 | [diff] [blame] | 2126 | // At the moment, we ignore the memoryoperand's value. |
| 2127 | // If we want to use AliasAnalysis, we should check it accordingly. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2128 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2129 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2130 | return false; |
| 2131 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 2132 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 2133 | const Function &Func = MF->getFunction(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2134 | unsigned ReqAlign = STI->hasV6Ops() |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 2135 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func.getContext())) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2136 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2137 | if (Align < ReqAlign) |
| 2138 | return false; |
| 2139 | |
| 2140 | // Then make sure the immediate offset fits. |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2141 | int OffImm = getMemoryOpOffset(*Op0); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2142 | if (isT2) { |
Evan Cheng | 42401d6 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 2143 | int Limit = (1 << 8) * Scale; |
| 2144 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 2145 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2146 | Offset = OffImm; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2147 | } else { |
| 2148 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 2149 | if (OffImm < 0) { |
| 2150 | AddSub = ARM_AM::sub; |
| 2151 | OffImm = - OffImm; |
| 2152 | } |
| 2153 | int Limit = (1 << 8) * Scale; |
| 2154 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 2155 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2156 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2157 | } |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2158 | FirstReg = Op0->getOperand(0).getReg(); |
| 2159 | SecondReg = Op1->getOperand(0).getReg(); |
| 2160 | if (FirstReg == SecondReg) |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2161 | return false; |
| 2162 | BaseReg = Op0->getOperand(1).getReg(); |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 2163 | Pred = getInstrPredicate(*Op0, PredReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2164 | dl = Op0->getDebugLoc(); |
| 2165 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2166 | } |
| 2167 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2168 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2169 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2170 | unsigned Base, bool isLd, |
| 2171 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 2172 | bool RetVal = false; |
| 2173 | |
| 2174 | // Sort by offset (in reverse order). |
Mandeep Singh Grang | 9893fe2 | 2018-04-05 18:31:50 +0000 | [diff] [blame] | 2175 | llvm::sort(Ops.begin(), Ops.end(), |
| 2176 | [](const MachineInstr *LHS, const MachineInstr *RHS) { |
| 2177 | int LOffset = getMemoryOpOffset(*LHS); |
| 2178 | int ROffset = getMemoryOpOffset(*RHS); |
| 2179 | assert(LHS == RHS || LOffset != ROffset); |
| 2180 | return LOffset > ROffset; |
| 2181 | }); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2182 | |
| 2183 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | 1bcdf32 | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 2184 | // last and check for the following: |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2185 | // 1. Any def of base. |
| 2186 | // 2. Any gaps. |
| 2187 | while (Ops.size() > 1) { |
| 2188 | unsigned FirstLoc = ~0U; |
| 2189 | unsigned LastLoc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2190 | MachineInstr *FirstOp = nullptr; |
| 2191 | MachineInstr *LastOp = nullptr; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2192 | int LastOffset = 0; |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2193 | unsigned LastOpcode = 0; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2194 | unsigned LastBytes = 0; |
| 2195 | unsigned NumMove = 0; |
| 2196 | for (int i = Ops.size() - 1; i >= 0; --i) { |
Eli Friedman | bb82127 | 2017-03-02 21:39:39 +0000 | [diff] [blame] | 2197 | // Make sure each operation has the same kind. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2198 | MachineInstr *Op = Ops[i]; |
Eli Friedman | bb82127 | 2017-03-02 21:39:39 +0000 | [diff] [blame] | 2199 | unsigned LSMOpcode |
| 2200 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 2201 | if (LastOpcode && LSMOpcode != LastOpcode) |
| 2202 | break; |
| 2203 | |
| 2204 | // Check that we have a continuous set of offsets. |
| 2205 | int Offset = getMemoryOpOffset(*Op); |
| 2206 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 2207 | if (LastBytes) { |
| 2208 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 2209 | break; |
| 2210 | } |
| 2211 | |
| 2212 | // Don't try to reschedule too many instructions. |
| 2213 | if (NumMove == 8) // FIXME: Tune this limit. |
| 2214 | break; |
| 2215 | |
| 2216 | // Found a mergable instruction; save information about it. |
| 2217 | ++NumMove; |
| 2218 | LastOffset = Offset; |
| 2219 | LastBytes = Bytes; |
| 2220 | LastOpcode = LSMOpcode; |
| 2221 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2222 | unsigned Loc = MI2LocMap[Op]; |
| 2223 | if (Loc <= FirstLoc) { |
| 2224 | FirstLoc = Loc; |
| 2225 | FirstOp = Op; |
| 2226 | } |
| 2227 | if (Loc >= LastLoc) { |
| 2228 | LastLoc = Loc; |
| 2229 | LastOp = Op; |
| 2230 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2231 | } |
| 2232 | |
| 2233 | if (NumMove <= 1) |
| 2234 | Ops.pop_back(); |
| 2235 | else { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2236 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 2237 | SmallSet<unsigned, 4> MemRegs; |
Eli Friedman | 28c2c0e | 2017-03-01 22:56:20 +0000 | [diff] [blame] | 2238 | for (size_t i = Ops.size() - NumMove, e = Ops.size(); i != e; ++i) { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2239 | MemOps.insert(Ops[i]); |
| 2240 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 2241 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2242 | |
| 2243 | // Be conservative, if the instructions are too far apart, don't |
| 2244 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2245 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2246 | if (DoMove) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2247 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
Eli Friedman | da228fe | 2017-03-17 00:34:26 +0000 | [diff] [blame] | 2248 | MemOps, MemRegs, TRI, AA); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2249 | if (!DoMove) { |
| 2250 | for (unsigned i = 0; i != NumMove; ++i) |
| 2251 | Ops.pop_back(); |
| 2252 | } else { |
| 2253 | // This is the new location for the loads / stores. |
| 2254 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2255 | while (InsertPos != MBB->end() && |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 2256 | (MemOps.count(&*InsertPos) || InsertPos->isDebugInstr())) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2257 | ++InsertPos; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2258 | |
| 2259 | // If we are moving a pair of loads / stores, see if it makes sense |
| 2260 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2261 | MachineInstr *Op0 = Ops.back(); |
| 2262 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2263 | unsigned FirstReg = 0, SecondReg = 0; |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2264 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2265 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2266 | bool isT2 = false; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2267 | unsigned NewOpc = 0; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2268 | int Offset = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2269 | DebugLoc dl; |
| 2270 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2271 | FirstReg, SecondReg, BaseReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2272 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2273 | Ops.pop_back(); |
| 2274 | Ops.pop_back(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2275 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2276 | const MCInstrDesc &MCID = TII->get(NewOpc); |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 2277 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2278 | MRI->constrainRegClass(FirstReg, TRC); |
| 2279 | MRI->constrainRegClass(SecondReg, TRC); |
Cameron Zwarich | ec645bf | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 2280 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2281 | // Form the pair instruction. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2282 | if (isLd) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2283 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2284 | .addReg(FirstReg, RegState::Define) |
| 2285 | .addReg(SecondReg, RegState::Define) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2286 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2287 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2288 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2289 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2290 | if (!isT2) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2291 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2292 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 2293 | MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1)); |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 2294 | LLVM_DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2295 | ++NumLDRDFormed; |
| 2296 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2297 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2298 | .addReg(FirstReg) |
| 2299 | .addReg(SecondReg) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2300 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2301 | // FIXME: We're converting from LDRi12 to an insn that still |
| 2302 | // uses addrmode2, so we need an explicit offset reg. It should |
| 2303 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2304 | if (!isT2) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2305 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2306 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 2307 | MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1)); |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame^] | 2308 | LLVM_DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2309 | ++NumSTRDFormed; |
| 2310 | } |
| 2311 | MBB->erase(Op0); |
| 2312 | MBB->erase(Op1); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2313 | |
Matthias Braun | 125c9f5 | 2015-06-03 16:30:24 +0000 | [diff] [blame] | 2314 | if (!isT2) { |
| 2315 | // Add register allocation hints to form register pairs. |
| 2316 | MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg); |
| 2317 | MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg); |
| 2318 | } |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2319 | } else { |
| 2320 | for (unsigned i = 0; i != NumMove; ++i) { |
| 2321 | MachineInstr *Op = Ops.back(); |
| 2322 | Ops.pop_back(); |
| 2323 | MBB->splice(InsertPos, MBB, Op); |
| 2324 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2325 | } |
| 2326 | |
| 2327 | NumLdStMoved += NumMove; |
| 2328 | RetVal = true; |
| 2329 | } |
| 2330 | } |
| 2331 | } |
| 2332 | |
| 2333 | return RetVal; |
| 2334 | } |
| 2335 | |
| 2336 | bool |
| 2337 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 2338 | bool RetVal = false; |
| 2339 | |
| 2340 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2341 | DenseMap<unsigned, SmallVector<MachineInstr *, 4>> Base2LdsMap; |
| 2342 | DenseMap<unsigned, SmallVector<MachineInstr *, 4>> Base2StsMap; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2343 | SmallVector<unsigned, 4> LdBases; |
| 2344 | SmallVector<unsigned, 4> StBases; |
| 2345 | |
| 2346 | unsigned Loc = 0; |
| 2347 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 2348 | MachineBasicBlock::iterator E = MBB->end(); |
| 2349 | while (MBBI != E) { |
| 2350 | for (; MBBI != E; ++MBBI) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2351 | MachineInstr &MI = *MBBI; |
| 2352 | if (MI.isCall() || MI.isTerminator()) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2353 | // Stop at barriers. |
| 2354 | ++MBBI; |
| 2355 | break; |
| 2356 | } |
| 2357 | |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 2358 | if (!MI.isDebugInstr()) |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2359 | MI2LocMap[&MI] = ++Loc; |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 2360 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2361 | if (!isMemoryOp(MI)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2362 | continue; |
| 2363 | unsigned PredReg = 0; |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2364 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2365 | continue; |
| 2366 | |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2367 | int Opc = MI.getOpcode(); |
Matthias Braun | a4a3182d | 2015-07-10 18:08:49 +0000 | [diff] [blame] | 2368 | bool isLd = isLoadSingle(Opc); |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2369 | unsigned Base = MI.getOperand(1).getReg(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2370 | int Offset = getMemoryOpOffset(MI); |
| 2371 | |
| 2372 | bool StopHere = false; |
| 2373 | if (isLd) { |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2374 | DenseMap<unsigned, SmallVector<MachineInstr *, 4>>::iterator BI = |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2375 | Base2LdsMap.find(Base); |
| 2376 | if (BI != Base2LdsMap.end()) { |
| 2377 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2378 | if (Offset == getMemoryOpOffset(*BI->second[i])) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2379 | StopHere = true; |
| 2380 | break; |
| 2381 | } |
| 2382 | } |
| 2383 | if (!StopHere) |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2384 | BI->second.push_back(&MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2385 | } else { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2386 | Base2LdsMap[Base].push_back(&MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2387 | LdBases.push_back(Base); |
| 2388 | } |
| 2389 | } else { |
Eugene Zelenko | 076468c | 2017-09-20 21:35:51 +0000 | [diff] [blame] | 2390 | DenseMap<unsigned, SmallVector<MachineInstr *, 4>>::iterator BI = |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2391 | Base2StsMap.find(Base); |
| 2392 | if (BI != Base2StsMap.end()) { |
| 2393 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2394 | if (Offset == getMemoryOpOffset(*BI->second[i])) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2395 | StopHere = true; |
| 2396 | break; |
| 2397 | } |
| 2398 | } |
| 2399 | if (!StopHere) |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2400 | BI->second.push_back(&MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2401 | } else { |
Duncan P. N. Exon Smith | 29c5249 | 2016-07-08 20:21:17 +0000 | [diff] [blame] | 2402 | Base2StsMap[Base].push_back(&MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2403 | StBases.push_back(Base); |
| 2404 | } |
| 2405 | } |
| 2406 | |
| 2407 | if (StopHere) { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2408 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 2409 | // Backtrack. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2410 | --Loc; |
| 2411 | break; |
| 2412 | } |
| 2413 | } |
| 2414 | |
| 2415 | // Re-schedule loads. |
| 2416 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 2417 | unsigned Base = LdBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2418 | SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2419 | if (Lds.size() > 1) |
| 2420 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 2421 | } |
| 2422 | |
| 2423 | // Re-schedule stores. |
| 2424 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 2425 | unsigned Base = StBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2426 | SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2427 | if (Sts.size() > 1) |
| 2428 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 2429 | } |
| 2430 | |
| 2431 | if (MBBI != E) { |
| 2432 | Base2LdsMap.clear(); |
| 2433 | Base2StsMap.clear(); |
| 2434 | LdBases.clear(); |
| 2435 | StBases.clear(); |
| 2436 | } |
| 2437 | } |
| 2438 | |
| 2439 | return RetVal; |
| 2440 | } |
| 2441 | |
Matthias Braun | ec50fa6 | 2015-06-01 21:26:23 +0000 | [diff] [blame] | 2442 | /// Returns an instance of the load / store optimization pass. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2443 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 2444 | if (PreAlloc) |
| 2445 | return new ARMPreAllocLoadStoreOpt(); |
| 2446 | return new ARMLoadStoreOpt(); |
| 2447 | } |