blob: 94fd52c38e5683f84519f8c4de80d0fb9972b0c8 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +000019#include "HexagonTargetTransformInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000021#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000022#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/Module.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028using namespace llvm;
29
Krzysztof Parzyszek12798812016-01-12 19:09:01 +000030static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore,
31 cl::init(true), cl::desc("Enable RDF-based optimizations"));
32
33static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000034 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000035
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +000036static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt",
37 cl::Hidden, cl::ZeroOrMore, cl::init(false),
38 cl::desc("Disable Hexagon Addressing Mode Optimization"));
39
Jyotsna Verma653d8832013-03-27 11:14:24 +000040static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000041 cl::Hidden, cl::ZeroOrMore, cl::init(false),
42 cl::desc("Disable Hexagon CFG Optimization"));
43
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +000044static cl::opt<bool> DisableHCP("disable-hcp", cl::init(false), cl::Hidden,
45 cl::ZeroOrMore, cl::desc("Disable Hexagon constant propagation"));
46
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +000047static cl::opt<bool> DisableStoreWidening("disable-store-widen",
48 cl::Hidden, cl::init(false), cl::desc("Disable store widening"));
49
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000050static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
51 cl::init(true), cl::Hidden, cl::ZeroOrMore,
52 cl::desc("Early expansion of MUX"));
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000053
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +000054static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
55 cl::ZeroOrMore, cl::desc("Enable early if-conversion"));
56
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +000057static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true),
58 cl::Hidden, cl::desc("Generate \"insert\" instructions"));
Jyotsna Verma653d8832013-03-27 11:14:24 +000059
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000060static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true),
61 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions"));
62
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000063static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true),
64 cl::Hidden, cl::desc("Generate \"extract\" instructions"));
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000065
Krzysztof Parzyszek92172202015-07-20 21:23:25 +000066static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden,
67 cl::desc("Enable converting conditional transfers into MUX instructions"));
68
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000069static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true),
70 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to "
71 "predicate instructions"));
72
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +000073static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch",
74 cl::init(false), cl::Hidden, cl::ZeroOrMore,
75 cl::desc("Enable loop data prefetch on Hexagon"));
76
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +000077static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
78 cl::desc("Disable splitting double registers"));
79
Krzysztof Parzyszekced99412015-10-20 22:57:13 +000080static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
81 cl::Hidden, cl::desc("Bit simplification"));
82
83static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
84 cl::Hidden, cl::desc("Loop rescheduling"));
85
Krzysztof Parzyszekd5590052016-05-11 15:01:30 +000086static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false),
87 cl::Hidden, cl::desc("Disable backend optimizations"));
88
Ron Lieberman8123b962016-08-01 19:36:39 +000089static cl::opt<bool> EnableVectorPrint("enable-hexagon-vector-print",
90 cl::Hidden, cl::ZeroOrMore, cl::init(false),
91 cl::desc("Enable Hexagon Vector print instr pass"));
92
Tony Linthicum1213a7a2011-12-12 21:14:40 +000093/// HexagonTargetMachineModule - Note that this is used on hosts that
94/// cannot link in a library unless there are references into the
95/// library. In particular, it seems that it is not possible to get
96/// things to work on Win32 without this. Though it is unused, do not
97/// remove it.
98extern "C" int HexagonTargetMachineModule;
99int HexagonTargetMachineModule = 0;
100
101extern "C" void LLVMInitializeHexagonTarget() {
102 // Register the target.
103 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104}
105
Sergei Larin4d8986a2012-09-04 14:49:56 +0000106static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +0000107 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +0000108}
109
110static MachineSchedRegistry
111SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
112 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000113
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000114namespace llvm {
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000115 FunctionPass *createHexagonBitSimplify();
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000116 FunctionPass *createHexagonBranchRelaxation();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000117 FunctionPass *createHexagonCallFrameInformation();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000118 FunctionPass *createHexagonCFGOptimizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000119 FunctionPass *createHexagonCommonGEP();
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +0000120 FunctionPass *createHexagonConstPropagationPass();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000121 FunctionPass *createHexagonCopyToCombine();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000122 FunctionPass *createHexagonEarlyIfConversion();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000123 FunctionPass *createHexagonExpandCondsets();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000124 FunctionPass *createHexagonFixupHwLoops();
125 FunctionPass *createHexagonGenExtract();
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000126 FunctionPass *createHexagonGenInsert();
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000127 FunctionPass *createHexagonGenMux();
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000128 FunctionPass *createHexagonGenPredicate();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000129 FunctionPass *createHexagonHardwareLoops();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000130 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
131 CodeGenOpt::Level OptLevel);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000132 FunctionPass *createHexagonLoopRescheduling();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000133 FunctionPass *createHexagonNewValueJump();
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000134 FunctionPass *createHexagonOptimizeSZextends();
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000135 FunctionPass *createHexagonOptAddrMode();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000136 FunctionPass *createHexagonPacketizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000137 FunctionPass *createHexagonPeephole();
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000138 FunctionPass *createHexagonRDFOpt();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000139 FunctionPass *createHexagonSplitConst32AndConst64();
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000140 FunctionPass *createHexagonSplitDoubleRegs();
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000141 FunctionPass *createHexagonStoreWidening();
Ron Lieberman8123b962016-08-01 19:36:39 +0000142 FunctionPass *createHexagonVectorPrint();
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000143} // end namespace llvm;
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000144
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000145static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
146 if (!RM.hasValue())
147 return Reloc::Static;
148 return *RM;
149}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000150
Daniel Sanders3e5de882015-06-11 19:41:26 +0000151HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000152 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +0000153 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000154 Optional<Reloc::Model> RM,
155 CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000156 CodeGenOpt::Level OL)
Krzysztof Parzyszeke5996432016-02-12 14:47:38 +0000157 // Specify the vector alignment explicitly. For v512x1, the calculated
158 // alignment would be 512*alignment(i1), which is 512 bytes, instead of
159 // the required minimum of 64 bytes.
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000160 : LLVMTargetMachine(
161 T, "e-m:e-p:32:32:32-a:0-n16:32-"
162 "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-"
163 "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048",
164 TT, CPU, FS, Options, getEffectiveRelocModel(RM), CM,
165 (HexagonNoOpt ? CodeGenOpt::None : OL)),
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000166 TLOF(make_unique<HexagonTargetObjectFile>()) {
167 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000168}
169
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000170const HexagonSubtarget *
171HexagonTargetMachine::getSubtargetImpl(const Function &F) const {
172 AttributeSet FnAttrs = F.getAttributes();
173 Attribute CPUAttr =
174 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
175 Attribute FSAttr =
176 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
177
178 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
179 ? CPUAttr.getValueAsString().str()
180 : TargetCPU;
181 std::string FS = !FSAttr.hasAttribute(Attribute::None)
182 ? FSAttr.getValueAsString().str()
183 : TargetFS;
184
185 auto &I = SubtargetMap[CPU + FS];
186 if (!I) {
187 // This needs to be done before we create a new subtarget since any
188 // creation will depend on the TM and the code generation flags on the
189 // function that reside in TargetOptions.
190 resetTargetOptions(F);
191 I = llvm::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
192 }
193 return I.get();
194}
195
196TargetIRAnalysis HexagonTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000197 return TargetIRAnalysis([this](const Function &F) {
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000198 return TargetTransformInfo(HexagonTTIImpl(this, F));
199 });
200}
201
202
Reid Kleckner357600e2014-11-20 23:37:18 +0000203HexagonTargetMachine::~HexagonTargetMachine() {}
204
Andrew Trickccb67362012-02-03 05:12:41 +0000205namespace {
206/// Hexagon Code Generator Pass Configuration Options.
207class HexagonPassConfig : public TargetPassConfig {
208public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000209 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000210 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000211
212 HexagonTargetMachine &getHexagonTargetMachine() const {
213 return getTM<HexagonTargetMachine>();
214 }
215
Craig Topper906c2cd2014-04-29 07:58:16 +0000216 ScheduleDAGInstrs *
217 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000218 return createVLIWMachineSched(C);
219 }
220
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000221 void addIRPasses() override;
Craig Topper906c2cd2014-04-29 07:58:16 +0000222 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000223 void addPreRegAlloc() override;
224 void addPostRegAlloc() override;
225 void addPreSched2() override;
226 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000227};
228} // namespace
229
Andrew Trickf8ea1082012-02-04 02:56:59 +0000230TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
231 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000232}
233
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000234void HexagonPassConfig::addIRPasses() {
235 TargetPassConfig::addIRPasses();
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000236 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +0000237
238 addPass(createAtomicExpandPass(TM));
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000239 if (!NoOpt) {
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +0000240 if (EnableLoopPrefetch)
241 addPass(createLoopDataPrefetchPass());
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000242 if (EnableCommGEP)
243 addPass(createHexagonCommonGEP());
244 // Replace certain combinations of shifts and ands with extracts.
245 if (EnableGenExtract)
246 addPass(createHexagonGenExtract());
247 }
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000248}
249
Andrew Trickccb67362012-02-03 05:12:41 +0000250bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000251 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000252 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000253
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000254 if (!NoOpt)
255 addPass(createHexagonOptimizeSZextends());
256
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000257 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000258
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000259 if (!NoOpt) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000260 // Create logical operations on predicate registers.
261 if (EnableGenPred)
262 addPass(createHexagonGenPredicate(), false);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000263 // Rotate loops to expose bit-simplification opportunities.
264 if (EnableLoopResched)
265 addPass(createHexagonLoopRescheduling(), false);
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000266 // Split double registers.
267 if (!DisableHSDR)
268 addPass(createHexagonSplitDoubleRegs());
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000269 // Bit simplification.
270 if (EnableBitSimplify)
271 addPass(createHexagonBitSimplify(), false);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000272 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000273 printAndVerify("After hexagon peephole pass");
Krzysztof Parzyszek167d9182016-07-28 20:01:59 +0000274 // Constant propagation.
275 if (!DisableHCP) {
276 addPass(createHexagonConstPropagationPass(), false);
277 addPass(&UnreachableMachineBlockElimID, false);
278 }
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000279 if (EnableGenInsert)
280 addPass(createHexagonGenInsert(), false);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000281 if (EnableEarlyIf)
282 addPass(createHexagonEarlyIfConversion(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000283 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000284
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000285 return false;
286}
287
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000288void HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000289 if (getOptLevel() != CodeGenOpt::None) {
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000290 if (EnableExpandCondsets) {
291 Pass *Exp = createHexagonExpandCondsets();
292 insertPass(&RegisterCoalescerID, IdentifyingPassPtr(Exp));
293 }
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000294 if (!DisableStoreWidening)
295 addPass(createHexagonStoreWidening(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000296 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000297 addPass(createHexagonHardwareLoops(), false);
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000298 }
Brendon Cahoon254f8892016-07-29 16:44:44 +0000299 if (TM->getOptLevel() >= CodeGenOpt::Default)
300 addPass(&MachinePipelinerID);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000301}
302
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000303void HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000304 if (getOptLevel() != CodeGenOpt::None) {
305 if (EnableRDFOpt)
306 addPass(createHexagonRDFOpt());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000307 if (!DisableHexagonCFGOpt)
Eric Christopher5c3376a2015-02-02 18:46:27 +0000308 addPass(createHexagonCFGOptimizer(), false);
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000309 if (!DisableAModeOpt)
310 addPass(createHexagonOptAddrMode(), false);
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000311 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000312}
313
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000314void HexagonPassConfig::addPreSched2() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000315 addPass(createHexagonCopyToCombine(), false);
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000316 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000317 addPass(&IfConverterID, false);
Eric Christopher01f875e2015-02-02 22:11:43 +0000318 addPass(createHexagonSplitConst32AndConst64());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000319}
320
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000321void HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000322 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000323
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000324 if (!NoOpt)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000325 addPass(createHexagonNewValueJump(), false);
Sirish Pande4bd20c52012-05-12 05:10:30 +0000326
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000327 addPass(createHexagonBranchRelaxation(), false);
328
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000329 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000330 if (!NoOpt) {
331 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000332 addPass(createHexagonFixupHwLoops(), false);
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000333 // Generate MUX from pairs of conditional transfers.
334 if (EnableGenMux)
335 addPass(createHexagonGenMux(), false);
336
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000337 addPass(createHexagonPacketizer(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000338 }
Ron Lieberman8123b962016-08-01 19:36:39 +0000339 if (EnableVectorPrint)
340 addPass(createHexagonVectorPrint(), false);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000341
342 // Add CFI instructions if necessary.
343 addPass(createHexagonCallFrameInformation(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000344}