blob: 2c971b12ba8477a0bfc9ac2ea51564dfe5309a29 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +000019#include "HexagonTargetTransformInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000021#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000022#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/Module.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000024#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027
Tony Linthicum1213a7a2011-12-12 21:14:40 +000028using namespace llvm;
29
Krzysztof Parzyszek12798812016-01-12 19:09:01 +000030
31static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore,
32 cl::init(true), cl::desc("Enable RDF-based optimizations"));
33
34static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000035 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +000037static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt",
38 cl::Hidden, cl::ZeroOrMore, cl::init(false),
39 cl::desc("Disable Hexagon Addressing Mode Optimization"));
40
Jyotsna Verma653d8832013-03-27 11:14:24 +000041static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000042 cl::Hidden, cl::ZeroOrMore, cl::init(false),
43 cl::desc("Disable Hexagon CFG Optimization"));
44
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +000045static cl::opt<bool> DisableStoreWidening("disable-store-widen",
46 cl::Hidden, cl::init(false), cl::desc("Disable store widening"));
47
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000048static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
49 cl::init(true), cl::Hidden, cl::ZeroOrMore,
50 cl::desc("Early expansion of MUX"));
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000051
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +000052static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
53 cl::ZeroOrMore, cl::desc("Enable early if-conversion"));
54
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +000055static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true),
56 cl::Hidden, cl::desc("Generate \"insert\" instructions"));
Jyotsna Verma653d8832013-03-27 11:14:24 +000057
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000058static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true),
59 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions"));
60
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000061static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true),
62 cl::Hidden, cl::desc("Generate \"extract\" instructions"));
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000063
Krzysztof Parzyszek92172202015-07-20 21:23:25 +000064static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden,
65 cl::desc("Enable converting conditional transfers into MUX instructions"));
66
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000067static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true),
68 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to "
69 "predicate instructions"));
70
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +000071static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch",
72 cl::init(false), cl::Hidden, cl::ZeroOrMore,
73 cl::desc("Enable loop data prefetch on Hexagon"));
74
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +000075static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
76 cl::desc("Disable splitting double registers"));
77
Krzysztof Parzyszekced99412015-10-20 22:57:13 +000078static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
79 cl::Hidden, cl::desc("Bit simplification"));
80
81static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
82 cl::Hidden, cl::desc("Loop rescheduling"));
83
Krzysztof Parzyszekd5590052016-05-11 15:01:30 +000084static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false),
85 cl::Hidden, cl::desc("Disable backend optimizations"));
86
Tony Linthicum1213a7a2011-12-12 21:14:40 +000087/// HexagonTargetMachineModule - Note that this is used on hosts that
88/// cannot link in a library unless there are references into the
89/// library. In particular, it seems that it is not possible to get
90/// things to work on Win32 without this. Though it is unused, do not
91/// remove it.
92extern "C" int HexagonTargetMachineModule;
93int HexagonTargetMachineModule = 0;
94
95extern "C" void LLVMInitializeHexagonTarget() {
96 // Register the target.
97 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000098}
99
Sergei Larin4d8986a2012-09-04 14:49:56 +0000100static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +0000101 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +0000102}
103
104static MachineSchedRegistry
105SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
106 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000107
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000108namespace llvm {
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000109 FunctionPass *createHexagonBitSimplify();
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000110 FunctionPass *createHexagonBranchRelaxation();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000111 FunctionPass *createHexagonCallFrameInformation();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000112 FunctionPass *createHexagonCFGOptimizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000113 FunctionPass *createHexagonCommonGEP();
114 FunctionPass *createHexagonCopyToCombine();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000115 FunctionPass *createHexagonEarlyIfConversion();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000116 FunctionPass *createHexagonExpandCondsets();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000117 FunctionPass *createHexagonFixupHwLoops();
118 FunctionPass *createHexagonGenExtract();
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000119 FunctionPass *createHexagonGenInsert();
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000120 FunctionPass *createHexagonGenMux();
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000121 FunctionPass *createHexagonGenPredicate();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000122 FunctionPass *createHexagonHardwareLoops();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000123 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
124 CodeGenOpt::Level OptLevel);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000125 FunctionPass *createHexagonLoopRescheduling();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000126 FunctionPass *createHexagonNewValueJump();
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000127 FunctionPass *createHexagonOptimizeSZextends();
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000128 FunctionPass *createHexagonOptAddrMode();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000129 FunctionPass *createHexagonPacketizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000130 FunctionPass *createHexagonPeephole();
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000131 FunctionPass *createHexagonRDFOpt();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000132 FunctionPass *createHexagonSplitConst32AndConst64();
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000133 FunctionPass *createHexagonSplitDoubleRegs();
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000134 FunctionPass *createHexagonStoreWidening();
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000135} // end namespace llvm;
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000136
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000137static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
138 if (!RM.hasValue())
139 return Reloc::Static;
140 return *RM;
141}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000142
Daniel Sanders3e5de882015-06-11 19:41:26 +0000143HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000144 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +0000145 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000146 Optional<Reloc::Model> RM,
147 CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000148 CodeGenOpt::Level OL)
Krzysztof Parzyszeke5996432016-02-12 14:47:38 +0000149 // Specify the vector alignment explicitly. For v512x1, the calculated
150 // alignment would be 512*alignment(i1), which is 512 bytes, instead of
151 // the required minimum of 64 bytes.
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000152 : LLVMTargetMachine(
153 T, "e-m:e-p:32:32:32-a:0-n16:32-"
154 "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-"
155 "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048",
156 TT, CPU, FS, Options, getEffectiveRelocModel(RM), CM,
157 (HexagonNoOpt ? CodeGenOpt::None : OL)),
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000158 TLOF(make_unique<HexagonTargetObjectFile>()) {
159 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000160}
161
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000162const HexagonSubtarget *
163HexagonTargetMachine::getSubtargetImpl(const Function &F) const {
164 AttributeSet FnAttrs = F.getAttributes();
165 Attribute CPUAttr =
166 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
167 Attribute FSAttr =
168 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
169
170 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
171 ? CPUAttr.getValueAsString().str()
172 : TargetCPU;
173 std::string FS = !FSAttr.hasAttribute(Attribute::None)
174 ? FSAttr.getValueAsString().str()
175 : TargetFS;
176
177 auto &I = SubtargetMap[CPU + FS];
178 if (!I) {
179 // This needs to be done before we create a new subtarget since any
180 // creation will depend on the TM and the code generation flags on the
181 // function that reside in TargetOptions.
182 resetTargetOptions(F);
183 I = llvm::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
184 }
185 return I.get();
186}
187
188TargetIRAnalysis HexagonTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000189 return TargetIRAnalysis([this](const Function &F) {
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000190 return TargetTransformInfo(HexagonTTIImpl(this, F));
191 });
192}
193
194
Reid Kleckner357600e2014-11-20 23:37:18 +0000195HexagonTargetMachine::~HexagonTargetMachine() {}
196
Andrew Trickccb67362012-02-03 05:12:41 +0000197namespace {
198/// Hexagon Code Generator Pass Configuration Options.
199class HexagonPassConfig : public TargetPassConfig {
200public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000201 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000202 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000203
204 HexagonTargetMachine &getHexagonTargetMachine() const {
205 return getTM<HexagonTargetMachine>();
206 }
207
Craig Topper906c2cd2014-04-29 07:58:16 +0000208 ScheduleDAGInstrs *
209 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000210 return createVLIWMachineSched(C);
211 }
212
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000213 void addIRPasses() override;
Craig Topper906c2cd2014-04-29 07:58:16 +0000214 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000215 void addPreRegAlloc() override;
216 void addPostRegAlloc() override;
217 void addPreSched2() override;
218 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000219};
220} // namespace
221
Andrew Trickf8ea1082012-02-04 02:56:59 +0000222TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
223 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000224}
225
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000226void HexagonPassConfig::addIRPasses() {
227 TargetPassConfig::addIRPasses();
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000228 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +0000229
230 addPass(createAtomicExpandPass(TM));
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000231 if (!NoOpt) {
Krzysztof Parzyszekd3d0a4b2016-07-22 14:22:43 +0000232 if (EnableLoopPrefetch)
233 addPass(createLoopDataPrefetchPass());
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000234 if (EnableCommGEP)
235 addPass(createHexagonCommonGEP());
236 // Replace certain combinations of shifts and ands with extracts.
237 if (EnableGenExtract)
238 addPass(createHexagonGenExtract());
239 }
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000240}
241
Andrew Trickccb67362012-02-03 05:12:41 +0000242bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000243 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000244 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000245
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000246 if (!NoOpt)
247 addPass(createHexagonOptimizeSZextends());
248
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000249 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000250
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000251 if (!NoOpt) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000252 // Create logical operations on predicate registers.
253 if (EnableGenPred)
254 addPass(createHexagonGenPredicate(), false);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000255 // Rotate loops to expose bit-simplification opportunities.
256 if (EnableLoopResched)
257 addPass(createHexagonLoopRescheduling(), false);
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000258 // Split double registers.
259 if (!DisableHSDR)
260 addPass(createHexagonSplitDoubleRegs());
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000261 // Bit simplification.
262 if (EnableBitSimplify)
263 addPass(createHexagonBitSimplify(), false);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000264 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000265 printAndVerify("After hexagon peephole pass");
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000266 if (EnableGenInsert)
267 addPass(createHexagonGenInsert(), false);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000268 if (EnableEarlyIf)
269 addPass(createHexagonEarlyIfConversion(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000270 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000271
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000272 return false;
273}
274
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000275void HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000276 if (getOptLevel() != CodeGenOpt::None) {
Krzysztof Parzyszekd0f8e1c2016-05-27 20:48:39 +0000277 if (EnableExpandCondsets) {
278 Pass *Exp = createHexagonExpandCondsets();
279 insertPass(&RegisterCoalescerID, IdentifyingPassPtr(Exp));
280 }
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000281 if (!DisableStoreWidening)
282 addPass(createHexagonStoreWidening(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000283 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000284 addPass(createHexagonHardwareLoops(), false);
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000285 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000286}
287
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000288void HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000289 if (getOptLevel() != CodeGenOpt::None) {
290 if (EnableRDFOpt)
291 addPass(createHexagonRDFOpt());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000292 if (!DisableHexagonCFGOpt)
Eric Christopher5c3376a2015-02-02 18:46:27 +0000293 addPass(createHexagonCFGOptimizer(), false);
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +0000294 if (!DisableAModeOpt)
295 addPass(createHexagonOptAddrMode(), false);
Krzysztof Parzyszek12798812016-01-12 19:09:01 +0000296 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000297}
298
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000299void HexagonPassConfig::addPreSched2() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000300 addPass(createHexagonCopyToCombine(), false);
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000301 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000302 addPass(&IfConverterID, false);
Eric Christopher01f875e2015-02-02 22:11:43 +0000303 addPass(createHexagonSplitConst32AndConst64());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000304}
305
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000306void HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000307 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000308
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000309 if (!NoOpt)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000310 addPass(createHexagonNewValueJump(), false);
Sirish Pande4bd20c52012-05-12 05:10:30 +0000311
Krzysztof Parzyszek7b59ae22016-04-19 18:30:18 +0000312 addPass(createHexagonBranchRelaxation(), false);
313
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000314 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000315 if (!NoOpt) {
316 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000317 addPass(createHexagonFixupHwLoops(), false);
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000318 // Generate MUX from pairs of conditional transfers.
319 if (EnableGenMux)
320 addPass(createHexagonGenMux(), false);
321
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000322 addPass(createHexagonPacketizer(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000323 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000324
325 // Add CFI instructions if necessary.
326 addPass(createHexagonCallFrameInformation(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000327}