blob: 3c606225ba5d3c7a4c93e867395c6cd7f8459f51 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Topperac172e22012-07-30 04:48:12 +000066 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000067 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
68 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
69 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000070 RawFrmImm8 = 43,
71 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000072#define MAP(from, to) MRM_##from = to,
73 MRM_MAPPING
74#undef MAP
75 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000076 };
Craig Topperac172e22012-07-30 04:48:12 +000077
Sean Callanan04cc3072009-12-19 02:59:52 +000078 enum {
Craig Topper10243c82014-01-31 08:47:06 +000079 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
80 D8 = 7, D9 = 8, DA = 9, DB = 10,
81 DC = 11, DD = 12, DE = 13, DF = 14,
82 A6 = 15, A7 = 16
83 };
84
85 enum {
86 PD = 1, XS = 2, XD = 3
Sean Callanan04cc3072009-12-19 02:59:52 +000087 };
88}
Sean Callanandde9c122010-02-12 23:39:46 +000089
90// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000091// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000092//
93// If the row corresponds to a single byte (i.e., 8f), then add an entry for
94// that byte to ONE_BYTE_EXTENSION_TABLES.
95//
Craig Topperac172e22012-07-30 04:48:12 +000096// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000097// the second byte to TWO_BYTE_EXTENSION_TABLES.
98//
99// If the row corresponds to some other set of bytes, you will need to modify
100// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +0000101// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +0000102// new combination are 0f 38 or 0f 3a, you just have to add maps called
103// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
104// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
105// in RecognizableInstr::emitDecodePath().
106
Sean Callanan04cc3072009-12-19 02:59:52 +0000107#define ONE_BYTE_EXTENSION_TABLES \
108 EXTENSION_TABLE(80) \
109 EXTENSION_TABLE(81) \
110 EXTENSION_TABLE(82) \
111 EXTENSION_TABLE(83) \
112 EXTENSION_TABLE(8f) \
113 EXTENSION_TABLE(c0) \
114 EXTENSION_TABLE(c1) \
115 EXTENSION_TABLE(c6) \
116 EXTENSION_TABLE(c7) \
117 EXTENSION_TABLE(d0) \
118 EXTENSION_TABLE(d1) \
119 EXTENSION_TABLE(d2) \
120 EXTENSION_TABLE(d3) \
121 EXTENSION_TABLE(f6) \
122 EXTENSION_TABLE(f7) \
123 EXTENSION_TABLE(fe) \
124 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000125
Sean Callanan04cc3072009-12-19 02:59:52 +0000126#define TWO_BYTE_EXTENSION_TABLES \
127 EXTENSION_TABLE(00) \
128 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000129 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000130 EXTENSION_TABLE(18) \
131 EXTENSION_TABLE(71) \
132 EXTENSION_TABLE(72) \
133 EXTENSION_TABLE(73) \
134 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000135 EXTENSION_TABLE(ba) \
136 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000137
Craig Topper27ad1252011-10-15 20:46:47 +0000138#define THREE_BYTE_38_EXTENSION_TABLES \
139 EXTENSION_TABLE(F3)
140
Craig Topper9e3e38a2013-10-03 05:17:48 +0000141#define XOP9_MAP_EXTENSION_TABLES \
142 EXTENSION_TABLE(01) \
143 EXTENSION_TABLE(02)
144
Sean Callanan04cc3072009-12-19 02:59:52 +0000145using namespace X86Disassembler;
146
147/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000148/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000149/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
150/// 0b11.
151///
152/// @param form - The form of the instruction.
153/// @return - true if the form implies that a ModR/M byte is required, false
154/// otherwise.
155static bool needsModRMForDecode(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000156 return (form == X86Local::MRMDestReg ||
157 form == X86Local::MRMDestMem ||
158 form == X86Local::MRMSrcReg ||
159 form == X86Local::MRMSrcMem ||
160 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
161 (form >= X86Local::MRM0m && form <= X86Local::MRM7m));
Sean Callanan04cc3072009-12-19 02:59:52 +0000162}
163
164/// isRegFormat - Indicates whether a particular form requires the Mod field of
165/// the ModR/M byte to be 0b11.
166///
167/// @param form - The form of the instruction.
168/// @return - true if the form implies that Mod must be 0b11, false
169/// otherwise.
170static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000171 return (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000174}
175
176/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
177/// Useful for switch statements and the like.
178///
179/// @param init - A reference to the BitsInit to be decoded.
180/// @return - The field, with the first bit in the BitsInit as the lowest
181/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000182static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000183 int width = init.getNumBits();
184
185 assert(width <= 8 && "Field is too large for uint8_t!");
186
187 int index;
188 uint8_t mask = 0x01;
189
190 uint8_t ret = 0;
191
192 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000193 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000194 ret |= mask;
195
196 mask <<= 1;
197 }
198
199 return ret;
200}
201
202/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
203/// name of the field.
204///
205/// @param rec - The record from which to extract the value.
206/// @param name - The name of the field in the record.
207/// @return - The field, as translated by byteFromBitsInit().
208static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000209 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000210 return byteFromBitsInit(*bits);
211}
212
213RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
214 const CodeGenInstruction &insn,
215 InstrUID uid) {
216 UID = uid;
217
218 Rec = insn.TheDef;
219 Name = Rec->getName();
220 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000221
Sean Callanan04cc3072009-12-19 02:59:52 +0000222 if (!Rec->isSubClassOf("X86Inst")) {
223 ShouldBeEmitted = false;
224 return;
225 }
Craig Topperac172e22012-07-30 04:48:12 +0000226
Craig Topper10243c82014-01-31 08:47:06 +0000227 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
228 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000229 Opcode = byteFromRec(Rec, "Opcode");
230 Form = byteFromRec(Rec, "FormBits");
Craig Topperac172e22012-07-30 04:48:12 +0000231
Sean Callanan04cc3072009-12-19 02:59:52 +0000232 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000233 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000234 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000235 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000236 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000237 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000238 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000239 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000240 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000241 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000242 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
243 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
244 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000245 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000247 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
Craig Topperec688662014-01-31 07:00:55 +0000248 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000250 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000251
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 Name = Rec->getName();
253 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Chris Lattnerd8adec72010-11-01 04:03:32 +0000255 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000256
Craig Topper3f23c1a2012-09-19 06:37:45 +0000257 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000258
Eli Friedman03180362011-07-16 02:41:28 +0000259 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000260 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000261 Is64Bit = false;
262 // FIXME: Is there some better way to check for In64BitMode?
263 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
264 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000265 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
266 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000267 Is32Bit = true;
268 break;
269 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000270 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000271 Is64Bit = true;
272 break;
273 }
274 }
Eli Friedman03180362011-07-16 02:41:28 +0000275
Sean Callanan04cc3072009-12-19 02:59:52 +0000276 ShouldBeEmitted = true;
277}
Craig Topperac172e22012-07-30 04:48:12 +0000278
Sean Callanan04cc3072009-12-19 02:59:52 +0000279void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000280 const CodeGenInstruction &insn,
281 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000282{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000283 // Ignore "asm parser only" instructions.
284 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
285 return;
Craig Topperac172e22012-07-30 04:48:12 +0000286
Sean Callanan04cc3072009-12-19 02:59:52 +0000287 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000288
Craig Topper83b7e242014-01-02 03:58:45 +0000289 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000290
Sean Callanan04cc3072009-12-19 02:59:52 +0000291 if (recogInstr.shouldBeEmitted())
292 recogInstr.emitDecodePath(tables);
293}
294
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000295#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
296 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
297 (HasEVEX_KZ ? n##_KZ : \
298 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000299
Sean Callanan04cc3072009-12-19 02:59:52 +0000300InstructionContext RecognizableInstr::insnContext() const {
301 InstructionContext insnContext;
302
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 if (HasEVEXPrefix) {
304 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000305 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
306 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000307 }
308 // VEX_L & VEX_W
309 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000310 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000314 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
316 else
317 insnContext = EVEX_KB(IC_EVEX_L_W);
318 } else if (HasVEX_LPrefix) {
319 // VEX_L
Craig Topper10243c82014-01-31 08:47:06 +0000320 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000321 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000322 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000323 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000324 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000325 insnContext = EVEX_KB(IC_EVEX_L_XD);
326 else
327 insnContext = EVEX_KB(IC_EVEX_L);
328 }
329 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
330 // EVEX_L2 & VEX_W
Craig Topper10243c82014-01-31 08:47:06 +0000331 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000332 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000333 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000334 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000335 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000336 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
337 else
338 insnContext = EVEX_KB(IC_EVEX_L2_W);
339 } else if (HasEVEX_L2Prefix) {
340 // EVEX_L2
Craig Topper10243c82014-01-31 08:47:06 +0000341 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000343 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000344 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000345 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000346 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000347 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000348 insnContext = EVEX_KB(IC_EVEX_L2);
349 }
350 else if (HasVEX_WPrefix) {
351 // VEX_W
Craig Topper10243c82014-01-31 08:47:06 +0000352 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000353 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000354 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000355 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000356 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000357 insnContext = EVEX_KB(IC_EVEX_W_XD);
358 else
359 insnContext = EVEX_KB(IC_EVEX_W);
360 }
361 // No L, no W
Craig Topper10243c82014-01-31 08:47:06 +0000362 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000363 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000364 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000365 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000366 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000367 insnContext = EVEX_KB(IC_EVEX_XS);
368 else
369 insnContext = EVEX_KB(IC_EVEX);
370 /// eof EVEX
371 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000372 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000373 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000374 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000375 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000376 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000377 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000378 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000379 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000380 insnContext = IC_VEX_L_W;
Craig Topper10243c82014-01-31 08:47:06 +0000381 } else if ((HasOpSizePrefix || OpPrefix == X86Local::PD) && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000382 insnContext = IC_VEX_L_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000383 else if ((HasOpSizePrefix || OpPrefix == X86Local::PD) && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000384 insnContext = IC_VEX_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000385 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000386 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000387 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000388 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000389 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000390 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000391 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000392 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000393 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000394 insnContext = IC_VEX_W_XD;
395 else if (HasVEX_WPrefix)
396 insnContext = IC_VEX_W;
397 else if (HasVEX_LPrefix)
398 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000399 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000401 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX_XS;
403 else
404 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000405 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000406 if (HasREX_WPrefix && (HasOpSizePrefix || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000407 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000408 else if (HasOpSizePrefix && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000409 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000410 else if (HasOpSizePrefix && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000411 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000412 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000413 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000414 else if (HasAdSizePrefix)
415 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000416 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000417 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000418 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000419 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000420 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000421 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000422 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000423 insnContext = IC_64BIT_XS;
424 else if (HasREX_WPrefix)
425 insnContext = IC_64BIT_REXW;
426 else
427 insnContext = IC_64BIT;
428 } else {
Craig Topper10243c82014-01-31 08:47:06 +0000429 if (HasOpSizePrefix && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000430 insnContext = IC_XD_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000431 else if (HasOpSizePrefix && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000432 insnContext = IC_XS_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000433 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000434 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000435 else if (HasAdSizePrefix)
436 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000437 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000438 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000439 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000440 insnContext = IC_XS;
441 else
442 insnContext = IC;
443 }
444
445 return insnContext;
446}
Craig Topperac172e22012-07-30 04:48:12 +0000447
Sean Callanan04cc3072009-12-19 02:59:52 +0000448RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000449 ///////////////////
450 // FILTER_STRONG
451 //
Craig Topperac172e22012-07-30 04:48:12 +0000452
Sean Callanan04cc3072009-12-19 02:59:52 +0000453 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000454
Craig Topper6f4ad802012-07-30 05:39:34 +0000455 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000456
Craig Topper5165cf72014-01-05 04:32:42 +0000457 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000459
Craig Topperac172e22012-07-30 04:48:12 +0000460
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000461 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
462 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000463
Sean Callananc3fd5232011-03-15 01:23:15 +0000464
465 /////////////////
466 // FILTER_WEAK
467 //
468
Craig Topperac172e22012-07-30 04:48:12 +0000469
Sean Callanan04cc3072009-12-19 02:59:52 +0000470 // Filter out instructions with a LOCK prefix;
471 // prefer forms that do not have the prefix
472 if (HasLockPrefix)
473 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000474
Sean Callanan04cc3072009-12-19 02:59:52 +0000475 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000476
Craig Topperd9e16692014-01-05 06:55:48 +0000477 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000478 return FILTER_WEAK;
479
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000480 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
481 // For now, just prefer the REP versions.
482 if (Name == "XACQUIRE_PREFIX" ||
483 Name == "XRELEASE_PREFIX")
484 return FILTER_WEAK;
485
Sean Callanan04cc3072009-12-19 02:59:52 +0000486 return FILTER_NORMAL;
487}
Sean Callananc3fd5232011-03-15 01:23:15 +0000488
Craig Topperf7755df2012-07-12 06:52:41 +0000489void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
490 unsigned &physicalOperandIndex,
491 unsigned &numPhysicalOperands,
492 const unsigned *operandMapping,
493 OperandEncoding (*encodingFromString)
494 (const std::string&,
495 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 if (optional) {
497 if (physicalOperandIndex >= numPhysicalOperands)
498 return;
499 } else {
500 assert(physicalOperandIndex < numPhysicalOperands);
501 }
Craig Topperac172e22012-07-30 04:48:12 +0000502
Sean Callanan04cc3072009-12-19 02:59:52 +0000503 while (operandMapping[operandIndex] != operandIndex) {
504 Spec->operands[operandIndex].encoding = ENCODING_DUP;
505 Spec->operands[operandIndex].type =
506 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
507 ++operandIndex;
508 }
Craig Topperac172e22012-07-30 04:48:12 +0000509
Sean Callanan04cc3072009-12-19 02:59:52 +0000510 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000511
Sean Callanan04cc3072009-12-19 02:59:52 +0000512 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
513 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000514 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000515 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000516 HasOpSizePrefix,
517 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000518
Sean Callanan04cc3072009-12-19 02:59:52 +0000519 ++operandIndex;
520 ++physicalOperandIndex;
521}
522
Craig Topper83b7e242014-01-02 03:58:45 +0000523void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000524 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000525
Craig Topper6f4ad802012-07-30 05:39:34 +0000526 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000527 return;
Craig Topperac172e22012-07-30 04:48:12 +0000528
Sean Callanan04cc3072009-12-19 02:59:52 +0000529 switch (filter()) {
530 case FILTER_WEAK:
531 Spec->filtered = true;
532 break;
533 case FILTER_STRONG:
534 ShouldBeEmitted = false;
535 return;
536 case FILTER_NORMAL:
537 break;
538 }
Craig Topperac172e22012-07-30 04:48:12 +0000539
Sean Callanan04cc3072009-12-19 02:59:52 +0000540 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000541
Chris Lattnerd8adec72010-11-01 04:03:32 +0000542 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000543
Sean Callanan04cc3072009-12-19 02:59:52 +0000544 unsigned numOperands = OperandList.size();
545 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000546
Sean Callanan04cc3072009-12-19 02:59:52 +0000547 // operandMapping maps from operands in OperandList to their originals.
548 // If operandMapping[i] != i, then the entry is a duplicate.
549 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000550 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000551
Craig Topperf7755df2012-07-12 06:52:41 +0000552 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000553 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000554 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000555 OperandList[operandIndex].Constraints[0];
556 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000557 operandMapping[operandIndex] = operandIndex;
558 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000559 } else {
560 ++numPhysicalOperands;
561 operandMapping[operandIndex] = operandIndex;
562 }
563 } else {
564 ++numPhysicalOperands;
565 operandMapping[operandIndex] = operandIndex;
566 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000567 }
Craig Topperac172e22012-07-30 04:48:12 +0000568
Sean Callanan04cc3072009-12-19 02:59:52 +0000569#define HANDLE_OPERAND(class) \
570 handleOperand(false, \
571 operandIndex, \
572 physicalOperandIndex, \
573 numPhysicalOperands, \
574 operandMapping, \
575 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000576
Sean Callanan04cc3072009-12-19 02:59:52 +0000577#define HANDLE_OPTIONAL(class) \
578 handleOperand(true, \
579 operandIndex, \
580 physicalOperandIndex, \
581 numPhysicalOperands, \
582 operandMapping, \
583 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000584
Sean Callanan04cc3072009-12-19 02:59:52 +0000585 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000586 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 // physicalOperandIndex should always be < numPhysicalOperands
588 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000589
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000591 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000592 case X86Local::RawFrmSrc:
593 HANDLE_OPERAND(relocation);
594 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000595 case X86Local::RawFrmDst:
596 HANDLE_OPERAND(relocation);
597 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000598 case X86Local::RawFrmDstSrc:
599 HANDLE_OPERAND(relocation);
600 HANDLE_OPERAND(relocation);
601 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 case X86Local::RawFrm:
603 // Operand 1 (optional) is an address or immediate.
604 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000605 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000606 "Unexpected number of operands for RawFrm");
607 HANDLE_OPTIONAL(relocation)
608 HANDLE_OPTIONAL(immediate)
609 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000610 case X86Local::RawFrmMemOffs:
611 // Operand 1 is an address.
612 HANDLE_OPERAND(relocation);
613 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000614 case X86Local::AddRegFrm:
615 // Operand 1 is added to the opcode.
616 // Operand 2 (optional) is an address.
617 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
618 "Unexpected number of operands for AddRegFrm");
619 HANDLE_OPERAND(opcodeModifier)
620 HANDLE_OPTIONAL(relocation)
621 break;
622 case X86Local::MRMDestReg:
623 // Operand 1 is a register operand in the R/M field.
624 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000625 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000626 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000627 if (HasVEX_4VPrefix)
628 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
629 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
630 else
631 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
632 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000633
Sean Callanan04cc3072009-12-19 02:59:52 +0000634 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000635
636 if (HasVEX_4VPrefix)
637 // FIXME: In AVX, the register below becomes the one encoded
638 // in ModRMVEX and the one above the one in the VEX.VVVV field
639 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000640
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 HANDLE_OPERAND(roRegister)
642 HANDLE_OPTIONAL(immediate)
643 break;
644 case X86Local::MRMDestMem:
645 // Operand 1 is a memory operand (possibly SIB-extended)
646 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000647 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000648 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000649 if (HasVEX_4VPrefix)
650 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
651 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
652 else
653 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
654 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000655 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000656
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000657 if (HasEVEX_K)
658 HANDLE_OPERAND(writemaskRegister)
659
Craig Topper4f2fba12011-08-30 07:09:35 +0000660 if (HasVEX_4VPrefix)
661 // FIXME: In AVX, the register below becomes the one encoded
662 // in ModRMVEX and the one above the one in the VEX.VVVV field
663 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000664
Sean Callanan04cc3072009-12-19 02:59:52 +0000665 HANDLE_OPERAND(roRegister)
666 HANDLE_OPTIONAL(immediate)
667 break;
668 case X86Local::MRMSrcReg:
669 // Operand 1 is a register operand in the Reg/Opcode field.
670 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000671 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000672 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000673 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000674
Craig Topperaea148c2011-10-16 07:55:05 +0000675 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000676 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000677 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000678 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000679 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000680 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000681
Sean Callananc3fd5232011-03-15 01:23:15 +0000682 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000683
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000684 if (HasEVEX_K)
685 HANDLE_OPERAND(writemaskRegister)
686
Craig Topperaea148c2011-10-16 07:55:05 +0000687 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000688 // FIXME: In AVX, the register below becomes the one encoded
689 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000690 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000691
Craig Topper03a0bed2011-12-30 05:20:36 +0000692 if (HasMemOp4Prefix)
693 HANDLE_OPERAND(immediate)
694
Sean Callananc3fd5232011-03-15 01:23:15 +0000695 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000696
Craig Topperaea148c2011-10-16 07:55:05 +0000697 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000698 HANDLE_OPERAND(vvvvRegister)
699
Craig Topper2ba766a2011-12-30 06:23:39 +0000700 if (!HasMemOp4Prefix)
701 HANDLE_OPTIONAL(immediate)
702 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000703 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000704 break;
705 case X86Local::MRMSrcMem:
706 // Operand 1 is a register operand in the Reg/Opcode field.
707 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000708 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000709 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000710
711 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000712 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000713 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000714 else
715 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
716 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000717
Sean Callanan04cc3072009-12-19 02:59:52 +0000718 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000719
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000720 if (HasEVEX_K)
721 HANDLE_OPERAND(writemaskRegister)
722
Craig Topperaea148c2011-10-16 07:55:05 +0000723 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000724 // FIXME: In AVX, the register below becomes the one encoded
725 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000726 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000727
Craig Topper03a0bed2011-12-30 05:20:36 +0000728 if (HasMemOp4Prefix)
729 HANDLE_OPERAND(immediate)
730
Sean Callanan04cc3072009-12-19 02:59:52 +0000731 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000732
Craig Topperaea148c2011-10-16 07:55:05 +0000733 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000734 HANDLE_OPERAND(vvvvRegister)
735
Craig Topper2ba766a2011-12-30 06:23:39 +0000736 if (!HasMemOp4Prefix)
737 HANDLE_OPTIONAL(immediate)
738 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000739 break;
740 case X86Local::MRM0r:
741 case X86Local::MRM1r:
742 case X86Local::MRM2r:
743 case X86Local::MRM3r:
744 case X86Local::MRM4r:
745 case X86Local::MRM5r:
746 case X86Local::MRM6r:
747 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000748 {
749 // Operand 1 is a register operand in the R/M field.
750 // Operand 2 (optional) is an immediate or relocation.
751 // Operand 3 (optional) is an immediate.
752 unsigned kOp = (HasEVEX_K) ? 1:0;
753 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
754 if (numPhysicalOperands > 3 + kOp + Op4v)
755 llvm_unreachable("Unexpected number of operands for MRMnr");
756 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000757 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000758 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000759
760 if (HasEVEX_K)
761 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000762 HANDLE_OPTIONAL(rmRegister)
763 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000764 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000765 break;
766 case X86Local::MRM0m:
767 case X86Local::MRM1m:
768 case X86Local::MRM2m:
769 case X86Local::MRM3m:
770 case X86Local::MRM4m:
771 case X86Local::MRM5m:
772 case X86Local::MRM6m:
773 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000774 {
775 // Operand 1 is a memory operand (possibly SIB-extended)
776 // Operand 2 (optional) is an immediate or relocation.
777 unsigned kOp = (HasEVEX_K) ? 1:0;
778 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
779 if (numPhysicalOperands < 1 + kOp + Op4v ||
780 numPhysicalOperands > 2 + kOp + Op4v)
781 llvm_unreachable("Unexpected number of operands for MRMnm");
782 }
Craig Topper27ad1252011-10-15 20:46:47 +0000783 if (HasVEX_4VPrefix)
784 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000785 if (HasEVEX_K)
786 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000787 HANDLE_OPERAND(memory)
788 HANDLE_OPTIONAL(relocation)
789 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000790 case X86Local::RawFrmImm8:
791 // operand 1 is a 16-bit immediate
792 // operand 2 is an 8-bit immediate
793 assert(numPhysicalOperands == 2 &&
794 "Unexpected number of operands for X86Local::RawFrmImm8");
795 HANDLE_OPERAND(immediate)
796 HANDLE_OPERAND(immediate)
797 break;
798 case X86Local::RawFrmImm16:
799 // operand 1 is a 16-bit immediate
800 // operand 2 is a 16-bit immediate
801 HANDLE_OPERAND(immediate)
802 HANDLE_OPERAND(immediate)
803 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000804 case X86Local::MRM_F8:
805 if (Opcode == 0xc6) {
806 assert(numPhysicalOperands == 1 &&
807 "Unexpected number of operands for X86Local::MRM_F8");
808 HANDLE_OPERAND(immediate)
809 } else if (Opcode == 0xc7) {
810 assert(numPhysicalOperands == 1 &&
811 "Unexpected number of operands for X86Local::MRM_F8");
812 HANDLE_OPERAND(relocation)
813 }
814 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000815 case X86Local::MRM_C1:
816 case X86Local::MRM_C2:
817 case X86Local::MRM_C3:
818 case X86Local::MRM_C4:
819 case X86Local::MRM_C8:
820 case X86Local::MRM_C9:
821 case X86Local::MRM_CA:
822 case X86Local::MRM_CB:
823 case X86Local::MRM_E8:
824 case X86Local::MRM_F0:
825 case X86Local::MRM_F9:
826 case X86Local::MRM_D0:
827 case X86Local::MRM_D1:
828 case X86Local::MRM_D4:
829 case X86Local::MRM_D5:
830 case X86Local::MRM_D6:
831 case X86Local::MRM_D8:
832 case X86Local::MRM_D9:
833 case X86Local::MRM_DA:
834 case X86Local::MRM_DB:
835 case X86Local::MRM_DC:
836 case X86Local::MRM_DD:
837 case X86Local::MRM_DE:
838 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000839 // Ignored.
840 break;
841 }
Craig Topperac172e22012-07-30 04:48:12 +0000842
Sean Callanan04cc3072009-12-19 02:59:52 +0000843 #undef HANDLE_OPERAND
844 #undef HANDLE_OPTIONAL
845}
846
847void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
848 // Special cases where the LLVM tables are not complete
849
Sean Callanandde9c122010-02-12 23:39:46 +0000850#define MAP(from, to) \
851 case X86Local::MRM_##from: \
852 filter = new ExactFilter(0x##from); \
853 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000854
855 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000856
857 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000858 uint8_t opcodeToSet = 0;
859
Craig Topper10243c82014-01-31 08:47:06 +0000860 switch (OpMap) {
861 default: llvm_unreachable("Invalid map!");
Craig Topperae11aed2014-01-14 07:41:20 +0000862 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
Sean Callanan04cc3072009-12-19 02:59:52 +0000863 case X86Local::TB:
864 opcodeType = TWOBYTE;
865
866 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000867 default:
868 if (needsModRMForDecode(Form))
869 filter = new ModFilter(isRegFormat(Form));
870 else
871 filter = new DumbFilter();
872 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000873#define EXTENSION_TABLE(n) case 0x##n:
874 TWO_BYTE_EXTENSION_TABLES
875#undef EXTENSION_TABLE
876 switch (Form) {
877 default:
878 llvm_unreachable("Unhandled two-byte extended opcode");
879 case X86Local::MRM0r:
880 case X86Local::MRM1r:
881 case X86Local::MRM2r:
882 case X86Local::MRM3r:
883 case X86Local::MRM4r:
884 case X86Local::MRM5r:
885 case X86Local::MRM6r:
886 case X86Local::MRM7r:
887 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
888 break;
889 case X86Local::MRM0m:
890 case X86Local::MRM1m:
891 case X86Local::MRM2m:
892 case X86Local::MRM3m:
893 case X86Local::MRM4m:
894 case X86Local::MRM5m:
895 case X86Local::MRM6m:
896 case X86Local::MRM7m:
897 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
898 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000899 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000900 } // switch (Form)
901 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000902 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 opcodeToSet = Opcode;
904 break;
905 case X86Local::T8:
906 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000907 switch (Opcode) {
908 default:
909 if (needsModRMForDecode(Form))
910 filter = new ModFilter(isRegFormat(Form));
911 else
912 filter = new DumbFilter();
913 break;
914#define EXTENSION_TABLE(n) case 0x##n:
915 THREE_BYTE_38_EXTENSION_TABLES
916#undef EXTENSION_TABLE
917 switch (Form) {
918 default:
919 llvm_unreachable("Unhandled two-byte extended opcode");
920 case X86Local::MRM0r:
921 case X86Local::MRM1r:
922 case X86Local::MRM2r:
923 case X86Local::MRM3r:
924 case X86Local::MRM4r:
925 case X86Local::MRM5r:
926 case X86Local::MRM6r:
927 case X86Local::MRM7r:
928 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
929 break;
930 case X86Local::MRM0m:
931 case X86Local::MRM1m:
932 case X86Local::MRM2m:
933 case X86Local::MRM3m:
934 case X86Local::MRM4m:
935 case X86Local::MRM5m:
936 case X86Local::MRM6m:
937 case X86Local::MRM7m:
938 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
939 break;
940 MRM_MAPPING
941 } // switch (Form)
942 break;
943 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000944 opcodeToSet = Opcode;
945 break;
Craig Topper10243c82014-01-31 08:47:06 +0000946 case X86Local::TA:
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 opcodeType = THREEBYTE_3A;
948 if (needsModRMForDecode(Form))
949 filter = new ModFilter(isRegFormat(Form));
950 else
951 filter = new DumbFilter();
952 opcodeToSet = Opcode;
953 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000954 case X86Local::A6:
955 opcodeType = THREEBYTE_A6;
956 if (needsModRMForDecode(Form))
957 filter = new ModFilter(isRegFormat(Form));
958 else
959 filter = new DumbFilter();
960 opcodeToSet = Opcode;
961 break;
962 case X86Local::A7:
963 opcodeType = THREEBYTE_A7;
964 if (needsModRMForDecode(Form))
965 filter = new ModFilter(isRegFormat(Form));
966 else
967 filter = new DumbFilter();
968 opcodeToSet = Opcode;
969 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +0000970 case X86Local::XOP8:
971 opcodeType = XOP8_MAP;
972 if (needsModRMForDecode(Form))
973 filter = new ModFilter(isRegFormat(Form));
974 else
975 filter = new DumbFilter();
976 opcodeToSet = Opcode;
977 break;
978 case X86Local::XOP9:
979 opcodeType = XOP9_MAP;
980 switch (Opcode) {
981 default:
982 if (needsModRMForDecode(Form))
983 filter = new ModFilter(isRegFormat(Form));
984 else
985 filter = new DumbFilter();
986 break;
987#define EXTENSION_TABLE(n) case 0x##n:
988 XOP9_MAP_EXTENSION_TABLES
989#undef EXTENSION_TABLE
990 switch (Form) {
991 default:
992 llvm_unreachable("Unhandled XOP9 extended opcode");
993 case X86Local::MRM0r:
994 case X86Local::MRM1r:
995 case X86Local::MRM2r:
996 case X86Local::MRM3r:
997 case X86Local::MRM4r:
998 case X86Local::MRM5r:
999 case X86Local::MRM6r:
1000 case X86Local::MRM7r:
1001 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1002 break;
1003 case X86Local::MRM0m:
1004 case X86Local::MRM1m:
1005 case X86Local::MRM2m:
1006 case X86Local::MRM3m:
1007 case X86Local::MRM4m:
1008 case X86Local::MRM5m:
1009 case X86Local::MRM6m:
1010 case X86Local::MRM7m:
1011 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1012 break;
1013 MRM_MAPPING
1014 } // switch (Form)
1015 break;
1016 } // switch (Opcode)
1017 opcodeToSet = Opcode;
1018 break;
1019 case X86Local::XOPA:
1020 opcodeType = XOPA_MAP;
1021 if (needsModRMForDecode(Form))
1022 filter = new ModFilter(isRegFormat(Form));
1023 else
1024 filter = new DumbFilter();
1025 opcodeToSet = Opcode;
1026 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001027 case X86Local::D8:
1028 case X86Local::D9:
1029 case X86Local::DA:
1030 case X86Local::DB:
1031 case X86Local::DC:
1032 case X86Local::DD:
1033 case X86Local::DE:
1034 case X86Local::DF:
1035 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001036 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001037 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001038 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +00001039 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +00001040 break;
Craig Topper10243c82014-01-31 08:47:06 +00001041 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +00001042 opcodeType = ONEBYTE;
1043 switch (Opcode) {
1044#define EXTENSION_TABLE(n) case 0x##n:
1045 ONE_BYTE_EXTENSION_TABLES
1046#undef EXTENSION_TABLE
1047 switch (Form) {
1048 default:
1049 llvm_unreachable("Fell through the cracks of a single-byte "
1050 "extended opcode");
1051 case X86Local::MRM0r:
1052 case X86Local::MRM1r:
1053 case X86Local::MRM2r:
1054 case X86Local::MRM3r:
1055 case X86Local::MRM4r:
1056 case X86Local::MRM5r:
1057 case X86Local::MRM6r:
1058 case X86Local::MRM7r:
1059 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1060 break;
1061 case X86Local::MRM0m:
1062 case X86Local::MRM1m:
1063 case X86Local::MRM2m:
1064 case X86Local::MRM3m:
1065 case X86Local::MRM4m:
1066 case X86Local::MRM5m:
1067 case X86Local::MRM6m:
1068 case X86Local::MRM7m:
1069 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1070 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001071 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001072 } // switch (Form)
1073 break;
1074 case 0xd8:
1075 case 0xd9:
1076 case 0xda:
1077 case 0xdb:
1078 case 0xdc:
1079 case 0xdd:
1080 case 0xde:
1081 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001082 switch (Form) {
1083 default:
1084 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001085 case X86Local::MRM0r:
1086 case X86Local::MRM1r:
1087 case X86Local::MRM2r:
1088 case X86Local::MRM3r:
1089 case X86Local::MRM4r:
1090 case X86Local::MRM5r:
1091 case X86Local::MRM6r:
1092 case X86Local::MRM7r:
1093 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1094 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001095 case X86Local::MRM0m:
1096 case X86Local::MRM1m:
1097 case X86Local::MRM2m:
1098 case X86Local::MRM3m:
1099 case X86Local::MRM4m:
1100 case X86Local::MRM5m:
1101 case X86Local::MRM6m:
1102 case X86Local::MRM7m:
1103 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1104 break;
1105 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001106 break;
1107 default:
1108 if (needsModRMForDecode(Form))
1109 filter = new ModFilter(isRegFormat(Form));
1110 else
1111 filter = new DumbFilter();
1112 break;
1113 } // switch (Opcode)
1114 opcodeToSet = Opcode;
Craig Topper10243c82014-01-31 08:47:06 +00001115 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +00001116
1117 assert(opcodeType != (OpcodeType)-1 &&
1118 "Opcode type not set");
1119 assert(filter && "Filter not set");
1120
1121 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001122 assert(((opcodeToSet & 7) == 0) &&
1123 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001124
Craig Topper623b0d62014-01-01 14:22:37 +00001125 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001126
Craig Topper623b0d62014-01-01 14:22:37 +00001127 for (currentOpcode = opcodeToSet;
1128 currentOpcode < opcodeToSet + 8;
1129 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001130 tables.setTableFields(opcodeType,
1131 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001132 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001133 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001134 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001135 } else {
1136 tables.setTableFields(opcodeType,
1137 insnContext(),
1138 opcodeToSet,
1139 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001140 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001141 }
Craig Topperac172e22012-07-30 04:48:12 +00001142
Sean Callanan04cc3072009-12-19 02:59:52 +00001143 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001144
Sean Callanandde9c122010-02-12 23:39:46 +00001145#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001146}
1147
1148#define TYPE(str, type) if (s == str) return type;
1149OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001150 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001151 bool hasOpSizePrefix,
1152 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001153 if(hasREX_WPrefix) {
1154 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1155 // is special.
1156 TYPE("GR32", TYPE_R32)
1157 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001158 if(hasOpSizePrefix) {
1159 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001160 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001161 TYPE("GR16", TYPE_Rv)
1162 TYPE("i16imm", TYPE_IMMv)
1163 }
1164 if(hasOpSize16Prefix) {
1165 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1166 // immediate encoding is special.
1167 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001168 }
1169 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001170 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001171 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001172 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001173 TYPE("i32mem", TYPE_Mv)
1174 TYPE("i32imm", TYPE_IMMv)
1175 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001176 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001177 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001178 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001179 TYPE("i64mem", TYPE_Mv)
1180 TYPE("i64i32imm", TYPE_IMM64)
1181 TYPE("i64i8imm", TYPE_IMM64)
1182 TYPE("GR64", TYPE_R64)
1183 TYPE("i8mem", TYPE_M8)
1184 TYPE("i8imm", TYPE_IMM8)
1185 TYPE("GR8", TYPE_R8)
1186 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001187 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001188 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001189 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001190 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001191 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001192 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001193 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001194 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001195 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001196 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001197 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001198 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001199 TYPE("RST", TYPE_ST)
1200 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001201 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001202 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001203 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001204 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001205 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001206 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001207 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001208 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001209 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001210 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001211 TYPE("brtarget8", TYPE_REL8)
1212 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001213 TYPE("lea32mem", TYPE_LEA)
1214 TYPE("lea64_32mem", TYPE_LEA)
1215 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001216 TYPE("VR64", TYPE_MM64)
1217 TYPE("i64imm", TYPE_IMMv)
1218 TYPE("opaque32mem", TYPE_M1616)
1219 TYPE("opaque48mem", TYPE_M1632)
1220 TYPE("opaque80mem", TYPE_M1664)
1221 TYPE("opaque512mem", TYPE_M512)
1222 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1223 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001224 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001225 TYPE("srcidx8", TYPE_SRCIDX8)
1226 TYPE("srcidx16", TYPE_SRCIDX16)
1227 TYPE("srcidx32", TYPE_SRCIDX32)
1228 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001229 TYPE("dstidx8", TYPE_DSTIDX8)
1230 TYPE("dstidx16", TYPE_DSTIDX16)
1231 TYPE("dstidx32", TYPE_DSTIDX32)
1232 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001233 TYPE("offset8", TYPE_MOFFS8)
1234 TYPE("offset16", TYPE_MOFFS16)
1235 TYPE("offset32", TYPE_MOFFS32)
1236 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001237 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001238 TYPE("VR256X", TYPE_XMM256)
1239 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001240 TYPE("VK1", TYPE_VK1)
1241 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001242 TYPE("VK8", TYPE_VK8)
1243 TYPE("VK8WM", TYPE_VK8)
1244 TYPE("VK16", TYPE_VK16)
1245 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001246 TYPE("GR16_NOAX", TYPE_Rv)
1247 TYPE("GR32_NOAX", TYPE_Rv)
1248 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001249 TYPE("vx32mem", TYPE_M32)
1250 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001251 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001252 TYPE("vx64mem", TYPE_M64)
1253 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001254 TYPE("vy64xmem", TYPE_M64)
1255 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 errs() << "Unhandled type string " << s << "\n";
1257 llvm_unreachable("Unhandled type string");
1258}
1259#undef TYPE
1260
1261#define ENCODING(str, encoding) if (s == str) return encoding;
1262OperandEncoding RecognizableInstr::immediateEncodingFromString
1263 (const std::string &s,
1264 bool hasOpSizePrefix) {
1265 if(!hasOpSizePrefix) {
1266 // For instructions without an OpSize prefix, a declared 16-bit register or
1267 // immediate encoding is special.
1268 ENCODING("i16imm", ENCODING_IW)
1269 }
1270 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001271 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001272 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001273 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001274 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001275 ENCODING("i16imm", ENCODING_Iv)
1276 ENCODING("i16i8imm", ENCODING_IB)
1277 ENCODING("i32imm", ENCODING_Iv)
1278 ENCODING("i64i32imm", ENCODING_ID)
1279 ENCODING("i64i8imm", ENCODING_IB)
1280 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001281 // This is not a typo. Instructions like BLENDVPD put
1282 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001283 ENCODING("FR32", ENCODING_IB)
1284 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001285 ENCODING("VR128", ENCODING_IB)
1286 ENCODING("VR256", ENCODING_IB)
1287 ENCODING("FR32X", ENCODING_IB)
1288 ENCODING("FR64X", ENCODING_IB)
1289 ENCODING("VR128X", ENCODING_IB)
1290 ENCODING("VR256X", ENCODING_IB)
1291 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001292 errs() << "Unhandled immediate encoding " << s << "\n";
1293 llvm_unreachable("Unhandled immediate encoding");
1294}
1295
1296OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1297 (const std::string &s,
1298 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001299 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001300 ENCODING("GR16", ENCODING_RM)
1301 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001302 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001303 ENCODING("GR64", ENCODING_RM)
1304 ENCODING("GR8", ENCODING_RM)
1305 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001306 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001307 ENCODING("FR64", ENCODING_RM)
1308 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001309 ENCODING("FR64X", ENCODING_RM)
1310 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001311 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001312 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001313 ENCODING("VR256X", ENCODING_RM)
1314 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001315 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001316 ENCODING("VK8", ENCODING_RM)
1317 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001318 errs() << "Unhandled R/M register encoding " << s << "\n";
1319 llvm_unreachable("Unhandled R/M register encoding");
1320}
1321
1322OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1323 (const std::string &s,
1324 bool hasOpSizePrefix) {
1325 ENCODING("GR16", ENCODING_REG)
1326 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001327 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001328 ENCODING("GR64", ENCODING_REG)
1329 ENCODING("GR8", ENCODING_REG)
1330 ENCODING("VR128", ENCODING_REG)
1331 ENCODING("FR64", ENCODING_REG)
1332 ENCODING("FR32", ENCODING_REG)
1333 ENCODING("VR64", ENCODING_REG)
1334 ENCODING("SEGMENT_REG", ENCODING_REG)
1335 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001336 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001337 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001338 ENCODING("VR256X", ENCODING_REG)
1339 ENCODING("VR128X", ENCODING_REG)
1340 ENCODING("FR64X", ENCODING_REG)
1341 ENCODING("FR32X", ENCODING_REG)
1342 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001343 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001344 ENCODING("VK8", ENCODING_REG)
1345 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001346 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001347 ENCODING("VK8WM", ENCODING_REG)
1348 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001349 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1350 llvm_unreachable("Unhandled reg/opcode register encoding");
1351}
1352
Sean Callananc3fd5232011-03-15 01:23:15 +00001353OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1354 (const std::string &s,
1355 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001356 ENCODING("GR32", ENCODING_VVVV)
1357 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001358 ENCODING("FR32", ENCODING_VVVV)
1359 ENCODING("FR64", ENCODING_VVVV)
1360 ENCODING("VR128", ENCODING_VVVV)
1361 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001362 ENCODING("FR32X", ENCODING_VVVV)
1363 ENCODING("FR64X", ENCODING_VVVV)
1364 ENCODING("VR128X", ENCODING_VVVV)
1365 ENCODING("VR256X", ENCODING_VVVV)
1366 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001367 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001368 ENCODING("VK8", ENCODING_VVVV)
1369 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001370 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1371 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1372}
1373
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001374OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1375 (const std::string &s,
1376 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001377 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001378 ENCODING("VK8WM", ENCODING_WRITEMASK)
1379 ENCODING("VK16WM", ENCODING_WRITEMASK)
1380 errs() << "Unhandled mask register encoding " << s << "\n";
1381 llvm_unreachable("Unhandled mask register encoding");
1382}
1383
Sean Callanan04cc3072009-12-19 02:59:52 +00001384OperandEncoding RecognizableInstr::memoryEncodingFromString
1385 (const std::string &s,
1386 bool hasOpSizePrefix) {
1387 ENCODING("i16mem", ENCODING_RM)
1388 ENCODING("i32mem", ENCODING_RM)
1389 ENCODING("i64mem", ENCODING_RM)
1390 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001391 ENCODING("ssmem", ENCODING_RM)
1392 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001393 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001394 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001395 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001396 ENCODING("f64mem", ENCODING_RM)
1397 ENCODING("f32mem", ENCODING_RM)
1398 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001399 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001400 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001401 ENCODING("f80mem", ENCODING_RM)
1402 ENCODING("lea32mem", ENCODING_RM)
1403 ENCODING("lea64_32mem", ENCODING_RM)
1404 ENCODING("lea64mem", ENCODING_RM)
1405 ENCODING("opaque32mem", ENCODING_RM)
1406 ENCODING("opaque48mem", ENCODING_RM)
1407 ENCODING("opaque80mem", ENCODING_RM)
1408 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001409 ENCODING("vx32mem", ENCODING_RM)
1410 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001411 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001412 ENCODING("vx64mem", ENCODING_RM)
1413 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001414 ENCODING("vy64xmem", ENCODING_RM)
1415 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001416 errs() << "Unhandled memory encoding " << s << "\n";
1417 llvm_unreachable("Unhandled memory encoding");
1418}
1419
1420OperandEncoding RecognizableInstr::relocationEncodingFromString
1421 (const std::string &s,
1422 bool hasOpSizePrefix) {
1423 if(!hasOpSizePrefix) {
1424 // For instructions without an OpSize prefix, a declared 16-bit register or
1425 // immediate encoding is special.
1426 ENCODING("i16imm", ENCODING_IW)
1427 }
1428 ENCODING("i16imm", ENCODING_Iv)
1429 ENCODING("i16i8imm", ENCODING_IB)
1430 ENCODING("i32imm", ENCODING_Iv)
1431 ENCODING("i32i8imm", ENCODING_IB)
1432 ENCODING("i64i32imm", ENCODING_ID)
1433 ENCODING("i64i8imm", ENCODING_IB)
1434 ENCODING("i8imm", ENCODING_IB)
1435 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001436 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001437 ENCODING("i32imm_pcrel", ENCODING_ID)
1438 ENCODING("brtarget", ENCODING_Iv)
1439 ENCODING("brtarget8", ENCODING_IB)
1440 ENCODING("i64imm", ENCODING_IO)
1441 ENCODING("offset8", ENCODING_Ia)
1442 ENCODING("offset16", ENCODING_Ia)
1443 ENCODING("offset32", ENCODING_Ia)
1444 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001445 ENCODING("srcidx8", ENCODING_SI)
1446 ENCODING("srcidx16", ENCODING_SI)
1447 ENCODING("srcidx32", ENCODING_SI)
1448 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001449 ENCODING("dstidx8", ENCODING_DI)
1450 ENCODING("dstidx16", ENCODING_DI)
1451 ENCODING("dstidx32", ENCODING_DI)
1452 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001453 errs() << "Unhandled relocation encoding " << s << "\n";
1454 llvm_unreachable("Unhandled relocation encoding");
1455}
1456
1457OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1458 (const std::string &s,
1459 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001460 ENCODING("GR32", ENCODING_Rv)
1461 ENCODING("GR64", ENCODING_RO)
1462 ENCODING("GR16", ENCODING_Rv)
1463 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001464 ENCODING("GR16_NOAX", ENCODING_Rv)
1465 ENCODING("GR32_NOAX", ENCODING_Rv)
1466 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001467 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1468 llvm_unreachable("Unhandled opcode modifier encoding");
1469}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001470#undef ENCODING