blob: e0306ac74f63ffc139598a7b0871c652510dfb10 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Topperac172e22012-07-30 04:48:12 +000066 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000067 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
68 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
69 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000070 RawFrmImm8 = 43,
71 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000072#define MAP(from, to) MRM_##from = to,
73 MRM_MAPPING
74#undef MAP
75 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000076 };
Craig Topperac172e22012-07-30 04:48:12 +000077
Sean Callanan04cc3072009-12-19 02:59:52 +000078 enum {
Craig Topper10243c82014-01-31 08:47:06 +000079 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
80 D8 = 7, D9 = 8, DA = 9, DB = 10,
81 DC = 11, DD = 12, DE = 13, DF = 14,
82 A6 = 15, A7 = 16
83 };
84
85 enum {
86 PD = 1, XS = 2, XD = 3
Sean Callanan04cc3072009-12-19 02:59:52 +000087 };
Craig Topperd402df32014-02-02 07:08:01 +000088
89 enum {
90 VEX = 1, XOP = 2, EVEX = 3
91 };
Sean Callanan04cc3072009-12-19 02:59:52 +000092}
Sean Callanandde9c122010-02-12 23:39:46 +000093
94// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000095// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000096//
97// If the row corresponds to a single byte (i.e., 8f), then add an entry for
98// that byte to ONE_BYTE_EXTENSION_TABLES.
99//
Craig Topperac172e22012-07-30 04:48:12 +0000100// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +0000101// the second byte to TWO_BYTE_EXTENSION_TABLES.
102//
103// If the row corresponds to some other set of bytes, you will need to modify
104// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +0000105// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +0000106// new combination are 0f 38 or 0f 3a, you just have to add maps called
107// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
108// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
109// in RecognizableInstr::emitDecodePath().
110
Sean Callanan04cc3072009-12-19 02:59:52 +0000111#define ONE_BYTE_EXTENSION_TABLES \
112 EXTENSION_TABLE(80) \
113 EXTENSION_TABLE(81) \
114 EXTENSION_TABLE(82) \
115 EXTENSION_TABLE(83) \
116 EXTENSION_TABLE(8f) \
117 EXTENSION_TABLE(c0) \
118 EXTENSION_TABLE(c1) \
119 EXTENSION_TABLE(c6) \
120 EXTENSION_TABLE(c7) \
121 EXTENSION_TABLE(d0) \
122 EXTENSION_TABLE(d1) \
123 EXTENSION_TABLE(d2) \
124 EXTENSION_TABLE(d3) \
125 EXTENSION_TABLE(f6) \
126 EXTENSION_TABLE(f7) \
127 EXTENSION_TABLE(fe) \
128 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000129
Sean Callanan04cc3072009-12-19 02:59:52 +0000130#define TWO_BYTE_EXTENSION_TABLES \
131 EXTENSION_TABLE(00) \
132 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000133 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000134 EXTENSION_TABLE(18) \
135 EXTENSION_TABLE(71) \
136 EXTENSION_TABLE(72) \
137 EXTENSION_TABLE(73) \
138 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000139 EXTENSION_TABLE(ba) \
140 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000141
Craig Topper27ad1252011-10-15 20:46:47 +0000142#define THREE_BYTE_38_EXTENSION_TABLES \
143 EXTENSION_TABLE(F3)
144
Craig Topper9e3e38a2013-10-03 05:17:48 +0000145#define XOP9_MAP_EXTENSION_TABLES \
146 EXTENSION_TABLE(01) \
147 EXTENSION_TABLE(02)
148
Sean Callanan04cc3072009-12-19 02:59:52 +0000149using namespace X86Disassembler;
150
151/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000152/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000153/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
154/// 0b11.
155///
156/// @param form - The form of the instruction.
157/// @return - true if the form implies that a ModR/M byte is required, false
158/// otherwise.
159static bool needsModRMForDecode(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000160 return (form == X86Local::MRMDestReg ||
161 form == X86Local::MRMDestMem ||
162 form == X86Local::MRMSrcReg ||
163 form == X86Local::MRMSrcMem ||
164 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
165 (form >= X86Local::MRM0m && form <= X86Local::MRM7m));
Sean Callanan04cc3072009-12-19 02:59:52 +0000166}
167
168/// isRegFormat - Indicates whether a particular form requires the Mod field of
169/// the ModR/M byte to be 0b11.
170///
171/// @param form - The form of the instruction.
172/// @return - true if the form implies that Mod must be 0b11, false
173/// otherwise.
174static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000175 return (form == X86Local::MRMDestReg ||
176 form == X86Local::MRMSrcReg ||
177 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000178}
179
180/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
181/// Useful for switch statements and the like.
182///
183/// @param init - A reference to the BitsInit to be decoded.
184/// @return - The field, with the first bit in the BitsInit as the lowest
185/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000186static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 int width = init.getNumBits();
188
189 assert(width <= 8 && "Field is too large for uint8_t!");
190
191 int index;
192 uint8_t mask = 0x01;
193
194 uint8_t ret = 0;
195
196 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000197 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000198 ret |= mask;
199
200 mask <<= 1;
201 }
202
203 return ret;
204}
205
206/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
207/// name of the field.
208///
209/// @param rec - The record from which to extract the value.
210/// @param name - The name of the field in the record.
211/// @return - The field, as translated by byteFromBitsInit().
212static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000213 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000214 return byteFromBitsInit(*bits);
215}
216
217RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
218 const CodeGenInstruction &insn,
219 InstrUID uid) {
220 UID = uid;
221
222 Rec = insn.TheDef;
223 Name = Rec->getName();
224 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000225
Sean Callanan04cc3072009-12-19 02:59:52 +0000226 if (!Rec->isSubClassOf("X86Inst")) {
227 ShouldBeEmitted = false;
228 return;
229 }
Craig Topperac172e22012-07-30 04:48:12 +0000230
Craig Topper10243c82014-01-31 08:47:06 +0000231 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
232 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000233 Opcode = byteFromRec(Rec, "Opcode");
234 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000235 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000236
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000238 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000239 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000240 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000241 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
242 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000243 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000244 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000245 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
247 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000248 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000249 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000250 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
Craig Topperec688662014-01-31 07:00:55 +0000251 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000253 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Sean Callanan04cc3072009-12-19 02:59:52 +0000255 Name = Rec->getName();
256 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000257
Chris Lattnerd8adec72010-11-01 04:03:32 +0000258 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000259
Craig Topper3f23c1a2012-09-19 06:37:45 +0000260 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000261
Eli Friedman03180362011-07-16 02:41:28 +0000262 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000263 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000264 Is64Bit = false;
265 // FIXME: Is there some better way to check for In64BitMode?
266 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
267 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000268 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
269 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000270 Is32Bit = true;
271 break;
272 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000273 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000274 Is64Bit = true;
275 break;
276 }
277 }
Eli Friedman03180362011-07-16 02:41:28 +0000278
Sean Callanan04cc3072009-12-19 02:59:52 +0000279 ShouldBeEmitted = true;
280}
Craig Topperac172e22012-07-30 04:48:12 +0000281
Sean Callanan04cc3072009-12-19 02:59:52 +0000282void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000283 const CodeGenInstruction &insn,
284 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000285{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000286 // Ignore "asm parser only" instructions.
287 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
288 return;
Craig Topperac172e22012-07-30 04:48:12 +0000289
Sean Callanan04cc3072009-12-19 02:59:52 +0000290 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000291
Craig Topper83b7e242014-01-02 03:58:45 +0000292 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000293
Sean Callanan04cc3072009-12-19 02:59:52 +0000294 if (recogInstr.shouldBeEmitted())
295 recogInstr.emitDecodePath(tables);
296}
297
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000298#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
299 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
300 (HasEVEX_KZ ? n##_KZ : \
301 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302
Sean Callanan04cc3072009-12-19 02:59:52 +0000303InstructionContext RecognizableInstr::insnContext() const {
304 InstructionContext insnContext;
305
Craig Topperd402df32014-02-02 07:08:01 +0000306 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000307 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000308 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
309 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000310 }
311 // VEX_L & VEX_W
312 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000313 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000314 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000315 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000316 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000317 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000318 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
319 else
320 insnContext = EVEX_KB(IC_EVEX_L_W);
321 } else if (HasVEX_LPrefix) {
322 // VEX_L
Craig Topper10243c82014-01-31 08:47:06 +0000323 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000324 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000325 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000327 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000328 insnContext = EVEX_KB(IC_EVEX_L_XD);
329 else
330 insnContext = EVEX_KB(IC_EVEX_L);
331 }
332 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
333 // EVEX_L2 & VEX_W
Craig Topper10243c82014-01-31 08:47:06 +0000334 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000335 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000336 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000337 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000338 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000339 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
340 else
341 insnContext = EVEX_KB(IC_EVEX_L2_W);
342 } else if (HasEVEX_L2Prefix) {
343 // EVEX_L2
Craig Topper10243c82014-01-31 08:47:06 +0000344 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000345 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000346 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000347 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000348 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000349 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000350 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000351 insnContext = EVEX_KB(IC_EVEX_L2);
352 }
353 else if (HasVEX_WPrefix) {
354 // VEX_W
Craig Topper10243c82014-01-31 08:47:06 +0000355 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000356 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000357 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000358 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000359 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000360 insnContext = EVEX_KB(IC_EVEX_W_XD);
361 else
362 insnContext = EVEX_KB(IC_EVEX_W);
363 }
364 // No L, no W
Craig Topper10243c82014-01-31 08:47:06 +0000365 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000366 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000367 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000368 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000369 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000370 insnContext = EVEX_KB(IC_EVEX_XS);
371 else
372 insnContext = EVEX_KB(IC_EVEX);
373 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000374 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000375 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000376 if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000377 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000378 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000379 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000380 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000381 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000382 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000383 insnContext = IC_VEX_L_W;
Craig Topper10243c82014-01-31 08:47:06 +0000384 } else if ((HasOpSizePrefix || OpPrefix == X86Local::PD) && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000385 insnContext = IC_VEX_L_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000386 else if ((HasOpSizePrefix || OpPrefix == X86Local::PD) && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000387 insnContext = IC_VEX_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000388 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000389 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000390 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000391 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000392 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000393 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000394 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000395 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000396 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000397 insnContext = IC_VEX_W_XD;
398 else if (HasVEX_WPrefix)
399 insnContext = IC_VEX_W;
400 else if (HasVEX_LPrefix)
401 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000402 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000403 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000404 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000405 insnContext = IC_VEX_XS;
406 else
407 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000408 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topper10243c82014-01-31 08:47:06 +0000409 if (HasREX_WPrefix && (HasOpSizePrefix || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000410 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000411 else if (HasOpSizePrefix && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000412 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000413 else if (HasOpSizePrefix && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000414 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000415 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000416 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000417 else if (HasAdSizePrefix)
418 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000419 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000420 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000421 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000422 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000423 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000424 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000425 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000426 insnContext = IC_64BIT_XS;
427 else if (HasREX_WPrefix)
428 insnContext = IC_64BIT_REXW;
429 else
430 insnContext = IC_64BIT;
431 } else {
Craig Topper10243c82014-01-31 08:47:06 +0000432 if (HasOpSizePrefix && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000433 insnContext = IC_XD_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000434 else if (HasOpSizePrefix && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000435 insnContext = IC_XS_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000436 else if (HasOpSizePrefix || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000438 else if (HasAdSizePrefix)
439 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000440 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000441 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000442 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000443 insnContext = IC_XS;
444 else
445 insnContext = IC;
446 }
447
448 return insnContext;
449}
Craig Topperac172e22012-07-30 04:48:12 +0000450
Sean Callanan04cc3072009-12-19 02:59:52 +0000451RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000452 ///////////////////
453 // FILTER_STRONG
454 //
Craig Topperac172e22012-07-30 04:48:12 +0000455
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000457
Craig Topper6f4ad802012-07-30 05:39:34 +0000458 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000459
Craig Topper5165cf72014-01-05 04:32:42 +0000460 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000461 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000462
Craig Topperac172e22012-07-30 04:48:12 +0000463
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000464 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
465 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000466
Sean Callananc3fd5232011-03-15 01:23:15 +0000467
468 /////////////////
469 // FILTER_WEAK
470 //
471
Craig Topperac172e22012-07-30 04:48:12 +0000472
Sean Callanan04cc3072009-12-19 02:59:52 +0000473 // Filter out instructions with a LOCK prefix;
474 // prefer forms that do not have the prefix
475 if (HasLockPrefix)
476 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000477
Sean Callanan04cc3072009-12-19 02:59:52 +0000478 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000479
Craig Topperd9e16692014-01-05 06:55:48 +0000480 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000481 return FILTER_WEAK;
482
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000483 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
484 // For now, just prefer the REP versions.
485 if (Name == "XACQUIRE_PREFIX" ||
486 Name == "XRELEASE_PREFIX")
487 return FILTER_WEAK;
488
Sean Callanan04cc3072009-12-19 02:59:52 +0000489 return FILTER_NORMAL;
490}
Sean Callananc3fd5232011-03-15 01:23:15 +0000491
Craig Topperf7755df2012-07-12 06:52:41 +0000492void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
493 unsigned &physicalOperandIndex,
494 unsigned &numPhysicalOperands,
495 const unsigned *operandMapping,
496 OperandEncoding (*encodingFromString)
497 (const std::string&,
498 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000499 if (optional) {
500 if (physicalOperandIndex >= numPhysicalOperands)
501 return;
502 } else {
503 assert(physicalOperandIndex < numPhysicalOperands);
504 }
Craig Topperac172e22012-07-30 04:48:12 +0000505
Sean Callanan04cc3072009-12-19 02:59:52 +0000506 while (operandMapping[operandIndex] != operandIndex) {
507 Spec->operands[operandIndex].encoding = ENCODING_DUP;
508 Spec->operands[operandIndex].type =
509 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
510 ++operandIndex;
511 }
Craig Topperac172e22012-07-30 04:48:12 +0000512
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000514
Sean Callanan04cc3072009-12-19 02:59:52 +0000515 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
516 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000517 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000518 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000519 HasOpSizePrefix,
520 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000521
Sean Callanan04cc3072009-12-19 02:59:52 +0000522 ++operandIndex;
523 ++physicalOperandIndex;
524}
525
Craig Topper83b7e242014-01-02 03:58:45 +0000526void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000527 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000528
Craig Topper6f4ad802012-07-30 05:39:34 +0000529 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000530 return;
Craig Topperac172e22012-07-30 04:48:12 +0000531
Sean Callanan04cc3072009-12-19 02:59:52 +0000532 switch (filter()) {
533 case FILTER_WEAK:
534 Spec->filtered = true;
535 break;
536 case FILTER_STRONG:
537 ShouldBeEmitted = false;
538 return;
539 case FILTER_NORMAL:
540 break;
541 }
Craig Topperac172e22012-07-30 04:48:12 +0000542
Sean Callanan04cc3072009-12-19 02:59:52 +0000543 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000544
Chris Lattnerd8adec72010-11-01 04:03:32 +0000545 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000546
Sean Callanan04cc3072009-12-19 02:59:52 +0000547 unsigned numOperands = OperandList.size();
548 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000549
Sean Callanan04cc3072009-12-19 02:59:52 +0000550 // operandMapping maps from operands in OperandList to their originals.
551 // If operandMapping[i] != i, then the entry is a duplicate.
552 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000553 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000554
Craig Topperf7755df2012-07-12 06:52:41 +0000555 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000556 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000557 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000558 OperandList[operandIndex].Constraints[0];
559 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000560 operandMapping[operandIndex] = operandIndex;
561 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000562 } else {
563 ++numPhysicalOperands;
564 operandMapping[operandIndex] = operandIndex;
565 }
566 } else {
567 ++numPhysicalOperands;
568 operandMapping[operandIndex] = operandIndex;
569 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 }
Craig Topperac172e22012-07-30 04:48:12 +0000571
Sean Callanan04cc3072009-12-19 02:59:52 +0000572#define HANDLE_OPERAND(class) \
573 handleOperand(false, \
574 operandIndex, \
575 physicalOperandIndex, \
576 numPhysicalOperands, \
577 operandMapping, \
578 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000579
Sean Callanan04cc3072009-12-19 02:59:52 +0000580#define HANDLE_OPTIONAL(class) \
581 handleOperand(true, \
582 operandIndex, \
583 physicalOperandIndex, \
584 numPhysicalOperands, \
585 operandMapping, \
586 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000587
Sean Callanan04cc3072009-12-19 02:59:52 +0000588 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000589 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 // physicalOperandIndex should always be < numPhysicalOperands
591 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000592
Sean Callanan04cc3072009-12-19 02:59:52 +0000593 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000594 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000595 case X86Local::RawFrmSrc:
596 HANDLE_OPERAND(relocation);
597 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000598 case X86Local::RawFrmDst:
599 HANDLE_OPERAND(relocation);
600 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000601 case X86Local::RawFrmDstSrc:
602 HANDLE_OPERAND(relocation);
603 HANDLE_OPERAND(relocation);
604 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000605 case X86Local::RawFrm:
606 // Operand 1 (optional) is an address or immediate.
607 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000608 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000609 "Unexpected number of operands for RawFrm");
610 HANDLE_OPTIONAL(relocation)
611 HANDLE_OPTIONAL(immediate)
612 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000613 case X86Local::RawFrmMemOffs:
614 // Operand 1 is an address.
615 HANDLE_OPERAND(relocation);
616 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000617 case X86Local::AddRegFrm:
618 // Operand 1 is added to the opcode.
619 // Operand 2 (optional) is an address.
620 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
621 "Unexpected number of operands for AddRegFrm");
622 HANDLE_OPERAND(opcodeModifier)
623 HANDLE_OPTIONAL(relocation)
624 break;
625 case X86Local::MRMDestReg:
626 // Operand 1 is a register operand in the R/M field.
627 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000628 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000630 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000631 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
632 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
633 else
634 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
635 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000636
Sean Callanan04cc3072009-12-19 02:59:52 +0000637 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000638
Craig Topperd402df32014-02-02 07:08:01 +0000639 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000640 // FIXME: In AVX, the register below becomes the one encoded
641 // in ModRMVEX and the one above the one in the VEX.VVVV field
642 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000643
Sean Callanan04cc3072009-12-19 02:59:52 +0000644 HANDLE_OPERAND(roRegister)
645 HANDLE_OPTIONAL(immediate)
646 break;
647 case X86Local::MRMDestMem:
648 // Operand 1 is a memory operand (possibly SIB-extended)
649 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000650 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000651 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000652 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000653 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
654 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
655 else
656 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
657 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000658 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000659
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000660 if (HasEVEX_K)
661 HANDLE_OPERAND(writemaskRegister)
662
Craig Topperd402df32014-02-02 07:08:01 +0000663 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000664 // FIXME: In AVX, the register below becomes the one encoded
665 // in ModRMVEX and the one above the one in the VEX.VVVV field
666 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000667
Sean Callanan04cc3072009-12-19 02:59:52 +0000668 HANDLE_OPERAND(roRegister)
669 HANDLE_OPTIONAL(immediate)
670 break;
671 case X86Local::MRMSrcReg:
672 // Operand 1 is a register operand in the Reg/Opcode field.
673 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000674 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000675 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000676 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000677
Craig Topperd402df32014-02-02 07:08:01 +0000678 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000679 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000680 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000681 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000682 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000683 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000684
Sean Callananc3fd5232011-03-15 01:23:15 +0000685 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000686
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000687 if (HasEVEX_K)
688 HANDLE_OPERAND(writemaskRegister)
689
Craig Topperd402df32014-02-02 07:08:01 +0000690 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000691 // FIXME: In AVX, the register below becomes the one encoded
692 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000693 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000694
Craig Topper03a0bed2011-12-30 05:20:36 +0000695 if (HasMemOp4Prefix)
696 HANDLE_OPERAND(immediate)
697
Sean Callananc3fd5232011-03-15 01:23:15 +0000698 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000699
Craig Topperd402df32014-02-02 07:08:01 +0000700 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000701 HANDLE_OPERAND(vvvvRegister)
702
Craig Topper2ba766a2011-12-30 06:23:39 +0000703 if (!HasMemOp4Prefix)
704 HANDLE_OPTIONAL(immediate)
705 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000706 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000707 break;
708 case X86Local::MRMSrcMem:
709 // Operand 1 is a register operand in the Reg/Opcode field.
710 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000711 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000712 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000713
Craig Topperd402df32014-02-02 07:08:01 +0000714 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000715 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000716 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000717 else
718 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
719 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000720
Sean Callanan04cc3072009-12-19 02:59:52 +0000721 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000722
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000723 if (HasEVEX_K)
724 HANDLE_OPERAND(writemaskRegister)
725
Craig Topperd402df32014-02-02 07:08:01 +0000726 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000727 // FIXME: In AVX, the register below becomes the one encoded
728 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000729 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000730
Craig Topper03a0bed2011-12-30 05:20:36 +0000731 if (HasMemOp4Prefix)
732 HANDLE_OPERAND(immediate)
733
Sean Callanan04cc3072009-12-19 02:59:52 +0000734 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000735
Craig Topperd402df32014-02-02 07:08:01 +0000736 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000737 HANDLE_OPERAND(vvvvRegister)
738
Craig Topper2ba766a2011-12-30 06:23:39 +0000739 if (!HasMemOp4Prefix)
740 HANDLE_OPTIONAL(immediate)
741 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000742 break;
743 case X86Local::MRM0r:
744 case X86Local::MRM1r:
745 case X86Local::MRM2r:
746 case X86Local::MRM3r:
747 case X86Local::MRM4r:
748 case X86Local::MRM5r:
749 case X86Local::MRM6r:
750 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000751 {
752 // Operand 1 is a register operand in the R/M field.
753 // Operand 2 (optional) is an immediate or relocation.
754 // Operand 3 (optional) is an immediate.
755 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000756 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000757 if (numPhysicalOperands > 3 + kOp + Op4v)
758 llvm_unreachable("Unexpected number of operands for MRMnr");
759 }
Craig Topperd402df32014-02-02 07:08:01 +0000760 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000761 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000762
763 if (HasEVEX_K)
764 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000765 HANDLE_OPTIONAL(rmRegister)
766 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000767 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000768 break;
769 case X86Local::MRM0m:
770 case X86Local::MRM1m:
771 case X86Local::MRM2m:
772 case X86Local::MRM3m:
773 case X86Local::MRM4m:
774 case X86Local::MRM5m:
775 case X86Local::MRM6m:
776 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000777 {
778 // Operand 1 is a memory operand (possibly SIB-extended)
779 // Operand 2 (optional) is an immediate or relocation.
780 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000781 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000782 if (numPhysicalOperands < 1 + kOp + Op4v ||
783 numPhysicalOperands > 2 + kOp + Op4v)
784 llvm_unreachable("Unexpected number of operands for MRMnm");
785 }
Craig Topperd402df32014-02-02 07:08:01 +0000786 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000787 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000788 if (HasEVEX_K)
789 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000790 HANDLE_OPERAND(memory)
791 HANDLE_OPTIONAL(relocation)
792 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000793 case X86Local::RawFrmImm8:
794 // operand 1 is a 16-bit immediate
795 // operand 2 is an 8-bit immediate
796 assert(numPhysicalOperands == 2 &&
797 "Unexpected number of operands for X86Local::RawFrmImm8");
798 HANDLE_OPERAND(immediate)
799 HANDLE_OPERAND(immediate)
800 break;
801 case X86Local::RawFrmImm16:
802 // operand 1 is a 16-bit immediate
803 // operand 2 is a 16-bit immediate
804 HANDLE_OPERAND(immediate)
805 HANDLE_OPERAND(immediate)
806 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000807 case X86Local::MRM_F8:
808 if (Opcode == 0xc6) {
809 assert(numPhysicalOperands == 1 &&
810 "Unexpected number of operands for X86Local::MRM_F8");
811 HANDLE_OPERAND(immediate)
812 } else if (Opcode == 0xc7) {
813 assert(numPhysicalOperands == 1 &&
814 "Unexpected number of operands for X86Local::MRM_F8");
815 HANDLE_OPERAND(relocation)
816 }
817 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000818 case X86Local::MRM_C1:
819 case X86Local::MRM_C2:
820 case X86Local::MRM_C3:
821 case X86Local::MRM_C4:
822 case X86Local::MRM_C8:
823 case X86Local::MRM_C9:
824 case X86Local::MRM_CA:
825 case X86Local::MRM_CB:
826 case X86Local::MRM_E8:
827 case X86Local::MRM_F0:
828 case X86Local::MRM_F9:
829 case X86Local::MRM_D0:
830 case X86Local::MRM_D1:
831 case X86Local::MRM_D4:
832 case X86Local::MRM_D5:
833 case X86Local::MRM_D6:
834 case X86Local::MRM_D8:
835 case X86Local::MRM_D9:
836 case X86Local::MRM_DA:
837 case X86Local::MRM_DB:
838 case X86Local::MRM_DC:
839 case X86Local::MRM_DD:
840 case X86Local::MRM_DE:
841 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000842 // Ignored.
843 break;
844 }
Craig Topperac172e22012-07-30 04:48:12 +0000845
Sean Callanan04cc3072009-12-19 02:59:52 +0000846 #undef HANDLE_OPERAND
847 #undef HANDLE_OPTIONAL
848}
849
850void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
851 // Special cases where the LLVM tables are not complete
852
Sean Callanandde9c122010-02-12 23:39:46 +0000853#define MAP(from, to) \
854 case X86Local::MRM_##from: \
855 filter = new ExactFilter(0x##from); \
856 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000857
858 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000859
860 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000861 uint8_t opcodeToSet = 0;
862
Craig Topper10243c82014-01-31 08:47:06 +0000863 switch (OpMap) {
864 default: llvm_unreachable("Invalid map!");
Craig Topperae11aed2014-01-14 07:41:20 +0000865 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
Sean Callanan04cc3072009-12-19 02:59:52 +0000866 case X86Local::TB:
867 opcodeType = TWOBYTE;
868
869 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000870 default:
871 if (needsModRMForDecode(Form))
872 filter = new ModFilter(isRegFormat(Form));
873 else
874 filter = new DumbFilter();
875 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000876#define EXTENSION_TABLE(n) case 0x##n:
877 TWO_BYTE_EXTENSION_TABLES
878#undef EXTENSION_TABLE
879 switch (Form) {
880 default:
881 llvm_unreachable("Unhandled two-byte extended opcode");
882 case X86Local::MRM0r:
883 case X86Local::MRM1r:
884 case X86Local::MRM2r:
885 case X86Local::MRM3r:
886 case X86Local::MRM4r:
887 case X86Local::MRM5r:
888 case X86Local::MRM6r:
889 case X86Local::MRM7r:
890 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
891 break;
892 case X86Local::MRM0m:
893 case X86Local::MRM1m:
894 case X86Local::MRM2m:
895 case X86Local::MRM3m:
896 case X86Local::MRM4m:
897 case X86Local::MRM5m:
898 case X86Local::MRM6m:
899 case X86Local::MRM7m:
900 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
901 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000902 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 } // switch (Form)
904 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000905 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000906 opcodeToSet = Opcode;
907 break;
908 case X86Local::T8:
909 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000910 switch (Opcode) {
911 default:
912 if (needsModRMForDecode(Form))
913 filter = new ModFilter(isRegFormat(Form));
914 else
915 filter = new DumbFilter();
916 break;
917#define EXTENSION_TABLE(n) case 0x##n:
918 THREE_BYTE_38_EXTENSION_TABLES
919#undef EXTENSION_TABLE
920 switch (Form) {
921 default:
922 llvm_unreachable("Unhandled two-byte extended opcode");
923 case X86Local::MRM0r:
924 case X86Local::MRM1r:
925 case X86Local::MRM2r:
926 case X86Local::MRM3r:
927 case X86Local::MRM4r:
928 case X86Local::MRM5r:
929 case X86Local::MRM6r:
930 case X86Local::MRM7r:
931 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
932 break;
933 case X86Local::MRM0m:
934 case X86Local::MRM1m:
935 case X86Local::MRM2m:
936 case X86Local::MRM3m:
937 case X86Local::MRM4m:
938 case X86Local::MRM5m:
939 case X86Local::MRM6m:
940 case X86Local::MRM7m:
941 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
942 break;
943 MRM_MAPPING
944 } // switch (Form)
945 break;
946 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 opcodeToSet = Opcode;
948 break;
Craig Topper10243c82014-01-31 08:47:06 +0000949 case X86Local::TA:
Sean Callanan04cc3072009-12-19 02:59:52 +0000950 opcodeType = THREEBYTE_3A;
951 if (needsModRMForDecode(Form))
952 filter = new ModFilter(isRegFormat(Form));
953 else
954 filter = new DumbFilter();
955 opcodeToSet = Opcode;
956 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000957 case X86Local::A6:
958 opcodeType = THREEBYTE_A6;
959 if (needsModRMForDecode(Form))
960 filter = new ModFilter(isRegFormat(Form));
961 else
962 filter = new DumbFilter();
963 opcodeToSet = Opcode;
964 break;
965 case X86Local::A7:
966 opcodeType = THREEBYTE_A7;
967 if (needsModRMForDecode(Form))
968 filter = new ModFilter(isRegFormat(Form));
969 else
970 filter = new DumbFilter();
971 opcodeToSet = Opcode;
972 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +0000973 case X86Local::XOP8:
974 opcodeType = XOP8_MAP;
975 if (needsModRMForDecode(Form))
976 filter = new ModFilter(isRegFormat(Form));
977 else
978 filter = new DumbFilter();
979 opcodeToSet = Opcode;
980 break;
981 case X86Local::XOP9:
982 opcodeType = XOP9_MAP;
983 switch (Opcode) {
984 default:
985 if (needsModRMForDecode(Form))
986 filter = new ModFilter(isRegFormat(Form));
987 else
988 filter = new DumbFilter();
989 break;
990#define EXTENSION_TABLE(n) case 0x##n:
991 XOP9_MAP_EXTENSION_TABLES
992#undef EXTENSION_TABLE
993 switch (Form) {
994 default:
995 llvm_unreachable("Unhandled XOP9 extended opcode");
996 case X86Local::MRM0r:
997 case X86Local::MRM1r:
998 case X86Local::MRM2r:
999 case X86Local::MRM3r:
1000 case X86Local::MRM4r:
1001 case X86Local::MRM5r:
1002 case X86Local::MRM6r:
1003 case X86Local::MRM7r:
1004 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1005 break;
1006 case X86Local::MRM0m:
1007 case X86Local::MRM1m:
1008 case X86Local::MRM2m:
1009 case X86Local::MRM3m:
1010 case X86Local::MRM4m:
1011 case X86Local::MRM5m:
1012 case X86Local::MRM6m:
1013 case X86Local::MRM7m:
1014 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1015 break;
1016 MRM_MAPPING
1017 } // switch (Form)
1018 break;
1019 } // switch (Opcode)
1020 opcodeToSet = Opcode;
1021 break;
1022 case X86Local::XOPA:
1023 opcodeType = XOPA_MAP;
1024 if (needsModRMForDecode(Form))
1025 filter = new ModFilter(isRegFormat(Form));
1026 else
1027 filter = new DumbFilter();
1028 opcodeToSet = Opcode;
1029 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001030 case X86Local::D8:
1031 case X86Local::D9:
1032 case X86Local::DA:
1033 case X86Local::DB:
1034 case X86Local::DC:
1035 case X86Local::DD:
1036 case X86Local::DE:
1037 case X86Local::DF:
1038 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001039 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001040 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001041 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +00001042 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +00001043 break;
Craig Topper10243c82014-01-31 08:47:06 +00001044 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +00001045 opcodeType = ONEBYTE;
1046 switch (Opcode) {
1047#define EXTENSION_TABLE(n) case 0x##n:
1048 ONE_BYTE_EXTENSION_TABLES
1049#undef EXTENSION_TABLE
1050 switch (Form) {
1051 default:
1052 llvm_unreachable("Fell through the cracks of a single-byte "
1053 "extended opcode");
1054 case X86Local::MRM0r:
1055 case X86Local::MRM1r:
1056 case X86Local::MRM2r:
1057 case X86Local::MRM3r:
1058 case X86Local::MRM4r:
1059 case X86Local::MRM5r:
1060 case X86Local::MRM6r:
1061 case X86Local::MRM7r:
1062 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1063 break;
1064 case X86Local::MRM0m:
1065 case X86Local::MRM1m:
1066 case X86Local::MRM2m:
1067 case X86Local::MRM3m:
1068 case X86Local::MRM4m:
1069 case X86Local::MRM5m:
1070 case X86Local::MRM6m:
1071 case X86Local::MRM7m:
1072 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1073 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001074 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001075 } // switch (Form)
1076 break;
1077 case 0xd8:
1078 case 0xd9:
1079 case 0xda:
1080 case 0xdb:
1081 case 0xdc:
1082 case 0xdd:
1083 case 0xde:
1084 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001085 switch (Form) {
1086 default:
1087 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001088 case X86Local::MRM0r:
1089 case X86Local::MRM1r:
1090 case X86Local::MRM2r:
1091 case X86Local::MRM3r:
1092 case X86Local::MRM4r:
1093 case X86Local::MRM5r:
1094 case X86Local::MRM6r:
1095 case X86Local::MRM7r:
1096 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1097 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001098 case X86Local::MRM0m:
1099 case X86Local::MRM1m:
1100 case X86Local::MRM2m:
1101 case X86Local::MRM3m:
1102 case X86Local::MRM4m:
1103 case X86Local::MRM5m:
1104 case X86Local::MRM6m:
1105 case X86Local::MRM7m:
1106 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1107 break;
1108 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001109 break;
1110 default:
1111 if (needsModRMForDecode(Form))
1112 filter = new ModFilter(isRegFormat(Form));
1113 else
1114 filter = new DumbFilter();
1115 break;
1116 } // switch (Opcode)
1117 opcodeToSet = Opcode;
Craig Topper10243c82014-01-31 08:47:06 +00001118 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +00001119
1120 assert(opcodeType != (OpcodeType)-1 &&
1121 "Opcode type not set");
1122 assert(filter && "Filter not set");
1123
1124 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001125 assert(((opcodeToSet & 7) == 0) &&
1126 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001127
Craig Topper623b0d62014-01-01 14:22:37 +00001128 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001129
Craig Topper623b0d62014-01-01 14:22:37 +00001130 for (currentOpcode = opcodeToSet;
1131 currentOpcode < opcodeToSet + 8;
1132 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001133 tables.setTableFields(opcodeType,
1134 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001135 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001136 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001137 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001138 } else {
1139 tables.setTableFields(opcodeType,
1140 insnContext(),
1141 opcodeToSet,
1142 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001143 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001144 }
Craig Topperac172e22012-07-30 04:48:12 +00001145
Sean Callanan04cc3072009-12-19 02:59:52 +00001146 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001147
Sean Callanandde9c122010-02-12 23:39:46 +00001148#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001149}
1150
1151#define TYPE(str, type) if (s == str) return type;
1152OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001153 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001154 bool hasOpSizePrefix,
1155 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001156 if(hasREX_WPrefix) {
1157 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1158 // is special.
1159 TYPE("GR32", TYPE_R32)
1160 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001161 if(hasOpSizePrefix) {
1162 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001163 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001164 TYPE("GR16", TYPE_Rv)
1165 TYPE("i16imm", TYPE_IMMv)
1166 }
1167 if(hasOpSize16Prefix) {
1168 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1169 // immediate encoding is special.
1170 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001171 }
1172 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001173 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001174 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001175 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001176 TYPE("i32mem", TYPE_Mv)
1177 TYPE("i32imm", TYPE_IMMv)
1178 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001179 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001180 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001181 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001182 TYPE("i64mem", TYPE_Mv)
1183 TYPE("i64i32imm", TYPE_IMM64)
1184 TYPE("i64i8imm", TYPE_IMM64)
1185 TYPE("GR64", TYPE_R64)
1186 TYPE("i8mem", TYPE_M8)
1187 TYPE("i8imm", TYPE_IMM8)
1188 TYPE("GR8", TYPE_R8)
1189 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001190 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001191 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001192 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001193 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001194 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001195 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001196 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001197 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001198 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001199 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001200 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001201 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001202 TYPE("RST", TYPE_ST)
1203 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001204 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001205 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001206 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001207 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001208 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001209 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001210 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001211 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001212 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001213 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001214 TYPE("brtarget8", TYPE_REL8)
1215 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001216 TYPE("lea32mem", TYPE_LEA)
1217 TYPE("lea64_32mem", TYPE_LEA)
1218 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 TYPE("VR64", TYPE_MM64)
1220 TYPE("i64imm", TYPE_IMMv)
1221 TYPE("opaque32mem", TYPE_M1616)
1222 TYPE("opaque48mem", TYPE_M1632)
1223 TYPE("opaque80mem", TYPE_M1664)
1224 TYPE("opaque512mem", TYPE_M512)
1225 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1226 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001227 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001228 TYPE("srcidx8", TYPE_SRCIDX8)
1229 TYPE("srcidx16", TYPE_SRCIDX16)
1230 TYPE("srcidx32", TYPE_SRCIDX32)
1231 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001232 TYPE("dstidx8", TYPE_DSTIDX8)
1233 TYPE("dstidx16", TYPE_DSTIDX16)
1234 TYPE("dstidx32", TYPE_DSTIDX32)
1235 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001236 TYPE("offset8", TYPE_MOFFS8)
1237 TYPE("offset16", TYPE_MOFFS16)
1238 TYPE("offset32", TYPE_MOFFS32)
1239 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001240 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001241 TYPE("VR256X", TYPE_XMM256)
1242 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001243 TYPE("VK1", TYPE_VK1)
1244 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001245 TYPE("VK8", TYPE_VK8)
1246 TYPE("VK8WM", TYPE_VK8)
1247 TYPE("VK16", TYPE_VK16)
1248 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001249 TYPE("GR16_NOAX", TYPE_Rv)
1250 TYPE("GR32_NOAX", TYPE_Rv)
1251 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001252 TYPE("vx32mem", TYPE_M32)
1253 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001254 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001255 TYPE("vx64mem", TYPE_M64)
1256 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001257 TYPE("vy64xmem", TYPE_M64)
1258 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001259 errs() << "Unhandled type string " << s << "\n";
1260 llvm_unreachable("Unhandled type string");
1261}
1262#undef TYPE
1263
1264#define ENCODING(str, encoding) if (s == str) return encoding;
1265OperandEncoding RecognizableInstr::immediateEncodingFromString
1266 (const std::string &s,
1267 bool hasOpSizePrefix) {
1268 if(!hasOpSizePrefix) {
1269 // For instructions without an OpSize prefix, a declared 16-bit register or
1270 // immediate encoding is special.
1271 ENCODING("i16imm", ENCODING_IW)
1272 }
1273 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001274 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001275 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001276 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001277 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001278 ENCODING("i16imm", ENCODING_Iv)
1279 ENCODING("i16i8imm", ENCODING_IB)
1280 ENCODING("i32imm", ENCODING_Iv)
1281 ENCODING("i64i32imm", ENCODING_ID)
1282 ENCODING("i64i8imm", ENCODING_IB)
1283 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001284 // This is not a typo. Instructions like BLENDVPD put
1285 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001286 ENCODING("FR32", ENCODING_IB)
1287 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001288 ENCODING("VR128", ENCODING_IB)
1289 ENCODING("VR256", ENCODING_IB)
1290 ENCODING("FR32X", ENCODING_IB)
1291 ENCODING("FR64X", ENCODING_IB)
1292 ENCODING("VR128X", ENCODING_IB)
1293 ENCODING("VR256X", ENCODING_IB)
1294 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001295 errs() << "Unhandled immediate encoding " << s << "\n";
1296 llvm_unreachable("Unhandled immediate encoding");
1297}
1298
1299OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1300 (const std::string &s,
1301 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001302 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001303 ENCODING("GR16", ENCODING_RM)
1304 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001305 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001306 ENCODING("GR64", ENCODING_RM)
1307 ENCODING("GR8", ENCODING_RM)
1308 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001309 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001310 ENCODING("FR64", ENCODING_RM)
1311 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001312 ENCODING("FR64X", ENCODING_RM)
1313 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001314 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001315 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001316 ENCODING("VR256X", ENCODING_RM)
1317 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001318 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001319 ENCODING("VK8", ENCODING_RM)
1320 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001321 errs() << "Unhandled R/M register encoding " << s << "\n";
1322 llvm_unreachable("Unhandled R/M register encoding");
1323}
1324
1325OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1326 (const std::string &s,
1327 bool hasOpSizePrefix) {
1328 ENCODING("GR16", ENCODING_REG)
1329 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001330 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001331 ENCODING("GR64", ENCODING_REG)
1332 ENCODING("GR8", ENCODING_REG)
1333 ENCODING("VR128", ENCODING_REG)
1334 ENCODING("FR64", ENCODING_REG)
1335 ENCODING("FR32", ENCODING_REG)
1336 ENCODING("VR64", ENCODING_REG)
1337 ENCODING("SEGMENT_REG", ENCODING_REG)
1338 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001339 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001340 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001341 ENCODING("VR256X", ENCODING_REG)
1342 ENCODING("VR128X", ENCODING_REG)
1343 ENCODING("FR64X", ENCODING_REG)
1344 ENCODING("FR32X", ENCODING_REG)
1345 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001346 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001347 ENCODING("VK8", ENCODING_REG)
1348 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001349 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001350 ENCODING("VK8WM", ENCODING_REG)
1351 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001352 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1353 llvm_unreachable("Unhandled reg/opcode register encoding");
1354}
1355
Sean Callananc3fd5232011-03-15 01:23:15 +00001356OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1357 (const std::string &s,
1358 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001359 ENCODING("GR32", ENCODING_VVVV)
1360 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001361 ENCODING("FR32", ENCODING_VVVV)
1362 ENCODING("FR64", ENCODING_VVVV)
1363 ENCODING("VR128", ENCODING_VVVV)
1364 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001365 ENCODING("FR32X", ENCODING_VVVV)
1366 ENCODING("FR64X", ENCODING_VVVV)
1367 ENCODING("VR128X", ENCODING_VVVV)
1368 ENCODING("VR256X", ENCODING_VVVV)
1369 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001370 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001371 ENCODING("VK8", ENCODING_VVVV)
1372 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001373 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1374 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1375}
1376
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001377OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1378 (const std::string &s,
1379 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001380 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001381 ENCODING("VK8WM", ENCODING_WRITEMASK)
1382 ENCODING("VK16WM", ENCODING_WRITEMASK)
1383 errs() << "Unhandled mask register encoding " << s << "\n";
1384 llvm_unreachable("Unhandled mask register encoding");
1385}
1386
Sean Callanan04cc3072009-12-19 02:59:52 +00001387OperandEncoding RecognizableInstr::memoryEncodingFromString
1388 (const std::string &s,
1389 bool hasOpSizePrefix) {
1390 ENCODING("i16mem", ENCODING_RM)
1391 ENCODING("i32mem", ENCODING_RM)
1392 ENCODING("i64mem", ENCODING_RM)
1393 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001394 ENCODING("ssmem", ENCODING_RM)
1395 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001396 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001397 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001398 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001399 ENCODING("f64mem", ENCODING_RM)
1400 ENCODING("f32mem", ENCODING_RM)
1401 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001402 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001403 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001404 ENCODING("f80mem", ENCODING_RM)
1405 ENCODING("lea32mem", ENCODING_RM)
1406 ENCODING("lea64_32mem", ENCODING_RM)
1407 ENCODING("lea64mem", ENCODING_RM)
1408 ENCODING("opaque32mem", ENCODING_RM)
1409 ENCODING("opaque48mem", ENCODING_RM)
1410 ENCODING("opaque80mem", ENCODING_RM)
1411 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001412 ENCODING("vx32mem", ENCODING_RM)
1413 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001414 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001415 ENCODING("vx64mem", ENCODING_RM)
1416 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001417 ENCODING("vy64xmem", ENCODING_RM)
1418 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001419 errs() << "Unhandled memory encoding " << s << "\n";
1420 llvm_unreachable("Unhandled memory encoding");
1421}
1422
1423OperandEncoding RecognizableInstr::relocationEncodingFromString
1424 (const std::string &s,
1425 bool hasOpSizePrefix) {
1426 if(!hasOpSizePrefix) {
1427 // For instructions without an OpSize prefix, a declared 16-bit register or
1428 // immediate encoding is special.
1429 ENCODING("i16imm", ENCODING_IW)
1430 }
1431 ENCODING("i16imm", ENCODING_Iv)
1432 ENCODING("i16i8imm", ENCODING_IB)
1433 ENCODING("i32imm", ENCODING_Iv)
1434 ENCODING("i32i8imm", ENCODING_IB)
1435 ENCODING("i64i32imm", ENCODING_ID)
1436 ENCODING("i64i8imm", ENCODING_IB)
1437 ENCODING("i8imm", ENCODING_IB)
1438 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001439 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001440 ENCODING("i32imm_pcrel", ENCODING_ID)
1441 ENCODING("brtarget", ENCODING_Iv)
1442 ENCODING("brtarget8", ENCODING_IB)
1443 ENCODING("i64imm", ENCODING_IO)
1444 ENCODING("offset8", ENCODING_Ia)
1445 ENCODING("offset16", ENCODING_Ia)
1446 ENCODING("offset32", ENCODING_Ia)
1447 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001448 ENCODING("srcidx8", ENCODING_SI)
1449 ENCODING("srcidx16", ENCODING_SI)
1450 ENCODING("srcidx32", ENCODING_SI)
1451 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001452 ENCODING("dstidx8", ENCODING_DI)
1453 ENCODING("dstidx16", ENCODING_DI)
1454 ENCODING("dstidx32", ENCODING_DI)
1455 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001456 errs() << "Unhandled relocation encoding " << s << "\n";
1457 llvm_unreachable("Unhandled relocation encoding");
1458}
1459
1460OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1461 (const std::string &s,
1462 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001463 ENCODING("GR32", ENCODING_Rv)
1464 ENCODING("GR64", ENCODING_RO)
1465 ENCODING("GR16", ENCODING_Rv)
1466 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001467 ENCODING("GR16_NOAX", ENCODING_Rv)
1468 ENCODING("GR32_NOAX", ENCODING_Rv)
1469 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001470 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1471 llvm_unreachable("Unhandled opcode modifier encoding");
1472}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001473#undef ENCODING