Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 1 | //===----- R600Packetizer.cpp - VLIW packetizer ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// This pass implements instructions packetization for R600. It unsets isLast |
| 12 | /// bit of instructions inside a bundle and substitutes src register with |
| 13 | /// PreviousVector when applicable. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 17 | #include "llvm/Support/Debug.h" |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 18 | #include "AMDGPU.h" |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 19 | #include "AMDGPUSubtarget.h" |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 20 | #include "R600InstrInfo.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/DFAPacketizer.h" |
| 22 | #include "llvm/CodeGen/MachineDominators.h" |
| 23 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 24 | #include "llvm/CodeGen/MachineLoopInfo.h" |
| 25 | #include "llvm/CodeGen/Passes.h" |
| 26 | #include "llvm/CodeGen/ScheduleDAG.h" |
| 27 | #include "llvm/Support/raw_ostream.h" |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 28 | |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 29 | using namespace llvm; |
| 30 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 31 | #define DEBUG_TYPE "packets" |
| 32 | |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 33 | namespace { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 34 | |
| 35 | class R600Packetizer : public MachineFunctionPass { |
| 36 | |
| 37 | public: |
| 38 | static char ID; |
| 39 | R600Packetizer(const TargetMachine &TM) : MachineFunctionPass(ID) {} |
| 40 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 41 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 42 | AU.setPreservesCFG(); |
| 43 | AU.addRequired<MachineDominatorTree>(); |
| 44 | AU.addPreserved<MachineDominatorTree>(); |
| 45 | AU.addRequired<MachineLoopInfo>(); |
| 46 | AU.addPreserved<MachineLoopInfo>(); |
| 47 | MachineFunctionPass::getAnalysisUsage(AU); |
| 48 | } |
| 49 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 50 | const char *getPassName() const override { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 51 | return "R600 Packetizer"; |
| 52 | } |
| 53 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 54 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 55 | }; |
| 56 | char R600Packetizer::ID = 0; |
| 57 | |
| 58 | class R600PacketizerList : public VLIWPacketizerList { |
| 59 | |
| 60 | private: |
| 61 | const R600InstrInfo *TII; |
| 62 | const R600RegisterInfo &TRI; |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 63 | bool VLIW5; |
| 64 | bool ConsideredInstUsesAlreadyWrittenVectorElement; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 65 | |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 66 | unsigned getSlot(const MachineInstr *MI) const { |
| 67 | return TRI.getHWRegChan(MI->getOperand(0).getReg()); |
| 68 | } |
| 69 | |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 70 | /// \returns register to PV chan mapping for bundle/single instructions that |
Alp Toker | cb40291 | 2014-01-24 17:20:08 +0000 | [diff] [blame] | 71 | /// immediately precedes I. |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 72 | DenseMap<unsigned, unsigned> getPreviousVector(MachineBasicBlock::iterator I) |
| 73 | const { |
| 74 | DenseMap<unsigned, unsigned> Result; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 75 | I--; |
| 76 | if (!TII->isALUInstr(I->getOpcode()) && !I->isBundle()) |
| 77 | return Result; |
| 78 | MachineBasicBlock::instr_iterator BI = I.getInstrIterator(); |
| 79 | if (I->isBundle()) |
| 80 | BI++; |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 81 | int LastDstChan = -1; |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 82 | do { |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 83 | bool isTrans = false; |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 84 | int BISlot = getSlot(&*BI); |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 85 | if (LastDstChan >= BISlot) |
| 86 | isTrans = true; |
| 87 | LastDstChan = BISlot; |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 88 | if (TII->isPredicated(&*BI)) |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 89 | continue; |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 90 | int OperandIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::write); |
Vincent Lejeune | 91a942b | 2013-06-03 15:56:12 +0000 | [diff] [blame] | 91 | if (OperandIdx > -1 && BI->getOperand(OperandIdx).getImm() == 0) |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 92 | continue; |
Tom Stellard | ce54033 | 2013-06-28 15:46:59 +0000 | [diff] [blame] | 93 | int DstIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::dst); |
| 94 | if (DstIdx == -1) { |
| 95 | continue; |
| 96 | } |
| 97 | unsigned Dst = BI->getOperand(DstIdx).getReg(); |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 98 | if (isTrans || TII->isTransOnly(&*BI)) { |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 99 | Result[Dst] = AMDGPU::PS; |
| 100 | continue; |
| 101 | } |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 102 | if (BI->getOpcode() == AMDGPU::DOT4_r600 || |
| 103 | BI->getOpcode() == AMDGPU::DOT4_eg) { |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 104 | Result[Dst] = AMDGPU::PV_X; |
| 105 | continue; |
| 106 | } |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 107 | if (Dst == AMDGPU::OQAP) { |
| 108 | continue; |
| 109 | } |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 110 | unsigned PVReg = 0; |
| 111 | switch (TRI.getHWRegChan(Dst)) { |
| 112 | case 0: |
| 113 | PVReg = AMDGPU::PV_X; |
| 114 | break; |
| 115 | case 1: |
| 116 | PVReg = AMDGPU::PV_Y; |
| 117 | break; |
| 118 | case 2: |
| 119 | PVReg = AMDGPU::PV_Z; |
| 120 | break; |
| 121 | case 3: |
| 122 | PVReg = AMDGPU::PV_W; |
| 123 | break; |
| 124 | default: |
| 125 | llvm_unreachable("Invalid Chan"); |
| 126 | } |
| 127 | Result[Dst] = PVReg; |
| 128 | } while ((++BI)->isBundledWithPred()); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 129 | return Result; |
| 130 | } |
| 131 | |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 132 | void substitutePV(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PVs) |
| 133 | const { |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 134 | unsigned Ops[] = { |
| 135 | AMDGPU::OpName::src0, |
| 136 | AMDGPU::OpName::src1, |
| 137 | AMDGPU::OpName::src2 |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 138 | }; |
| 139 | for (unsigned i = 0; i < 3; i++) { |
| 140 | int OperandIdx = TII->getOperandIdx(MI->getOpcode(), Ops[i]); |
| 141 | if (OperandIdx < 0) |
| 142 | continue; |
| 143 | unsigned Src = MI->getOperand(OperandIdx).getReg(); |
Vincent Lejeune | 2a44ae0 | 2013-05-02 21:52:55 +0000 | [diff] [blame] | 144 | const DenseMap<unsigned, unsigned>::const_iterator It = PVs.find(Src); |
| 145 | if (It != PVs.end()) |
| 146 | MI->getOperand(OperandIdx).setReg(It->second); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 147 | } |
| 148 | } |
| 149 | public: |
| 150 | // Ctor. |
Alexey Samsonov | ea0aee6 | 2014-08-20 20:57:26 +0000 | [diff] [blame] | 151 | R600PacketizerList(MachineFunction &MF, MachineLoopInfo &MLI) |
Matthias Braun | 93563e7 | 2015-11-03 01:53:29 +0000 | [diff] [blame] | 152 | : VLIWPacketizerList(MF, MLI), TII(static_cast<const R600InstrInfo *>( |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 153 | MF.getSubtarget().getInstrInfo())), |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 154 | TRI(TII->getRegisterInfo()) { |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 155 | VLIW5 = !MF.getSubtarget<AMDGPUSubtarget>().hasCaymanISA(); |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 156 | } |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 157 | |
| 158 | // initPacketizerState - initialize some internal flags. |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 159 | void initPacketizerState() override { |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 160 | ConsideredInstUsesAlreadyWrittenVectorElement = false; |
| 161 | } |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 162 | |
| 163 | // ignorePseudoInstruction - Ignore bundling of pseudo instructions. |
Krzysztof Parzyszek | d44a1fd | 2015-12-14 18:54:44 +0000 | [diff] [blame^] | 164 | bool ignorePseudoInstruction(const MachineInstr *MI, |
| 165 | const MachineBasicBlock *MBB) override { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 166 | return false; |
| 167 | } |
| 168 | |
| 169 | // isSoloInstruction - return true if instruction MI can not be packetized |
| 170 | // with any other instruction, which means that MI itself is a packet. |
Krzysztof Parzyszek | d44a1fd | 2015-12-14 18:54:44 +0000 | [diff] [blame^] | 171 | bool isSoloInstruction(const MachineInstr *MI) override { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 172 | if (TII->isVector(*MI)) |
| 173 | return true; |
| 174 | if (!TII->isALUInstr(MI->getOpcode())) |
| 175 | return true; |
Tom Stellard | ce54033 | 2013-06-28 15:46:59 +0000 | [diff] [blame] | 176 | if (MI->getOpcode() == AMDGPU::GROUP_BARRIER) |
| 177 | return true; |
Vincent Lejeune | 21de8ba | 2013-07-31 19:31:41 +0000 | [diff] [blame] | 178 | // XXX: This can be removed once the packetizer properly handles all the |
| 179 | // LDS instruction group restrictions. |
| 180 | if (TII->isLDSInstr(MI->getOpcode())) |
| 181 | return true; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 182 | return false; |
| 183 | } |
| 184 | |
| 185 | // isLegalToPacketizeTogether - Is it legal to packetize SUI and SUJ |
| 186 | // together. |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 187 | bool isLegalToPacketizeTogether(SUnit *SUI, SUnit *SUJ) override { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 188 | MachineInstr *MII = SUI->getInstr(), *MIJ = SUJ->getInstr(); |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 189 | if (getSlot(MII) == getSlot(MIJ)) |
| 190 | ConsideredInstUsesAlreadyWrittenVectorElement = true; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 191 | // Does MII and MIJ share the same pred_sel ? |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 192 | int OpI = TII->getOperandIdx(MII->getOpcode(), AMDGPU::OpName::pred_sel), |
| 193 | OpJ = TII->getOperandIdx(MIJ->getOpcode(), AMDGPU::OpName::pred_sel); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 194 | unsigned PredI = (OpI > -1)?MII->getOperand(OpI).getReg():0, |
| 195 | PredJ = (OpJ > -1)?MIJ->getOperand(OpJ).getReg():0; |
| 196 | if (PredI != PredJ) |
| 197 | return false; |
| 198 | if (SUJ->isSucc(SUI)) { |
| 199 | for (unsigned i = 0, e = SUJ->Succs.size(); i < e; ++i) { |
| 200 | const SDep &Dep = SUJ->Succs[i]; |
| 201 | if (Dep.getSUnit() != SUI) |
| 202 | continue; |
| 203 | if (Dep.getKind() == SDep::Anti) |
| 204 | continue; |
| 205 | if (Dep.getKind() == SDep::Output) |
| 206 | if (MII->getOperand(0).getReg() != MIJ->getOperand(0).getReg()) |
| 207 | continue; |
| 208 | return false; |
| 209 | } |
| 210 | } |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 211 | |
| 212 | bool ARDef = TII->definesAddressRegister(MII) || |
| 213 | TII->definesAddressRegister(MIJ); |
| 214 | bool ARUse = TII->usesAddressRegister(MII) || |
| 215 | TII->usesAddressRegister(MIJ); |
| 216 | if (ARDef && ARUse) |
| 217 | return false; |
| 218 | |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 219 | return true; |
| 220 | } |
| 221 | |
| 222 | // isLegalToPruneDependencies - Is it legal to prune dependece between SUI |
| 223 | // and SUJ. |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 224 | bool isLegalToPruneDependencies(SUnit *SUI, SUnit *SUJ) override { |
| 225 | return false; |
| 226 | } |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 227 | |
| 228 | void setIsLastBit(MachineInstr *MI, unsigned Bit) const { |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 229 | unsigned LastOp = TII->getOperandIdx(MI->getOpcode(), AMDGPU::OpName::last); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 230 | MI->getOperand(LastOp).setImm(Bit); |
| 231 | } |
| 232 | |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 233 | bool isBundlableWithCurrentPMI(MachineInstr *MI, |
| 234 | const DenseMap<unsigned, unsigned> &PV, |
| 235 | std::vector<R600InstrInfo::BankSwizzle> &BS, |
| 236 | bool &isTransSlot) { |
| 237 | isTransSlot = TII->isTransOnly(MI); |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 238 | assert (!isTransSlot || VLIW5); |
| 239 | |
| 240 | // Is the dst reg sequence legal ? |
| 241 | if (!isTransSlot && !CurrentPacketMIs.empty()) { |
| 242 | if (getSlot(MI) <= getSlot(CurrentPacketMIs.back())) { |
| 243 | if (ConsideredInstUsesAlreadyWrittenVectorElement && |
| 244 | !TII->isVectorOnly(MI) && VLIW5) { |
| 245 | isTransSlot = true; |
| 246 | DEBUG(dbgs() << "Considering as Trans Inst :"; MI->dump();); |
| 247 | } |
| 248 | else |
| 249 | return false; |
| 250 | } |
| 251 | } |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 252 | |
| 253 | // Are the Constants limitations met ? |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 254 | CurrentPacketMIs.push_back(MI); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 255 | if (!TII->fitsConstReadLimitations(CurrentPacketMIs)) { |
| 256 | DEBUG( |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 257 | dbgs() << "Couldn't pack :\n"; |
| 258 | MI->dump(); |
| 259 | dbgs() << "with the following packets :\n"; |
| 260 | for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) { |
| 261 | CurrentPacketMIs[i]->dump(); |
| 262 | dbgs() << "\n"; |
| 263 | } |
| 264 | dbgs() << "because of Consts read limitations\n"; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 265 | ); |
| 266 | CurrentPacketMIs.pop_back(); |
| 267 | return false; |
| 268 | } |
| 269 | |
| 270 | // Is there a BankSwizzle set that meet Read Port limitations ? |
| 271 | if (!TII->fitsReadPortLimitations(CurrentPacketMIs, |
| 272 | PV, BS, isTransSlot)) { |
| 273 | DEBUG( |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 274 | dbgs() << "Couldn't pack :\n"; |
| 275 | MI->dump(); |
| 276 | dbgs() << "with the following packets :\n"; |
| 277 | for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) { |
| 278 | CurrentPacketMIs[i]->dump(); |
| 279 | dbgs() << "\n"; |
| 280 | } |
| 281 | dbgs() << "because of Read port limitations\n"; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 282 | ); |
| 283 | CurrentPacketMIs.pop_back(); |
| 284 | return false; |
| 285 | } |
| 286 | |
Tom Stellard | 7f6fa4c | 2013-09-12 02:55:06 +0000 | [diff] [blame] | 287 | // We cannot read LDS source registrs from the Trans slot. |
| 288 | if (isTransSlot && TII->readsLDSSrcReg(MI)) |
| 289 | return false; |
| 290 | |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 291 | CurrentPacketMIs.pop_back(); |
| 292 | return true; |
| 293 | } |
| 294 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 295 | MachineBasicBlock::iterator addToPacket(MachineInstr *MI) override { |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 296 | MachineBasicBlock::iterator FirstInBundle = |
| 297 | CurrentPacketMIs.empty() ? MI : CurrentPacketMIs.front(); |
| 298 | const DenseMap<unsigned, unsigned> &PV = |
| 299 | getPreviousVector(FirstInBundle); |
| 300 | std::vector<R600InstrInfo::BankSwizzle> BS; |
| 301 | bool isTransSlot; |
| 302 | |
| 303 | if (isBundlableWithCurrentPMI(MI, PV, BS, isTransSlot)) { |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 304 | for (unsigned i = 0, e = CurrentPacketMIs.size(); i < e; i++) { |
| 305 | MachineInstr *MI = CurrentPacketMIs[i]; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 306 | unsigned Op = TII->getOperandIdx(MI->getOpcode(), |
| 307 | AMDGPU::OpName::bank_swizzle); |
| 308 | MI->getOperand(Op).setImm(BS[i]); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 309 | } |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 310 | unsigned Op = TII->getOperandIdx(MI->getOpcode(), |
| 311 | AMDGPU::OpName::bank_swizzle); |
| 312 | MI->getOperand(Op).setImm(BS.back()); |
| 313 | if (!CurrentPacketMIs.empty()) |
| 314 | setIsLastBit(CurrentPacketMIs.back(), 0); |
| 315 | substitutePV(MI, PV); |
| 316 | MachineBasicBlock::iterator It = VLIWPacketizerList::addToPacket(MI); |
| 317 | if (isTransSlot) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 318 | endPacket(std::next(It)->getParent(), std::next(It)); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 319 | } |
| 320 | return It; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 321 | } |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 322 | endPacket(MI->getParent(), MI); |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 323 | if (TII->isTransOnly(MI)) |
| 324 | return MI; |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 325 | return VLIWPacketizerList::addToPacket(MI); |
| 326 | } |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 327 | }; |
| 328 | |
| 329 | bool R600Packetizer::runOnMachineFunction(MachineFunction &Fn) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 330 | const TargetInstrInfo *TII = Fn.getSubtarget().getInstrInfo(); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 331 | MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>(); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 332 | |
| 333 | // Instantiate the packetizer. |
Alexey Samsonov | ea0aee6 | 2014-08-20 20:57:26 +0000 | [diff] [blame] | 334 | R600PacketizerList Packetizer(Fn, MLI); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 335 | |
| 336 | // DFA state table should not be empty. |
| 337 | assert(Packetizer.getResourceTracker() && "Empty DFA table!"); |
| 338 | |
| 339 | // |
| 340 | // Loop over all basic blocks and remove KILL pseudo-instructions |
| 341 | // These instructions confuse the dependence analysis. Consider: |
| 342 | // D0 = ... (Insn 0) |
| 343 | // R0 = KILL R0, D0 (Insn 1) |
| 344 | // R0 = ... (Insn 2) |
| 345 | // Here, Insn 1 will result in the dependence graph not emitting an output |
| 346 | // dependence between Insn 0 and Insn 2. This can lead to incorrect |
| 347 | // packetization |
| 348 | // |
| 349 | for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end(); |
| 350 | MBB != MBBe; ++MBB) { |
| 351 | MachineBasicBlock::iterator End = MBB->end(); |
| 352 | MachineBasicBlock::iterator MI = MBB->begin(); |
| 353 | while (MI != End) { |
Tom Stellard | ed0ceec | 2013-10-10 17:11:12 +0000 | [diff] [blame] | 354 | if (MI->isKill() || MI->getOpcode() == AMDGPU::IMPLICIT_DEF || |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 355 | (MI->getOpcode() == AMDGPU::CF_ALU && !MI->getOperand(8).getImm())) { |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 356 | MachineBasicBlock::iterator DeleteMI = MI; |
| 357 | ++MI; |
| 358 | MBB->erase(DeleteMI); |
| 359 | End = MBB->end(); |
| 360 | continue; |
| 361 | } |
| 362 | ++MI; |
| 363 | } |
| 364 | } |
| 365 | |
| 366 | // Loop over all of the basic blocks. |
| 367 | for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end(); |
| 368 | MBB != MBBe; ++MBB) { |
| 369 | // Find scheduling regions and schedule / packetize each region. |
| 370 | unsigned RemainingCount = MBB->size(); |
| 371 | for(MachineBasicBlock::iterator RegionEnd = MBB->end(); |
| 372 | RegionEnd != MBB->begin();) { |
| 373 | // The next region starts above the previous region. Look backward in the |
| 374 | // instruction stream until we find the nearest boundary. |
| 375 | MachineBasicBlock::iterator I = RegionEnd; |
| 376 | for(;I != MBB->begin(); --I, --RemainingCount) { |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 377 | if (TII->isSchedulingBoundary(&*std::prev(I), &*MBB, Fn)) |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 378 | break; |
| 379 | } |
| 380 | I = MBB->begin(); |
| 381 | |
| 382 | // Skip empty scheduling regions. |
| 383 | if (I == RegionEnd) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 384 | RegionEnd = std::prev(RegionEnd); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 385 | --RemainingCount; |
| 386 | continue; |
| 387 | } |
| 388 | // Skip regions with one instruction. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 389 | if (I == std::prev(RegionEnd)) { |
| 390 | RegionEnd = std::prev(RegionEnd); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 391 | continue; |
| 392 | } |
| 393 | |
Duncan P. N. Exon Smith | a73371a | 2015-10-13 20:07:10 +0000 | [diff] [blame] | 394 | Packetizer.PacketizeMIs(&*MBB, &*I, RegionEnd); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 395 | RegionEnd = I; |
| 396 | } |
| 397 | } |
| 398 | |
| 399 | return true; |
| 400 | |
| 401 | } |
| 402 | |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 403 | } // end anonymous namespace |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 404 | |
| 405 | llvm::FunctionPass *llvm::createR600Packetizer(TargetMachine &tm) { |
| 406 | return new R600Packetizer(tm); |
| 407 | } |