blob: bfe954114c554f92cce4d8ae464842926bca3448 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrControl.td - Control Flow Instructions -----*- tablegen -*-===//
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +00002//
Chris Lattnerae33f5d2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +00007//
Chris Lattnerae33f5d2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 jump, return, call, and related instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Control Flow Instructions.
16//
17
18// Return instructions.
Jakob Stoklund Olesenb50cf8b2012-08-24 20:52:44 +000019//
20// The X86retflag return instructions are variadic because we may add ST0 and
21// ST1 arguments when returning values on the x87 stack.
Chris Lattnerae33f5d2010-10-05 06:04:14 +000022let isTerminator = 1, isReturn = 1, isBarrier = 1,
23 hasCtrlDep = 1, FPForm = SpecialFP in {
Jakob Stoklund Olesenb50cf8b2012-08-24 20:52:44 +000024 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerae33f5d2010-10-05 06:04:14 +000025 "ret",
Andrew Trick8523b162012-02-01 23:20:51 +000026 [(X86retflag 0)], IIC_RET>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +000027 def RETW : I <0xC3, RawFrm, (outs), (ins),
Charles Davis74c282b2012-04-11 01:10:53 +000028 "ret{w}",
29 [], IIC_RET>, OpSize;
Jakob Stoklund Olesenb50cf8b2012-08-24 20:52:44 +000030 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
Chris Lattnerae33f5d2010-10-05 06:04:14 +000031 "ret\t$amt",
Andrew Trick8523b162012-02-01 23:20:51 +000032 [(X86retflag timm:$amt)], IIC_RET_IMM>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +000033 def RETIW : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis74c282b2012-04-11 01:10:53 +000034 "ret{w}\t$amt",
Andrew Trick8523b162012-02-01 23:20:51 +000035 [], IIC_RET_IMM>, OpSize;
Chris Lattner87cf7f72010-11-12 18:54:56 +000036 def LRETL : I <0xCB, RawFrm, (outs), (ins),
Charles Davis74c282b2012-04-11 01:10:53 +000037 "{l}ret{l|f}", [], IIC_RET>;
38 def LRETW : I <0xCB, RawFrm, (outs), (ins),
39 "{l}ret{w|f}", [], IIC_RET>, OpSize;
Chris Lattner5b013b12010-11-12 17:41:20 +000040 def LRETQ : RI <0xCB, RawFrm, (outs), (ins),
Charles Davis74c282b2012-04-11 01:10:53 +000041 "{l}ret{q|f}", [], IIC_RET>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000042 def LRETI : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis74c282b2012-04-11 01:10:53 +000043 "{l}ret{l|f}\t$amt", [], IIC_RET>;
Kevin Enderbyb9783dd2010-10-18 17:04:36 +000044 def LRETIW : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
Charles Davis74c282b2012-04-11 01:10:53 +000045 "{l}ret{w|f}\t$amt", [], IIC_RET>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000046}
47
48// Unconditional branches.
49let isBarrier = 1, isBranch = 1, isTerminator = 1 in {
50 def JMP_4 : Ii32PCRel<0xE9, RawFrm, (outs), (ins brtarget:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +000051 "jmp\t$dst", [(br bb:$dst)], IIC_JMP_REL>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000052 def JMP_1 : Ii8PCRel<0xEB, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +000053 "jmp\t$dst", [], IIC_JMP_REL>;
Devang Patelf36613c2012-01-20 21:14:06 +000054 // FIXME : Intel syntax for JMP64pcrel32 such that it is not ambiguious
55 // with JMP_1.
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +000056 def JMP64pcrel32 : I<0xE9, RawFrm, (outs), (ins brtarget:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +000057 "jmpq\t$dst", [], IIC_JMP_REL>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000058}
59
60// Conditional Branches.
61let isBranch = 1, isTerminator = 1, Uses = [EFLAGS] in {
62 multiclass ICBr<bits<8> opc1, bits<8> opc4, string asm, PatFrag Cond> {
Andrew Trick8523b162012-02-01 23:20:51 +000063 def _1 : Ii8PCRel <opc1, RawFrm, (outs), (ins brtarget8:$dst), asm, [],
64 IIC_Jcc>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000065 def _4 : Ii32PCRel<opc4, RawFrm, (outs), (ins brtarget:$dst), asm,
Andrew Trick8523b162012-02-01 23:20:51 +000066 [(X86brcond bb:$dst, Cond, EFLAGS)], IIC_Jcc>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000067 }
68}
69
70defm JO : ICBr<0x70, 0x80, "jo\t$dst" , X86_COND_O>;
71defm JNO : ICBr<0x71, 0x81, "jno\t$dst" , X86_COND_NO>;
72defm JB : ICBr<0x72, 0x82, "jb\t$dst" , X86_COND_B>;
73defm JAE : ICBr<0x73, 0x83, "jae\t$dst", X86_COND_AE>;
74defm JE : ICBr<0x74, 0x84, "je\t$dst" , X86_COND_E>;
75defm JNE : ICBr<0x75, 0x85, "jne\t$dst", X86_COND_NE>;
76defm JBE : ICBr<0x76, 0x86, "jbe\t$dst", X86_COND_BE>;
77defm JA : ICBr<0x77, 0x87, "ja\t$dst" , X86_COND_A>;
78defm JS : ICBr<0x78, 0x88, "js\t$dst" , X86_COND_S>;
79defm JNS : ICBr<0x79, 0x89, "jns\t$dst", X86_COND_NS>;
80defm JP : ICBr<0x7A, 0x8A, "jp\t$dst" , X86_COND_P>;
81defm JNP : ICBr<0x7B, 0x8B, "jnp\t$dst", X86_COND_NP>;
82defm JL : ICBr<0x7C, 0x8C, "jl\t$dst" , X86_COND_L>;
83defm JGE : ICBr<0x7D, 0x8D, "jge\t$dst", X86_COND_GE>;
84defm JLE : ICBr<0x7E, 0x8E, "jle\t$dst", X86_COND_LE>;
85defm JG : ICBr<0x7F, 0x8F, "jg\t$dst" , X86_COND_G>;
86
87// jcx/jecx/jrcx instructions.
Craig Topper6491c802012-02-27 01:54:29 +000088let isBranch = 1, isTerminator = 1 in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +000089 // These are the 32-bit versions of this instruction for the asmparser. In
90 // 32-bit mode, the address size prefix is jcxz and the unprefixed version is
91 // jecxz.
92 let Uses = [CX] in
93 def JCXZ : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +000094 "jcxz\t$dst", [], IIC_JCXZ>, AdSize, Requires<[In32BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000095 let Uses = [ECX] in
96 def JECXZ_32 : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +000097 "jecxz\t$dst", [], IIC_JCXZ>, Requires<[In32BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +000098
99 // J*CXZ instruction: 64-bit versions of this instruction for the asmparser.
100 // In 64-bit mode, the address size prefix is jecxz and the unprefixed version
101 // is jrcxz.
102 let Uses = [ECX] in
103 def JECXZ_64 : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000104 "jecxz\t$dst", [], IIC_JCXZ>, AdSize, Requires<[In64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000105 let Uses = [RCX] in
106 def JRCXZ : Ii8PCRel<0xE3, RawFrm, (outs), (ins brtarget8:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000107 "jrcxz\t$dst", [], IIC_JCXZ>, Requires<[In64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000108}
109
110// Indirect branches
111let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
112 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000113 [(brind GR32:$dst)], IIC_JMP_REG>, Requires<[In32BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000114 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000115 [(brind (loadi32 addr:$dst))], IIC_JMP_MEM>, Requires<[In32BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000116
117 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000118 [(brind GR64:$dst)], IIC_JMP_REG>, Requires<[In64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000119 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000120 [(brind (loadi64 addr:$dst))], IIC_JMP_MEM>, Requires<[In64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000121
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000122 def FARJMP16i : Iseg16<0xEA, RawFrmImm16, (outs),
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000123 (ins i16imm:$off, i16imm:$seg),
Andrew Trick8523b162012-02-01 23:20:51 +0000124 "ljmp{w}\t{$seg, $off|$off, $seg}", [], IIC_JMP_FAR_PTR>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000125 def FARJMP32i : Iseg32<0xEA, RawFrmImm16, (outs),
126 (ins i32imm:$off, i16imm:$seg),
Andrew Trick8523b162012-02-01 23:20:51 +0000127 "ljmp{l}\t{$seg, $off|$off, $seg}", [], IIC_JMP_FAR_PTR>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000128 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000129 "ljmp{q}\t{*}$dst", [], IIC_JMP_FAR_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000130
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000131 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000132 "ljmp{w}\t{*}$dst", [], IIC_JMP_FAR_MEM>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000133 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000134 "ljmp{l}\t{*}$dst", [], IIC_JMP_FAR_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000135}
136
137
138// Loop instructions
139
Andrew Trick8523b162012-02-01 23:20:51 +0000140def LOOP : Ii8PCRel<0xE2, RawFrm, (outs), (ins brtarget8:$dst), "loop\t$dst", [], IIC_LOOP>;
141def LOOPE : Ii8PCRel<0xE1, RawFrm, (outs), (ins brtarget8:$dst), "loope\t$dst", [], IIC_LOOPE>;
142def LOOPNE : Ii8PCRel<0xE0, RawFrm, (outs), (ins brtarget8:$dst), "loopne\t$dst", [], IIC_LOOPNE>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000143
144//===----------------------------------------------------------------------===//
145// Call Instructions...
146//
147let isCall = 1 in
148 // All calls clobber the non-callee saved registers. ESP is marked as
149 // a use to prevent stack-pointer assignments that appear immediately
150 // before calls from potentially appearing dead. Uses for argument
151 // registers are added manually.
Jakob Stoklund Olesen8a450cb2012-02-16 00:02:50 +0000152 let Uses = [ESP] in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000153 def CALLpcrel32 : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000154 (outs), (ins i32imm_pcrel:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000155 "call{l}\t$dst", [], IIC_CALL_RI>, Requires<[In32BitMode]>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000156 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000157 "call{l}\t{*}$dst", [(X86call GR32:$dst)], IIC_CALL_RI>,
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000158 Requires<[In32BitMode]>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000159 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000160 "call{l}\t{*}$dst", [(X86call (loadi32 addr:$dst))], IIC_CALL_MEM>,
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000161 Requires<[In32BitMode]>;
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000162
163 def FARCALL16i : Iseg16<0x9A, RawFrmImm16, (outs),
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000164 (ins i16imm:$off, i16imm:$seg),
Andrew Trick8523b162012-02-01 23:20:51 +0000165 "lcall{w}\t{$seg, $off|$off, $seg}", [],
166 IIC_CALL_FAR_PTR>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000167 def FARCALL32i : Iseg32<0x9A, RawFrmImm16, (outs),
168 (ins i32imm:$off, i16imm:$seg),
Andrew Trick8523b162012-02-01 23:20:51 +0000169 "lcall{l}\t{$seg, $off|$off, $seg}", [],
170 IIC_CALL_FAR_PTR>;
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000171
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000172 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000173 "lcall{w}\t{*}$dst", [], IIC_CALL_FAR_MEM>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000174 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000175 "lcall{l}\t{*}$dst", [], IIC_CALL_FAR_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000176
177 // callw for 16 bit code for the assembler.
178 let isAsmParserOnly = 1 in
179 def CALLpcrel16 : Ii16PCRel<0xE8, RawFrm,
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000180 (outs), (ins i16imm_pcrel:$dst),
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000181 "callw\t$dst", []>, OpSize;
182 }
183
184
185// Tail call stuff.
186
187let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1,
188 isCodeGenOnly = 1 in
Jakob Stoklund Olesen8a450cb2012-02-16 00:02:50 +0000189 let Uses = [ESP] in {
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000190 def TCRETURNdi : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000191 (ins i32imm_pcrel:$dst, i32imm:$offset), []>;
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000192 def TCRETURNri : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000193 (ins ptr_rc_tailcall:$dst, i32imm:$offset), []>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000194 let mayLoad = 1 in
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000195 def TCRETURNmi : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000196 (ins i32mem_TC:$dst, i32imm:$offset), []>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000197
198 // FIXME: The should be pseudo instructions that are lowered when going to
199 // mcinst.
200 def TAILJMPd : Ii32PCRel<0xE9, RawFrm, (outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000201 (ins i32imm_pcrel:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000202 "jmp\t$dst # TAILCALL",
203 [], IIC_JMP_REL>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000204 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins ptr_rc_tailcall:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000205 "", [], IIC_JMP_REG>; // FIXME: Remove encoding when JIT is dead.
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000206 let mayLoad = 1 in
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000207 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem_TC:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000208 "jmp{l}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000209}
210
211
212//===----------------------------------------------------------------------===//
213// Call Instructions...
214//
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000215
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000216// RSP is marked as a use to prevent stack-pointer assignments that appear
217// immediately before calls from potentially appearing dead. Uses for argument
218// registers are added manually.
219let isCall = 1, Uses = [RSP] in {
220 // NOTE: this pattern doesn't match "X86call imm", because we do not know
221 // that the offset between an arbitrary immediate and the call will fit in
222 // the 32-bit pcrel field that we have.
223 def CALL64pcrel32 : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000224 (outs), (ins i64i32imm_pcrel:$dst),
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000225 "call{q}\t$dst", [], IIC_CALL_RI>,
226 Requires<[In64BitMode]>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000227 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst),
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000228 "call{q}\t{*}$dst", [(X86call GR64:$dst)],
229 IIC_CALL_RI>,
230 Requires<[In64BitMode]>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000231 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst),
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000232 "call{q}\t{*}$dst", [(X86call (loadi64 addr:$dst))],
233 IIC_CALL_MEM>,
234 Requires<[In64BitMode]>;
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000235
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000236 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
237 "lcall{q}\t{*}$dst", [], IIC_CALL_FAR_MEM>;
238}
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000239
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000240let isCall = 1, isCodeGenOnly = 1 in
241 // __chkstk(MSVC): clobber R10, R11 and EFLAGS.
242 // ___chkstk(Mingw64): clobber R10, R11, RAX and EFLAGS, and update RSP.
243 let Defs = [RAX, R10, R11, RSP, EFLAGS],
244 Uses = [RSP] in {
245 def W64ALLOCA : Ii32PCRel<0xE8, RawFrm,
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000246 (outs), (ins i64i32imm_pcrel:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000247 "call{q}\t$dst", [], IIC_CALL_RI>,
NAKAMURA Takumi521eb7c2011-03-24 07:07:00 +0000248 Requires<[IsWin64]>;
249 }
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000250
251let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1,
252 isCodeGenOnly = 1 in
Jakob Stoklund Olesen8a450cb2012-02-16 00:02:50 +0000253 let Uses = [RSP],
NAKAMURA Takumi0cfdac02011-01-26 02:04:09 +0000254 usesCustomInserter = 1 in {
Eric Christophera8706582010-11-30 21:37:36 +0000255 def TCRETURNdi64 : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000256 (ins i64i32imm_pcrel:$dst, i32imm:$offset),
Eric Christophera8706582010-11-30 21:37:36 +0000257 []>;
258 def TCRETURNri64 : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000259 (ins ptr_rc_tailcall:$dst, i32imm:$offset), []>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000260 let mayLoad = 1 in
NAKAMURA Takumi9d29eff2011-01-26 02:03:37 +0000261 def TCRETURNmi64 : PseudoI<(outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000262 (ins i64mem_TC:$dst, i32imm:$offset), []>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000263
264 def TAILJMPd64 : Ii32PCRel<0xE9, RawFrm, (outs),
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000265 (ins i64i32imm_pcrel:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000266 "jmp\t$dst # TAILCALL", [], IIC_JMP_REL>;
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000267 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins ptr_rc_tailcall:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000268 "jmp{q}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000269
270 let mayLoad = 1 in
Jakob Stoklund Olesend14101e2012-07-04 23:53:27 +0000271 def TAILJMPm64 : I<0xFF, MRM4m, (outs), (ins i64mem_TC:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000272 "jmp{q}\t{*}$dst # TAILCALL", [], IIC_JMP_MEM>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000273}