blob: 45118978670193772fc272109ba4433490634da8 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000054#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "asm-printer"
58
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000059void ARMAsmPrinter::EmitFunctionBodyEnd() {
60 // Make sure to terminate any constant pools that were at the end
61 // of the function.
62 if (!InConstantPool)
63 return;
64 InConstantPool = false;
65 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
66}
Owen Anderson0ca562e2011-10-04 23:26:17 +000067
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000068void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000069 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000070 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000071 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000072 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000073
Chris Lattner56db8c32010-01-27 23:58:11 +000074 OutStreamer.EmitLabel(CurrentFnSym);
75}
76
James Molloy6685c082012-01-26 09:25:43 +000077void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +000078 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000079 assert(Size && "C++ constructor pointer had zero size!");
80
Bill Wendlingdfb45f42012-02-15 09:14:08 +000081 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000082 assert(GV && "C++ constructor pointer was not a GlobalValue!");
83
Rafael Espindola79858aa2013-10-29 17:07:16 +000084 const MCExpr *E = MCSymbolRefExpr::Create(getSymbol(GV),
Tim Northoverd6a729b2014-01-06 14:28:05 +000085 (Subtarget->isTargetELF()
86 ? MCSymbolRefExpr::VK_ARM_TARGET1
87 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000088 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000089
James Molloy6685c082012-01-26 09:25:43 +000090 OutStreamer.EmitValue(E, Size);
91}
92
Jim Grosbach080fdf42010-09-30 01:57:53 +000093/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000094/// method to print assembly for each instruction.
95///
96bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +000097 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +000098 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +000099
Chris Lattner73de5fb2010-01-28 01:28:58 +0000100 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000101}
102
Evan Chengb23b50d2009-06-29 07:51:04 +0000103void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000104 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000105 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000106 unsigned TF = MO.getTargetFlags();
107
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000108 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000109 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000110 case MachineOperand::MO_Register: {
111 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000112 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000113 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000114 if(ARM::GPRPairRegClass.contains(Reg)) {
115 const MachineFunction &MF = *MI->getParent()->getParent();
116 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
117 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
118 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000119 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000120 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000121 }
Evan Cheng10043e22007-01-19 07:51:42 +0000122 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000123 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000124 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000125 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000126 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000127 O << ":lower16:";
128 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000129 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000130 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000131 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000132 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000133 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000134 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000135 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000136 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000137 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000138 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000139 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
140 (TF & ARMII::MO_LO16))
141 O << ":lower16:";
142 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
143 (TF & ARMII::MO_HI16))
144 O << ":upper16:";
Rafael Espindola79858aa2013-10-29 17:07:16 +0000145 O << *getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000146
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000147 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000148 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000149 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000150 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000151 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000152 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000153 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000154 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000155 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000156}
157
Evan Chengb23b50d2009-06-29 07:51:04 +0000158//===--------------------------------------------------------------------===//
159
Chris Lattner68d64aa2010-01-25 19:51:38 +0000160MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000161GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Rafael Espindola58873562014-01-03 19:21:54 +0000162 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000163 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000164 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000165 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000166 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000167}
168
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000169
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000170MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Rafael Espindola58873562014-01-03 19:21:54 +0000171 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000172 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000173 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000174 << getFunctionNumber();
175 return OutContext.GetOrCreateSymbol(Name.str());
176}
177
Evan Chengb23b50d2009-06-29 07:51:04 +0000178bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000179 unsigned AsmVariant, const char *ExtraCode,
180 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000181 // Does this asm operand have a single letter operand modifier?
182 if (ExtraCode && ExtraCode[0]) {
183 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000184
Evan Cheng10043e22007-01-19 07:51:42 +0000185 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000186 default:
187 // See if this is a generic print operand
188 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000189 case 'a': // Print as a memory address.
190 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000191 O << "["
192 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
193 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000194 return false;
195 }
196 // Fallthrough
197 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000198 if (!MI->getOperand(OpNum).isImm())
199 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000200 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000201 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000202 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000203 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000204 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000205 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000206 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000207 if (MI->getOperand(OpNum).isReg()) {
208 unsigned Reg = MI->getOperand(OpNum).getReg();
209 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000210 // Find the 'd' register that has this 's' register as a sub-register,
211 // and determine the lane number.
212 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
213 if (!ARM::DPRRegClass.contains(*SR))
214 continue;
215 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
216 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
217 return false;
218 }
Eric Christopher76178832011-05-24 22:10:34 +0000219 }
Eric Christopher1b724942011-05-24 23:27:13 +0000220 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000221 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000222 if (!MI->getOperand(OpNum).isImm())
223 return true;
224 O << ~(MI->getOperand(OpNum).getImm());
225 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000226 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000227 if (!MI->getOperand(OpNum).isImm())
228 return true;
229 O << (MI->getOperand(OpNum).getImm() & 0xffff);
230 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000231 case 'M': { // A register range suitable for LDM/STM.
232 if (!MI->getOperand(OpNum).isReg())
233 return true;
234 const MachineOperand &MO = MI->getOperand(OpNum);
235 unsigned RegBegin = MO.getReg();
236 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
237 // already got the operands in registers that are operands to the
238 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000239 O << "{";
240 if (ARM::GPRPairRegClass.contains(RegBegin)) {
241 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
242 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000243 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000244 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
245 }
246 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000247
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000248 // FIXME: The register allocator not only may not have given us the
249 // registers in sequence, but may not be in ascending registers. This
250 // will require changes in the register allocator that'll need to be
251 // propagated down here if the operands change.
252 unsigned RegOps = OpNum + 1;
253 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000254 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000255 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
256 RegOps++;
257 }
258
259 O << "}";
260
261 return false;
262 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000263 case 'R': // The most significant register of a pair.
264 case 'Q': { // The least significant register of a pair.
265 if (OpNum == 0)
266 return true;
267 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
268 if (!FlagsOP.isImm())
269 return true;
270 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000271
272 // This operand may not be the one that actually provides the register. If
273 // it's tied to a previous one then we should refer instead to that one
274 // for registers and their classes.
275 unsigned TiedIdx;
276 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
277 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
278 unsigned OpFlags = MI->getOperand(OpNum).getImm();
279 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
280 }
281 Flags = MI->getOperand(OpNum).getImm();
282
283 // Later code expects OpNum to be pointing at the register rather than
284 // the flags.
285 OpNum += 1;
286 }
287
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000288 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000289 unsigned RC;
290 InlineAsm::hasRegClassConstraint(Flags, RC);
291 if (RC == ARM::GPRPairRegClassID) {
292 if (NumVals != 1)
293 return true;
294 const MachineOperand &MO = MI->getOperand(OpNum);
295 if (!MO.isReg())
296 return true;
297 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
298 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
299 ARM::gsub_0 : ARM::gsub_1);
300 O << ARMInstPrinter::getRegisterName(Reg);
301 return false;
302 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000303 if (NumVals != 2)
304 return true;
305 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
306 if (RegOp >= MI->getNumOperands())
307 return true;
308 const MachineOperand &MO = MI->getOperand(RegOp);
309 if (!MO.isReg())
310 return true;
311 unsigned Reg = MO.getReg();
312 O << ARMInstPrinter::getRegisterName(Reg);
313 return false;
314 }
315
Eric Christopherd4562562011-05-24 22:27:43 +0000316 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000317 case 'f': { // The high doubleword register of a NEON quad register.
318 if (!MI->getOperand(OpNum).isReg())
319 return true;
320 unsigned Reg = MI->getOperand(OpNum).getReg();
321 if (!ARM::QPRRegClass.contains(Reg))
322 return true;
323 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
324 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
325 ARM::dsub_0 : ARM::dsub_1);
326 O << ARMInstPrinter::getRegisterName(SubReg);
327 return false;
328 }
329
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000330 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000331 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000332 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000333 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000334 const MachineOperand &MO = MI->getOperand(OpNum);
335 if (!MO.isReg())
336 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000337 const MachineFunction &MF = *MI->getParent()->getParent();
338 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000339 unsigned Reg = MO.getReg();
340 if(!ARM::GPRPairRegClass.contains(Reg))
341 return false;
342 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000343 O << ARMInstPrinter::getRegisterName(Reg);
344 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000345 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000346 }
Evan Cheng10043e22007-01-19 07:51:42 +0000347 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000348
Chris Lattner76c564b2010-04-04 04:47:45 +0000349 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000350 return false;
351}
352
Bob Wilsona2c462b2009-05-19 05:53:42 +0000353bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000354 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000355 const char *ExtraCode,
356 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000357 // Does this asm operand have a single letter operand modifier?
358 if (ExtraCode && ExtraCode[0]) {
359 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000360
Eric Christopher8c5e4192011-05-25 20:51:58 +0000361 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000362 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000363 default: return true; // Unknown modifier.
364 case 'm': // The base register of a memory operand.
365 if (!MI->getOperand(OpNum).isReg())
366 return true;
367 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
368 return false;
369 }
370 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000371
Bob Wilson3b515602009-10-13 20:50:28 +0000372 const MachineOperand &MO = MI->getOperand(OpNum);
373 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000374 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000375 return false;
376}
377
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000378static bool isThumb(const MCSubtargetInfo& STI) {
379 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
380}
381
382void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000383 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000384 // If either end mode is unknown (EndInfo == NULL) or different than
385 // the start mode, then restore the start mode.
386 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000387 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000388 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000389 }
390}
391
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000392void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000393 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000394 Reloc::Model RelocM = TM.getRelocationModel();
395 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
396 // Declare all the text sections up front (before the DWARF sections
397 // emitted by AsmPrinter::doInitialization) so the assembler will keep
398 // them together at the beginning of the object file. This helps
399 // avoid out-of-range branches that are due a fundamental limitation of
400 // the way symbol offsets are encoded with the current Darwin ARM
401 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000402 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000403 static_cast<const TargetLoweringObjectFileMachO &>(
404 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000405
406 // Collect the set of sections our functions will go into.
407 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
408 SmallPtrSet<const MCSection *, 8> > TextSections;
409 // Default text section comes first.
410 TextSections.insert(TLOFMacho.getTextSection());
411 // Now any user defined text sections from function attributes.
412 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
413 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000414 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000415 // Now the coalescable sections.
416 TextSections.insert(TLOFMacho.getTextCoalSection());
417 TextSections.insert(TLOFMacho.getConstTextCoalSection());
418
419 // Emit the sections in the .s file header to fix the order.
420 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
421 OutStreamer.SwitchSection(TextSections[i]);
422
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000423 if (RelocM == Reloc::DynamicNoPIC) {
424 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000425 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000426 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000427 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000428 OutStreamer.SwitchSection(sect);
429 } else {
430 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000431 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000432 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000433 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000434 OutStreamer.SwitchSection(sect);
435 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000436 const MCSection *StaticInitSect =
437 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000438 MachO::S_REGULAR |
439 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000440 SectionKind::getText());
441 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000442 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000443
444 // Compiling with debug info should not affect the code
445 // generation. Ensure the cstring section comes before the
446 // optional __DWARF secion. Otherwise, PC-relative loads would
447 // have to use different instruction sequences at "-g" in order to
448 // reach global data in the same object file.
449 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000450 }
451
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000452 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000453 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000454
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000455 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000456 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000457 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000458}
459
Tim Northover23723012014-04-29 10:06:05 +0000460static void
461emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
462 MachineModuleInfoImpl::StubValueTy &MCSym) {
463 // L_foo$stub:
464 OutStreamer.EmitLabel(StubLabel);
465 // .indirect_symbol _foo
466 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
467
468 if (MCSym.getInt())
469 // External to current translation unit.
470 OutStreamer.EmitIntValue(0, 4/*size*/);
471 else
472 // Internal to current translation unit.
473 //
474 // When we place the LSDA into the TEXT section, the type info
475 // pointers need to be indirect and pc-rel. We accomplish this by
476 // using NLPs; however, sometimes the types are local to the file.
477 // We need to fill in the value for the NLP in those cases.
478 OutStreamer.EmitValue(
479 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
480 4 /*size*/);
481}
482
Anton Korobeynikov04083522008-08-07 09:54:23 +0000483
Chris Lattneree9399a2009-10-19 17:59:19 +0000484void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000485 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000486 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000487 const TargetLoweringObjectFileMachO &TLOFMacho =
488 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000489 MachineModuleInfoMachO &MMIMacho =
490 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000491
Evan Cheng10043e22007-01-19 07:51:42 +0000492 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000493 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000494
Chris Lattner6462adc2009-10-19 18:38:33 +0000495 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000496 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000497 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000498 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000499
Tim Northover23723012014-04-29 10:06:05 +0000500 for (auto &Stub : Stubs)
501 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000502
503 Stubs.clear();
504 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000505 }
506
Chris Lattner3334deb2009-10-19 18:44:38 +0000507 Stubs = MMIMacho.GetHiddenGVStubList();
508 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000509 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000510 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000511
512 for (auto &Stub : Stubs)
513 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000514
515 Stubs.clear();
516 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000517 }
518
Evan Cheng10043e22007-01-19 07:51:42 +0000519 // Funny Darwin hack: This flag tells the linker that no global symbols
520 // contain code that falls through to other global symbols (e.g. the obvious
521 // implementation of multiple entry points). If this doesn't occur, the
522 // linker can safely perform dead code stripping. Since LLVM never
523 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000524 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000525 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000526}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000527
Chris Lattner71eb0772009-10-19 20:20:46 +0000528//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000529// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
530// FIXME:
531// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000532// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000533// Instead of subclassing the MCELFStreamer, we do the work here.
534
Amara Emerson5035ee02013-10-07 16:55:23 +0000535static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
536 const ARMSubtarget *Subtarget) {
537 if (CPU == "xscale")
538 return ARMBuildAttrs::v5TEJ;
539
540 if (Subtarget->hasV8Ops())
541 return ARMBuildAttrs::v8;
542 else if (Subtarget->hasV7Ops()) {
543 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
544 return ARMBuildAttrs::v7E_M;
545 return ARMBuildAttrs::v7;
546 } else if (Subtarget->hasV6T2Ops())
547 return ARMBuildAttrs::v6T2;
548 else if (Subtarget->hasV6MOps())
549 return ARMBuildAttrs::v6S_M;
550 else if (Subtarget->hasV6Ops())
551 return ARMBuildAttrs::v6;
552 else if (Subtarget->hasV5TEOps())
553 return ARMBuildAttrs::v5TE;
554 else if (Subtarget->hasV5TOps())
555 return ARMBuildAttrs::v5T;
556 else if (Subtarget->hasV4TOps())
557 return ARMBuildAttrs::v4T;
558 else
559 return ARMBuildAttrs::v4;
560}
561
Jason W Kimbff84d42010-10-06 22:36:46 +0000562void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000563 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000564 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000565
Logan Chien8cbb80d2013-10-28 17:51:12 +0000566 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000567
Jason W Kimbff84d42010-10-06 22:36:46 +0000568 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000569
Ana Pazos93a07c22013-12-06 22:48:17 +0000570 // FIXME: remove krait check when GNU tools support krait cpu
571 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000572 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000573
Logan Chien8cbb80d2013-10-28 17:51:12 +0000574 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
575 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000576
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000577 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000578 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000579 if (Subtarget->hasV7Ops()) {
580 if (Subtarget->isAClass()) {
581 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
582 ARMBuildAttrs::ApplicationProfile);
583 } else if (Subtarget->isRClass()) {
584 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
585 ARMBuildAttrs::RealTimeProfile);
586 } else if (Subtarget->isMClass()) {
587 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
588 ARMBuildAttrs::MicroControllerProfile);
589 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000590 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000591
Logan Chien8cbb80d2013-10-28 17:51:12 +0000592 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
593 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000594 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000595 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
596 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000597 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000598 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
599 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000600 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000601
Logan Chien8cbb80d2013-10-28 17:51:12 +0000602 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000603 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000604 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000605 if (Subtarget->hasFPARMv8()) {
606 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000607 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000608 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000609 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000610 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000611 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000612 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000613 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000614 ATS.emitFPU(ARM::NEON);
615 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000616 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000617 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
618 ARMBuildAttrs::AllowNeonARMv8);
619 } else {
620 if (Subtarget->hasFPARMv8())
621 ATS.emitFPU(ARM::FP_ARMV8);
622 else if (Subtarget->hasVFP4())
623 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
624 else if (Subtarget->hasVFP3())
625 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
626 else if (Subtarget->hasVFP2())
627 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000628 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000629
630 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000631 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000632 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
633 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
634 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000635 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000636
Amara Emersonac695082013-10-11 16:03:43 +0000637 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000638 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
639 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000640 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000641 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
642 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000643
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000644 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000645 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000646 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
647 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000648
Bradley Smithc848beb2013-11-01 11:21:16 +0000649 // ABI_HardFP_use attribute to indicate single precision FP.
650 if (Subtarget->isFPOnlySP())
651 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
652 ARMBuildAttrs::HardFPSinglePrecision);
653
Jason W Kimbff84d42010-10-06 22:36:46 +0000654 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000655 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
656 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
657
Jason W Kimbff84d42010-10-06 22:36:46 +0000658 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000659
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000660 if (Subtarget->hasFP16())
661 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
662
Bradley Smith25219752013-11-01 13:27:35 +0000663 if (Subtarget->hasMPExtension())
664 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
665
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000666 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
667 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
668 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
669 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
670 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
671 // otherwise, the default value (AllowDIVIfExists) applies.
672 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
673 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000674
Bradley Smith25219752013-11-01 13:27:35 +0000675 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
676 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
677 ARMBuildAttrs::AllowTZVirtualization);
678 else if (Subtarget->hasTrustZone())
679 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
680 ARMBuildAttrs::AllowTZ);
681 else if (Subtarget->hasVirtualization())
682 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
683 ARMBuildAttrs::AllowVirtualization);
684
Logan Chien8cbb80d2013-10-28 17:51:12 +0000685 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000686}
687
Jason W Kimbff84d42010-10-06 22:36:46 +0000688//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000689
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000690static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
691 unsigned LabelId, MCContext &Ctx) {
692
693 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
694 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
695 return Label;
696}
697
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000698static MCSymbolRefExpr::VariantKind
699getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
700 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000701 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000702 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
703 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
704 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
705 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
706 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000707 }
David Blaikie46a9f012012-01-20 21:51:11 +0000708 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000709}
710
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000711MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
712 unsigned char TargetFlags) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000713 bool isIndirect = Subtarget->isTargetMachO() &&
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000714 (TargetFlags & ARMII::MO_NONLAZY) &&
Evan Chengdfce83c2011-01-17 08:03:18 +0000715 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
716 if (!isIndirect)
Rafael Espindola79858aa2013-10-29 17:07:16 +0000717 return getSymbol(GV);
Evan Chengdfce83c2011-01-17 08:03:18 +0000718
719 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Rafael Espindolaf4e6b292013-12-02 16:25:47 +0000720 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Evan Chengdfce83c2011-01-17 08:03:18 +0000721 MachineModuleInfoMachO &MMIMachO =
722 MMI->getObjFileInfo<MachineModuleInfoMachO>();
723 MachineModuleInfoImpl::StubValueTy &StubSym =
724 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
725 MMIMachO.getGVStubEntry(MCSym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000726 if (!StubSym.getPointer())
Evan Chengdfce83c2011-01-17 08:03:18 +0000727 StubSym = MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000728 StubValueTy(getSymbol(GV), !GV->hasInternalLinkage());
Evan Chengdfce83c2011-01-17 08:03:18 +0000729 return MCSym;
730}
731
Jim Grosbach38f8e762010-11-09 18:45:04 +0000732void ARMAsmPrinter::
733EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Rafael Espindola58873562014-01-03 19:21:54 +0000734 const DataLayout *DL = TM.getDataLayout();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000735 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000736
737 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000738
Jim Grosbachca21cd72010-11-10 17:59:10 +0000739 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000740 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000741 SmallString<128> Str;
742 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000743 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000744 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000745 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000746 const BlockAddress *BA =
747 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
748 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000749 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000750 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000751
752 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
753 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000754 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000755 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000756 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000757 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000758 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000759 } else {
760 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000761 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
762 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000763 }
764
765 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000766 const MCExpr *Expr =
767 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
768 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000769
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000770 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000771 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000772 getFunctionNumber(),
773 ACPV->getLabelId(),
774 OutContext);
775 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
776 PCRelExpr =
777 MCBinaryExpr::CreateAdd(PCRelExpr,
778 MCConstantExpr::Create(ACPV->getPCAdjustment(),
779 OutContext),
780 OutContext);
781 if (ACPV->mustAddCurrentAddress()) {
782 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
783 // label, so just emit a local label end reference that instead.
784 MCSymbol *DotSym = OutContext.CreateTempSymbol();
785 OutStreamer.EmitLabel(DotSym);
786 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
787 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000788 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000789 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000790 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000791 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000792}
793
Jim Grosbach284eebc2010-09-22 17:39:48 +0000794void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
795 unsigned Opcode = MI->getOpcode();
796 int OpNum = 1;
797 if (Opcode == ARM::BR_JTadd)
798 OpNum = 2;
799 else if (Opcode == ARM::BR_JTm)
800 OpNum = 3;
801
802 const MachineOperand &MO1 = MI->getOperand(OpNum);
803 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
804 unsigned JTI = MO1.getIndex();
805
806 // Emit a label for the jump table.
807 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
808 OutStreamer.EmitLabel(JTISymbol);
809
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000810 // Mark the jump table as data-in-code.
811 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
812
Jim Grosbach284eebc2010-09-22 17:39:48 +0000813 // Emit each entry of the table.
814 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
815 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
816 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
817
818 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
819 MachineBasicBlock *MBB = JTBBs[i];
820 // Construct an MCExpr for the entry. We want a value of the form:
821 // (BasicBlockAddr - TableBeginAddr)
822 //
823 // For example, a table with entries jumping to basic blocks BB0 and BB1
824 // would look like:
825 // LJTI_0_0:
826 // .word (LBB0 - LJTI_0_0)
827 // .word (LBB1 - LJTI_0_0)
828 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
829
830 if (TM.getRelocationModel() == Reloc::PIC_)
831 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
832 OutContext),
833 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000834 // If we're generating a table of Thumb addresses in static relocation
835 // model, we need to add one to keep interworking correctly.
836 else if (AFI->isThumbFunction())
837 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
838 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000839 OutStreamer.EmitValue(Expr, 4);
840 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000841 // Mark the end of jump table data-in-code region.
842 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000843}
844
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000845void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
846 unsigned Opcode = MI->getOpcode();
847 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
848 const MachineOperand &MO1 = MI->getOperand(OpNum);
849 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
850 unsigned JTI = MO1.getIndex();
851
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000852 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
853 OutStreamer.EmitLabel(JTISymbol);
854
855 // Emit each entry of the table.
856 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
857 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
858 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000859 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000860 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000861 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000862 // Mark the jump table as data-in-code.
863 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
864 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000865 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000866 // Mark the jump table as data-in-code.
867 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
868 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000869
870 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
871 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +0000872 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
873 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000874 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +0000875 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000876 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000877 .addExpr(MBBSymbolExpr)
878 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000879 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000880 continue;
881 }
882 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +0000883 // MCExpr for the entry. We want a value of the form:
884 // (BasicBlockAddr - TableBeginAddr) / 2
885 //
886 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
887 // would look like:
888 // LJTI_0_0:
889 // .byte (LBB0 - LJTI_0_0) / 2
890 // .byte (LBB1 - LJTI_0_0) / 2
891 const MCExpr *Expr =
892 MCBinaryExpr::CreateSub(MBBSymbolExpr,
893 MCSymbolRefExpr::Create(JTISymbol, OutContext),
894 OutContext);
895 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
896 OutContext);
897 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000898 }
Jim Grosbach2597f832012-05-21 23:34:42 +0000899 // Mark the end of jump table data-in-code region. 32-bit offsets use
900 // actual branch instructions here, so we don't mark those as a data-region
901 // at all.
902 if (OffsetWidth != 4)
903 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000904}
905
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000906void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
907 assert(MI->getFlag(MachineInstr::FrameSetup) &&
908 "Only instruction which are involved into frame setup code are allowed");
909
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000910 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000911 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000912 const MachineFunction &MF = *MI->getParent()->getParent();
913 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +0000914 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000915
916 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000917 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000918 unsigned SrcReg, DstReg;
919
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000920 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
921 // Two special cases:
922 // 1) tPUSH does not have src/dst regs.
923 // 2) for Thumb1 code we sometimes materialize the constant via constpool
924 // load. Yes, this is pretty fragile, but for now I don't see better
925 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000926 SrcReg = DstReg = ARM::SP;
927 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000928 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000929 DstReg = MI->getOperand(0).getReg();
930 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000931
932 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000933 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000934 // Register saves.
935 assert(DstReg == ARM::SP &&
936 "Only stack pointer as a destination reg is supported");
937
938 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000939 // Skip src & dst reg, and pred ops.
940 unsigned StartOp = 2 + 2;
941 // Use all the operands.
942 unsigned NumOffset = 0;
943
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000944 switch (Opc) {
945 default:
946 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +0000947 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000948 case ARM::tPUSH:
949 // Special case here: no src & dst reg, but two extra imp ops.
950 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000951 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000952 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000953 case ARM::VSTMDDB_UPD:
954 assert(SrcReg == ARM::SP &&
955 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000956 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +0000957 i != NumOps; ++i) {
958 const MachineOperand &MO = MI->getOperand(i);
959 // Actually, there should never be any impdef stuff here. Skip it
960 // temporary to workaround PR11902.
961 if (MO.isImplicit())
962 continue;
963 RegList.push_back(MO.getReg());
964 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000965 break;
Owen Anderson2aedba62011-07-26 20:54:26 +0000966 case ARM::STR_PRE_IMM:
967 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000968 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000969 assert(MI->getOperand(2).getReg() == ARM::SP &&
970 "Only stack pointer as a source reg is supported");
971 RegList.push_back(SrcReg);
972 break;
973 }
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000974 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000975 } else {
976 // Changes of stack / frame pointer.
977 if (SrcReg == ARM::SP) {
978 int64_t Offset = 0;
979 switch (Opc) {
980 default:
981 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +0000982 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000983 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000984 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000985 Offset = 0;
986 break;
987 case ARM::ADDri:
988 Offset = -MI->getOperand(2).getImm();
989 break;
990 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +0000991 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +0000992 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000993 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000994 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +0000995 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +0000996 break;
997 case ARM::tADDspi:
998 case ARM::tADDrSPi:
999 Offset = -MI->getOperand(2).getImm()*4;
1000 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001001 case ARM::tLDRpci: {
1002 // Grab the constpool index and check, whether it corresponds to
1003 // original or cloned constpool entry.
1004 unsigned CPI = MI->getOperand(1).getIndex();
1005 const MachineConstantPool *MCP = MF.getConstantPool();
1006 if (CPI >= MCP->getConstants().size())
1007 CPI = AFI.getOriginalCPIdx(CPI);
1008 assert(CPI != -1U && "Invalid constpool index");
1009
1010 // Derive the actual offset.
1011 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1012 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1013 // FIXME: Check for user, it should be "add" instruction!
1014 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001015 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001016 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001017 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001018
1019 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001020 // Set-up of the frame pointer. Positive values correspond to "add"
1021 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001022 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001023 else if (DstReg == ARM::SP) {
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001024 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001025 // instruction.
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001026 ATS.emitPad(Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001027 } else {
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00001028 // Move of SP to a register. Positive values correspond to an "add"
1029 // instruction.
1030 ATS.emitMovSP(DstReg, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001031 }
1032 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001033 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001034 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001035 }
1036 else {
1037 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001038 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001039 }
1040 }
1041}
1042
Jim Grosbach95dee402011-07-08 17:40:42 +00001043// Simple pseudo-instructions have their lowering (with expansion to real
1044// instructions) auto-generated.
1045#include "ARMGenMCPseudoLowering.inc"
1046
Jim Grosbach05eccf02010-09-29 15:23:40 +00001047void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola58873562014-01-03 19:21:54 +00001048 const DataLayout *DL = TM.getDataLayout();
1049
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001050 // If we just ended a constant pool, mark it as such.
1051 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1052 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1053 InConstantPool = false;
1054 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001055
Jim Grosbach51b55422011-08-23 21:32:34 +00001056 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001057 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001058 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001059 EmitUnwindingInstruction(MI);
1060
Jim Grosbach95dee402011-07-08 17:40:42 +00001061 // Do any auto-generated pseudo lowerings.
1062 if (emitPseudoExpansionLowering(OutStreamer, MI))
1063 return;
1064
Andrew Trick924123a2011-09-21 02:20:46 +00001065 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1066 "Pseudo flag setting opcode should be expanded early");
1067
Jim Grosbach95dee402011-07-08 17:40:42 +00001068 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001069 unsigned Opc = MI->getOpcode();
1070 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001071 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001072 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001073 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001074 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001075 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001076 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001077 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001078 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001079 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001080 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1081 : ARM::ADR))
1082 .addReg(MI->getOperand(0).getReg())
1083 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1084 // Add predicate operands.
1085 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001086 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001087 return;
1088 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001089 case ARM::LEApcrelJT:
1090 case ARM::tLEApcrelJT:
1091 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001092 MCSymbol *JTIPICSymbol =
1093 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1094 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001095 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001096 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001097 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1098 : ARM::ADR))
1099 .addReg(MI->getOperand(0).getReg())
1100 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1101 // Add predicate operands.
1102 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001103 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001104 return;
1105 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001106 // Darwin call instructions are just normal call instructions with different
1107 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001108 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001109 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001110 .addReg(ARM::LR)
1111 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001112 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001113 .addImm(ARMCC::AL)
1114 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001115 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001116 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001117
David Woodhousee6c13e42014-01-28 23:12:42 +00001118 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001119 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001120 return;
1121 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001122 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001123 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001124 .addReg(ARM::LR)
1125 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001126 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001127 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001128 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001129
David Woodhousee6c13e42014-01-28 23:12:42 +00001130 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001131 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001132 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001133 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001134 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001135 return;
1136 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001137 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001138 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001139 .addReg(ARM::LR)
1140 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001141 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001142 .addImm(ARMCC::AL)
1143 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001144 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001145 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001146
David Woodhousee6c13e42014-01-28 23:12:42 +00001147 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001148 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001149 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001150 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001151 .addImm(ARMCC::AL)
1152 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001153 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001154 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001155 return;
1156 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001157 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001158 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001159 .addReg(ARM::LR)
1160 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001161 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001162 .addImm(ARMCC::AL)
1163 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001164 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001165 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001166
1167 const GlobalValue *GV = MI->getOperand(0).getGlobal();
Rafael Espindola79858aa2013-10-29 17:07:16 +00001168 MCSymbol *GVSym = getSymbol(GV);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001169 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001170 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001171 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001172 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001173 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001174 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001175 return;
1176 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001177 case ARM::MOVi16_ga_pcrel:
1178 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001179 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001180 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001181 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1182
Evan Cheng2f2435d2011-01-21 18:55:51 +00001183 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001184 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001185 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001186 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001187
Rafael Espindola58873562014-01-03 19:21:54 +00001188 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001189 getFunctionNumber(),
1190 MI->getOperand(2).getImm(), OutContext);
1191 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1192 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1193 const MCExpr *PCRelExpr =
1194 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1195 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001196 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001197 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001198 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001199
Evan Chengdfce83c2011-01-17 08:03:18 +00001200 // Add predicate operands.
1201 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1202 TmpInst.addOperand(MCOperand::CreateReg(0));
1203 // Add 's' bit operand (always reg0 for this)
1204 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001205 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001206 return;
1207 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001208 case ARM::MOVTi16_ga_pcrel:
1209 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001210 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001211 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1212 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001213 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1214 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1215
Evan Cheng2f2435d2011-01-21 18:55:51 +00001216 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001217 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001218 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001219 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001220
Rafael Espindola58873562014-01-03 19:21:54 +00001221 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001222 getFunctionNumber(),
1223 MI->getOperand(3).getImm(), OutContext);
1224 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1225 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1226 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001227 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1228 MCBinaryExpr::CreateAdd(LabelSymExpr,
1229 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001230 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001231 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001232 // Add predicate operands.
1233 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1234 TmpInst.addOperand(MCOperand::CreateReg(0));
1235 // Add 's' bit operand (always reg0 for this)
1236 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001237 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001238 return;
1239 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001240 case ARM::tPICADD: {
1241 // This is a pseudo op for a label + instruction sequence, which looks like:
1242 // LPC0:
1243 // add r0, pc
1244 // This adds the address of LPC0 to r0.
1245
1246 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001247 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001248 getFunctionNumber(), MI->getOperand(2).getImm(),
1249 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001250
1251 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001252 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001253 .addReg(MI->getOperand(0).getReg())
1254 .addReg(MI->getOperand(0).getReg())
1255 .addReg(ARM::PC)
1256 // Add predicate operands.
1257 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001258 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001259 return;
1260 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001261 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001262 // This is a pseudo op for a label + instruction sequence, which looks like:
1263 // LPC0:
1264 // add r0, pc, r0
1265 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001266
Chris Lattneradd57492009-10-19 22:23:04 +00001267 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001268 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001269 getFunctionNumber(), MI->getOperand(2).getImm(),
1270 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001271
Jim Grosbach7ae94222010-09-14 21:05:34 +00001272 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001273 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001274 .addReg(MI->getOperand(0).getReg())
1275 .addReg(ARM::PC)
1276 .addReg(MI->getOperand(1).getReg())
1277 // Add predicate operands.
1278 .addImm(MI->getOperand(3).getImm())
1279 .addReg(MI->getOperand(4).getReg())
1280 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001281 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001282 return;
1283 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001284 case ARM::PICSTR:
1285 case ARM::PICSTRB:
1286 case ARM::PICSTRH:
1287 case ARM::PICLDR:
1288 case ARM::PICLDRB:
1289 case ARM::PICLDRH:
1290 case ARM::PICLDRSB:
1291 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001292 // This is a pseudo op for a label + instruction sequence, which looks like:
1293 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001294 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001295 // The LCP0 label is referenced by a constant pool entry in order to get
1296 // a PC-relative address at the ldr instruction.
1297
1298 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001299 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001300 getFunctionNumber(), MI->getOperand(2).getImm(),
1301 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001302
1303 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001304 unsigned Opcode;
1305 switch (MI->getOpcode()) {
1306 default:
1307 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001308 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1309 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001310 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001311 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001312 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001313 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1314 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1315 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1316 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001317 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001318 .addReg(MI->getOperand(0).getReg())
1319 .addReg(ARM::PC)
1320 .addReg(MI->getOperand(1).getReg())
1321 .addImm(0)
1322 // Add predicate operands.
1323 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001324 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001325
1326 return;
1327 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001328 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001329 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1330 /// in the function. The first operand is the ID# for this instruction, the
1331 /// second is the index into the MachineConstantPool that this is, the third
1332 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001333 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001334 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1335 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1336
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001337 // If this is the first entry of the pool, mark it.
1338 if (!InConstantPool) {
1339 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1340 InConstantPool = true;
1341 }
1342
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001343 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001344
1345 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1346 if (MCPE.isMachineConstantPoolEntry())
1347 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1348 else
1349 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001350 return;
1351 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001352 case ARM::t2BR_JT: {
1353 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001354 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001355 .addReg(ARM::PC)
1356 .addReg(MI->getOperand(0).getReg())
1357 // Add predicate operands.
1358 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001359 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001360
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001361 // Output the data for the jump table itself
1362 EmitJump2Table(MI);
1363 return;
1364 }
1365 case ARM::t2TBB_JT: {
1366 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001367 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001368 .addReg(ARM::PC)
1369 .addReg(MI->getOperand(0).getReg())
1370 // Add predicate operands.
1371 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001372 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001373
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001374 // Output the data for the jump table itself
1375 EmitJump2Table(MI);
1376 // Make sure the next instruction is 2-byte aligned.
1377 EmitAlignment(1);
1378 return;
1379 }
1380 case ARM::t2TBH_JT: {
1381 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001382 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001383 .addReg(ARM::PC)
1384 .addReg(MI->getOperand(0).getReg())
1385 // Add predicate operands.
1386 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001387 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001388
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001389 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001390 EmitJump2Table(MI);
1391 return;
1392 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001393 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001394 case ARM::BR_JTr: {
1395 // Lower and emit the instruction itself, then the jump table following it.
1396 // mov pc, target
1397 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001398 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001399 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001400 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001401 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1402 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1403 // Add predicate operands.
1404 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1405 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001406 // Add 's' bit operand (always reg0 for this)
1407 if (Opc == ARM::MOVr)
1408 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001409 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001410
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001411 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001412 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001413 EmitAlignment(2);
1414
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001415 // Output the data for the jump table itself
1416 EmitJumpTable(MI);
1417 return;
1418 }
1419 case ARM::BR_JTm: {
1420 // Lower and emit the instruction itself, then the jump table following it.
1421 // ldr pc, target
1422 MCInst TmpInst;
1423 if (MI->getOperand(1).getReg() == 0) {
1424 // literal offset
1425 TmpInst.setOpcode(ARM::LDRi12);
1426 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1427 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1428 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1429 } else {
1430 TmpInst.setOpcode(ARM::LDRrs);
1431 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1432 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1433 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1434 TmpInst.addOperand(MCOperand::CreateImm(0));
1435 }
1436 // Add predicate operands.
1437 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1438 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001439 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001440
1441 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001442 EmitJumpTable(MI);
1443 return;
1444 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001445 case ARM::BR_JTadd: {
1446 // Lower and emit the instruction itself, then the jump table following it.
1447 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001448 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001449 .addReg(ARM::PC)
1450 .addReg(MI->getOperand(0).getReg())
1451 .addReg(MI->getOperand(1).getReg())
1452 // Add predicate operands.
1453 .addImm(ARMCC::AL)
1454 .addReg(0)
1455 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001456 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001457
1458 // Output the data for the jump table itself
1459 EmitJumpTable(MI);
1460 return;
1461 }
Jim Grosbach85030542010-09-23 18:05:37 +00001462 case ARM::TRAP: {
1463 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1464 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001465 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001466 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001467 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001468 OutStreamer.AddComment("trap");
1469 OutStreamer.EmitIntValue(Val, 4);
1470 return;
1471 }
1472 break;
1473 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001474 case ARM::TRAPNaCl: {
1475 //.long 0xe7fedef0 @ trap
1476 uint32_t Val = 0xe7fedef0UL;
1477 OutStreamer.AddComment("trap");
1478 OutStreamer.EmitIntValue(Val, 4);
1479 return;
1480 }
Jim Grosbach85030542010-09-23 18:05:37 +00001481 case ARM::tTRAP: {
1482 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1483 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001484 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001485 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001486 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001487 OutStreamer.AddComment("trap");
1488 OutStreamer.EmitIntValue(Val, 2);
1489 return;
1490 }
1491 break;
1492 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001493 case ARM::t2Int_eh_sjlj_setjmp:
1494 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001495 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001496 // Two incoming args: GPR:$src, GPR:$val
1497 // mov $val, pc
1498 // adds $val, #7
1499 // str $val, [$src, #4]
1500 // movs r0, #0
1501 // b 1f
1502 // movs r0, #1
1503 // 1:
1504 unsigned SrcReg = MI->getOperand(0).getReg();
1505 unsigned ValReg = MI->getOperand(1).getReg();
1506 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001507 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001508 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001509 .addReg(ValReg)
1510 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001511 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001512 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001513 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001514
David Woodhousee6c13e42014-01-28 23:12:42 +00001515 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001516 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001517 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001518 .addReg(ARM::CPSR)
1519 .addReg(ValReg)
1520 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001521 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001522 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001523 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001524
David Woodhousee6c13e42014-01-28 23:12:42 +00001525 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001526 .addReg(ValReg)
1527 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001528 // The offset immediate is #4. The operand value is scaled by 4 for the
1529 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001530 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001531 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001532 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001533 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001534
David Woodhousee6c13e42014-01-28 23:12:42 +00001535 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001536 .addReg(ARM::R0)
1537 .addReg(ARM::CPSR)
1538 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001539 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001540 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001541 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001542
1543 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001544 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001545 .addExpr(SymbolExpr)
1546 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001547 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001548
1549 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001550 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001551 .addReg(ARM::R0)
1552 .addReg(ARM::CPSR)
1553 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001554 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001555 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001556 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001557
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001558 OutStreamer.EmitLabel(Label);
1559 return;
1560 }
1561
Jim Grosbachc0aed712010-09-23 23:33:56 +00001562 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001563 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001564 // Two incoming args: GPR:$src, GPR:$val
1565 // add $val, pc, #8
1566 // str $val, [$src, #+4]
1567 // mov r0, #0
1568 // add pc, pc, #0
1569 // mov r0, #1
1570 unsigned SrcReg = MI->getOperand(0).getReg();
1571 unsigned ValReg = MI->getOperand(1).getReg();
1572
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001573 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001574 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001575 .addReg(ValReg)
1576 .addReg(ARM::PC)
1577 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001578 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001579 .addImm(ARMCC::AL)
1580 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001581 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001582 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001583
David Woodhousee6c13e42014-01-28 23:12:42 +00001584 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001585 .addReg(ValReg)
1586 .addReg(SrcReg)
1587 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001588 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001589 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001590 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001591
David Woodhousee6c13e42014-01-28 23:12:42 +00001592 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001593 .addReg(ARM::R0)
1594 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001595 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001596 .addImm(ARMCC::AL)
1597 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001598 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001599 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001600
David Woodhousee6c13e42014-01-28 23:12:42 +00001601 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001602 .addReg(ARM::PC)
1603 .addReg(ARM::PC)
1604 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001605 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001606 .addImm(ARMCC::AL)
1607 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001608 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001609 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001610
1611 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001612 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001613 .addReg(ARM::R0)
1614 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001615 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001616 .addImm(ARMCC::AL)
1617 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001618 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001619 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001620 return;
1621 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001622 case ARM::Int_eh_sjlj_longjmp: {
1623 // ldr sp, [$src, #8]
1624 // ldr $scratch, [$src, #4]
1625 // ldr r7, [$src]
1626 // bx $scratch
1627 unsigned SrcReg = MI->getOperand(0).getReg();
1628 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001629 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001630 .addReg(ARM::SP)
1631 .addReg(SrcReg)
1632 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001633 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001634 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001635 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001636
David Woodhousee6c13e42014-01-28 23:12:42 +00001637 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001638 .addReg(ScratchReg)
1639 .addReg(SrcReg)
1640 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001641 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001642 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001643 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001644
David Woodhousee6c13e42014-01-28 23:12:42 +00001645 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001646 .addReg(ARM::R7)
1647 .addReg(SrcReg)
1648 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001649 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001650 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001651 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001652
David Woodhousee6c13e42014-01-28 23:12:42 +00001653 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001654 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001655 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001656 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001657 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001658 return;
1659 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001660 case ARM::tInt_eh_sjlj_longjmp: {
1661 // ldr $scratch, [$src, #8]
1662 // mov sp, $scratch
1663 // ldr $scratch, [$src, #4]
1664 // ldr r7, [$src]
1665 // bx $scratch
1666 unsigned SrcReg = MI->getOperand(0).getReg();
1667 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001668 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001669 .addReg(ScratchReg)
1670 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001671 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001672 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001673 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001674 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001675 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001676 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001677
David Woodhousee6c13e42014-01-28 23:12:42 +00001678 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001679 .addReg(ARM::SP)
1680 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001681 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001682 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001683 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001684
David Woodhousee6c13e42014-01-28 23:12:42 +00001685 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001686 .addReg(ScratchReg)
1687 .addReg(SrcReg)
1688 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001689 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001690 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001691 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001692
David Woodhousee6c13e42014-01-28 23:12:42 +00001693 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001694 .addReg(ARM::R7)
1695 .addReg(SrcReg)
1696 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001697 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001698 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001699 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001700
David Woodhousee6c13e42014-01-28 23:12:42 +00001701 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001702 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001703 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001705 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001706 return;
1707 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001708 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001709
Chris Lattner71eb0772009-10-19 20:20:46 +00001710 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001711 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001712
David Woodhousee6c13e42014-01-28 23:12:42 +00001713 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001714}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001715
1716//===----------------------------------------------------------------------===//
1717// Target Registry Stuff
1718//===----------------------------------------------------------------------===//
1719
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001720// Force static initialization.
1721extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001722 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1723 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1724 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1725 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001726}