blob: db9ccef8a365c2a98629339c8db16c63456cc986 [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
Eugene Zelenkofb69e662017-06-06 22:22:41 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/None.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000017#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000018#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/SmallVector.h"
20#include "llvm/ADT/STLExtras.h"
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +000021#include "llvm/ADT/StringExtras.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000022#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Twine.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000024#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000025#include "llvm/CodeGen/MachineBasicBlock.h"
Alex Lorenzab980492015-07-20 20:51:18 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000029#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineJumpTableInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000032#include "llvm/CodeGen/MachineOperand.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000034#include "llvm/CodeGen/MIRPrinter.h"
35#include "llvm/CodeGen/MIRYamlMapping.h"
36#include "llvm/CodeGen/PseudoSourceValue.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000037#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000038#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000039#include "llvm/IR/DebugInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000040#include "llvm/IR/DebugLoc.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalValue.h"
43#include "llvm/IR/InstrTypes.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000044#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000045#include "llvm/IR/Intrinsics.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000046#include "llvm/IR/IRPrintingPasses.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000047#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000048#include "llvm/IR/ModuleSlotTracker.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000049#include "llvm/IR/Value.h"
50#include "llvm/MC/LaneBitmask.h"
51#include "llvm/MC/MCDwarf.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000052#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000053#include "llvm/Support/AtomicOrdering.h"
54#include "llvm/Support/BranchProbability.h"
55#include "llvm/Support/Casting.h"
56#include "llvm/Support/CommandLine.h"
57#include "llvm/Support/ErrorHandling.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000058#include "llvm/Support/Format.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000059#include "llvm/Support/LowLevelTypeImpl.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000060#include "llvm/Support/raw_ostream.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000061#include "llvm/Support/YAMLTraits.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000062#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000063#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000064#include "llvm/Target/TargetMachine.h"
65#include "llvm/Target/TargetRegisterInfo.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000066#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000067#include <algorithm>
68#include <cassert>
69#include <cinttypes>
70#include <cstdint>
71#include <iterator>
72#include <string>
73#include <utility>
74#include <vector>
Alex Lorenz345c1442015-06-15 23:52:35 +000075
76using namespace llvm;
77
Matthias Braun89401142017-05-05 21:09:30 +000078static cl::opt<bool> SimplifyMIR("simplify-mir",
79 cl::desc("Leave out unnecessary information when printing MIR"));
80
Alex Lorenz345c1442015-06-15 23:52:35 +000081namespace {
82
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000083/// This structure describes how to print out stack object references.
84struct FrameIndexOperand {
85 std::string Name;
86 unsigned ID;
87 bool IsFixed;
88
89 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
90 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
91
92 /// Return an ordinary stack object reference.
93 static FrameIndexOperand create(StringRef Name, unsigned ID) {
94 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
95 }
96
97 /// Return a fixed stack object reference.
98 static FrameIndexOperand createFixed(unsigned ID) {
99 return FrameIndexOperand("", ID, /*IsFixed=*/true);
100 }
101};
102
Alex Lorenz618b2832015-07-30 16:54:38 +0000103} // end anonymous namespace
104
105namespace llvm {
106
Alex Lorenz345c1442015-06-15 23:52:35 +0000107/// This class prints out the machine functions using the MIR serialization
108/// format.
109class MIRPrinter {
110 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000111 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000112 /// Maps from stack object indices to operand indices which will be used when
113 /// printing frame index machine operands.
114 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +0000115
116public:
117 MIRPrinter(raw_ostream &OS) : OS(OS) {}
118
119 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000120
Alex Lorenz28148ba2015-07-09 22:23:13 +0000121 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
122 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +0000123 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
124 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +0000125 void convert(yaml::MachineFunction &MF,
126 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000127 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
128 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +0000129 void convertStackObjects(yaml::MachineFunction &YMF,
130 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000131
132private:
133 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +0000134};
135
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000136/// This class prints out the machine instructions using the MIR serialization
137/// format.
138class MIPrinter {
139 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000140 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000141 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000142 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000143 /// Synchronization scope names registered with LLVMContext.
144 SmallVector<StringRef, 8> SSNs;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000145
Matthias Braun89401142017-05-05 21:09:30 +0000146 bool canPredictBranchProbabilities(const MachineBasicBlock &MBB) const;
147 bool canPredictSuccessors(const MachineBasicBlock &MBB) const;
148
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000149public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000150 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000151 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
152 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
153 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
154 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000155
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000156 void print(const MachineBasicBlock &MBB);
157
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000158 void print(const MachineInstr &MI);
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000159 void printMBBReference(const MachineBasicBlock &MBB);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000160 void printIRBlockReference(const BasicBlock &BB);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000161 void printIRValueReference(const Value &V);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000162 void printStackObjectReference(int FrameIndex);
Alex Lorenz5672a892015-08-05 22:26:15 +0000163 void printOffset(int64_t Offset);
Alex Lorenz49873a82015-08-06 00:44:07 +0000164 void printTargetFlags(const MachineOperand &Op);
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000165 void print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Quentin Colombet4e14a492016-03-07 21:57:52 +0000166 unsigned I, bool ShouldPrintRegisterTies,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000167 LLT TypeToPrint, bool IsDef = false);
Geoff Berry6748abe2017-07-13 02:28:54 +0000168 void print(const LLVMContext &Context, const TargetInstrInfo &TII,
169 const MachineMemOperand &Op);
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000170 void printSyncScope(const LLVMContext &Context, SyncScope::ID SSID);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000171
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000172 void print(const MCCFIInstruction &CFI, const TargetRegisterInfo *TRI);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000173};
174
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000175} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000176
177namespace llvm {
178namespace yaml {
179
180/// This struct serializes the LLVM IR module.
181template <> struct BlockScalarTraits<Module> {
182 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
183 Mod.print(OS, nullptr);
184 }
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000185
Alex Lorenz345c1442015-06-15 23:52:35 +0000186 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
187 llvm_unreachable("LLVM Module is supposed to be parsed separately");
188 return "";
189 }
190};
191
192} // end namespace yaml
193} // end namespace llvm
194
Alex Lorenz15a00a82015-07-14 21:18:25 +0000195static void printReg(unsigned Reg, raw_ostream &OS,
196 const TargetRegisterInfo *TRI) {
197 // TODO: Print Stack Slots.
198 if (!Reg)
199 OS << '_';
200 else if (TargetRegisterInfo::isVirtualRegister(Reg))
201 OS << '%' << TargetRegisterInfo::virtReg2Index(Reg);
202 else if (Reg < TRI->getNumRegs())
203 OS << '%' << StringRef(TRI->getName(Reg)).lower();
204 else
205 llvm_unreachable("Can't print this kind of register yet");
206}
207
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000208static void printReg(unsigned Reg, yaml::StringValue &Dest,
209 const TargetRegisterInfo *TRI) {
210 raw_string_ostream OS(Dest.Value);
211 printReg(Reg, OS, TRI);
212}
213
Alex Lorenz345c1442015-06-15 23:52:35 +0000214void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000215 initRegisterMaskIds(MF);
216
Alex Lorenz345c1442015-06-15 23:52:35 +0000217 yaml::MachineFunction YamlMF;
218 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000219 YamlMF.Alignment = MF.getAlignment();
220 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000221
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000222 YamlMF.Legalized = MF.getProperties().hasProperty(
223 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000224 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
225 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000226 YamlMF.Selected = MF.getProperties().hasProperty(
227 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000228
Alex Lorenz28148ba2015-07-09 22:23:13 +0000229 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000230 ModuleSlotTracker MST(MF.getFunction()->getParent());
231 MST.incorporateFunction(*MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000232 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000233 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000234 if (const auto *ConstantPool = MF.getConstantPool())
235 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000236 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
237 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000238 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
239 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000240 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000241 if (IsNewlineNeeded)
242 StrOS << "\n";
243 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
244 .print(MBB);
245 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000246 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000247 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000248 yaml::Output Out(OS);
Vivek Pandya56d87ef2017-06-06 08:16:19 +0000249 if (!SimplifyMIR)
250 Out.setWriteDefaultValues(true);
Alex Lorenz345c1442015-06-15 23:52:35 +0000251 Out << YamlMF;
252}
253
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000254static void printCustomRegMask(const uint32_t *RegMask, raw_ostream &OS,
255 const TargetRegisterInfo *TRI) {
256 assert(RegMask && "Can't print an empty register mask");
257 OS << StringRef("CustomRegMask(");
258
259 bool IsRegInRegMaskFound = false;
260 for (int I = 0, E = TRI->getNumRegs(); I < E; I++) {
261 // Check whether the register is asserted in regmask.
262 if (RegMask[I / 32] & (1u << (I % 32))) {
263 if (IsRegInRegMaskFound)
264 OS << ',';
265 printReg(I, OS, TRI);
266 IsRegInRegMaskFound = true;
267 }
268 }
269
270 OS << ')';
271}
272
Alex Lorenz54565cf2015-06-24 19:56:10 +0000273void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000274 const MachineRegisterInfo &RegInfo,
275 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000276 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000277
278 // Print the virtual register definitions.
279 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
280 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
281 yaml::VirtualRegisterDefinition VReg;
282 VReg.ID = I;
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000283 if (RegInfo.getRegClassOrNull(Reg))
Quentin Colombet050b2112016-03-08 01:17:03 +0000284 VReg.Class =
285 StringRef(TRI->getRegClassName(RegInfo.getRegClass(Reg))).lower();
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000286 else if (RegInfo.getRegBankOrNull(Reg))
287 VReg.Class = StringRef(RegInfo.getRegBankOrNull(Reg)->getName()).lower();
Quentin Colombet050b2112016-03-08 01:17:03 +0000288 else {
289 VReg.Class = std::string("_");
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000290 assert((RegInfo.def_empty(Reg) || RegInfo.getType(Reg).isValid()) &&
Tim Northover0f140c72016-09-09 11:46:34 +0000291 "Generic registers must have a valid type");
Quentin Colombet050b2112016-03-08 01:17:03 +0000292 }
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000293 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
294 if (PreferredReg)
295 printReg(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000296 MF.VirtualRegisters.push_back(VReg);
297 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000298
299 // Print the live ins.
300 for (auto I = RegInfo.livein_begin(), E = RegInfo.livein_end(); I != E; ++I) {
301 yaml::MachineFunctionLiveIn LiveIn;
302 printReg(I->first, LiveIn.Register, TRI);
303 if (I->second)
304 printReg(I->second, LiveIn.VirtualRegister, TRI);
305 MF.LiveIns.push_back(LiveIn);
306 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000307
308 // Prints the callee saved registers.
309 if (RegInfo.isUpdatedCSRsInitialized()) {
310 const MCPhysReg *CalleeSavedRegs = RegInfo.getCalleeSavedRegs();
311 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
312 for (const MCPhysReg *I = CalleeSavedRegs; *I; ++I) {
Alex Lorenzc4838082015-08-11 00:32:49 +0000313 yaml::FlowStringValue Reg;
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000314 printReg(*I, Reg, TRI);
Alex Lorenzc4838082015-08-11 00:32:49 +0000315 CalleeSavedRegisters.push_back(Reg);
316 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000317 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenzc4838082015-08-11 00:32:49 +0000318 }
Alex Lorenz54565cf2015-06-24 19:56:10 +0000319}
320
Alex Lorenza6f9a372015-07-29 21:09:09 +0000321void MIRPrinter::convert(ModuleSlotTracker &MST,
322 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000323 const MachineFrameInfo &MFI) {
324 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
325 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
326 YamlMFI.HasStackMap = MFI.hasStackMap();
327 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
328 YamlMFI.StackSize = MFI.getStackSize();
329 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
330 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
331 YamlMFI.AdjustsStack = MFI.adjustsStack();
332 YamlMFI.HasCalls = MFI.hasCalls();
Matthias Braunab9438c2017-05-01 22:32:25 +0000333 YamlMFI.MaxCallFrameSize = MFI.isMaxCallFrameSizeComputed()
334 ? MFI.getMaxCallFrameSize() : ~0u;
Alex Lorenz60541c12015-07-09 19:55:27 +0000335 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
336 YamlMFI.HasVAStart = MFI.hasVAStart();
337 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000338 if (MFI.getSavePoint()) {
339 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
340 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
341 .printMBBReference(*MFI.getSavePoint());
342 }
343 if (MFI.getRestorePoint()) {
344 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
345 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
346 .printMBBReference(*MFI.getRestorePoint());
347 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000348}
349
Matthias Braunef331ef2016-11-30 23:48:50 +0000350void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
351 const MachineFunction &MF,
352 ModuleSlotTracker &MST) {
353 const MachineFrameInfo &MFI = MF.getFrameInfo();
354 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000355 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000356 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000357 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
358 if (MFI.isDeadObjectIndex(I))
359 continue;
360
361 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000362 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000363 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
364 ? yaml::FixedMachineStackObject::SpillSlot
365 : yaml::FixedMachineStackObject::DefaultType;
366 YamlObject.Offset = MFI.getObjectOffset(I);
367 YamlObject.Size = MFI.getObjectSize(I);
368 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000369 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzde491f02015-07-13 18:07:26 +0000370 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
371 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000372 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000373 StackObjectOperandMapping.insert(
374 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000375 }
376
377 // Process ordinary stack objects.
378 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000379 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
380 if (MFI.isDeadObjectIndex(I))
381 continue;
382
383 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000384 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000385 if (const auto *Alloca = MFI.getObjectAllocation(I))
386 YamlObject.Name.Value =
387 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000388 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
389 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000390 : MFI.isVariableSizedObjectIndex(I)
391 ? yaml::MachineStackObject::VariableSized
392 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000393 YamlObject.Offset = MFI.getObjectOffset(I);
394 YamlObject.Size = MFI.getObjectSize(I);
395 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000396 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000397
Matthias Braunef331ef2016-11-30 23:48:50 +0000398 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000399 StackObjectOperandMapping.insert(std::make_pair(
400 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000401 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000402
403 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
404 yaml::StringValue Reg;
405 printReg(CSInfo.getReg(), Reg, TRI);
406 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
407 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
408 "Invalid stack object index");
409 const FrameIndexOperand &StackObject = StackObjectInfo->second;
410 if (StackObject.IsFixed)
Matthias Braunef331ef2016-11-30 23:48:50 +0000411 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000412 else
Matthias Braunef331ef2016-11-30 23:48:50 +0000413 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000414 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000415 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
416 auto LocalObject = MFI.getLocalFrameObjectMap(I);
417 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
418 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
419 "Invalid stack object index");
420 const FrameIndexOperand &StackObject = StackObjectInfo->second;
421 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000422 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000423 }
Alex Lorenza314d812015-08-18 22:26:26 +0000424
425 // Print the stack object references in the frame information class after
426 // converting the stack objects.
427 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000428 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000429 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
430 .printStackObjectReference(MFI.getStackProtectorIndex());
431 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000432
433 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000434 for (const MachineFunction::VariableDbgInfo &DebugVar :
435 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000436 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
437 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
438 "Invalid stack object index");
439 const FrameIndexOperand &StackObject = StackObjectInfo->second;
440 assert(!StackObject.IsFixed && "Expected a non-fixed stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000441 auto &Object = YMF.StackObjects[StackObject.ID];
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000442 {
443 raw_string_ostream StrOS(Object.DebugVar.Value);
444 DebugVar.Var->printAsOperand(StrOS, MST);
445 }
446 {
447 raw_string_ostream StrOS(Object.DebugExpr.Value);
448 DebugVar.Expr->printAsOperand(StrOS, MST);
449 }
450 {
451 raw_string_ostream StrOS(Object.DebugLoc.Value);
452 DebugVar.Loc->printAsOperand(StrOS, MST);
453 }
454 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000455}
456
Alex Lorenzab980492015-07-20 20:51:18 +0000457void MIRPrinter::convert(yaml::MachineFunction &MF,
458 const MachineConstantPool &ConstantPool) {
459 unsigned ID = 0;
460 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
Alex Lorenzab980492015-07-20 20:51:18 +0000461 std::string Str;
462 raw_string_ostream StrOS(Str);
Diana Picusd5a00b02017-08-02 11:09:30 +0000463 if (Constant.isMachineConstantPoolEntry()) {
464 Constant.Val.MachineCPVal->print(StrOS);
465 } else {
466 Constant.Val.ConstVal->printAsOperand(StrOS);
467 }
468
469 yaml::MachineConstantPoolValue YamlConstant;
Alex Lorenzab980492015-07-20 20:51:18 +0000470 YamlConstant.ID = ID++;
471 YamlConstant.Value = StrOS.str();
472 YamlConstant.Alignment = Constant.getAlignment();
Diana Picusd5a00b02017-08-02 11:09:30 +0000473 YamlConstant.IsTargetSpecific = Constant.isMachineConstantPoolEntry();
474
Alex Lorenzab980492015-07-20 20:51:18 +0000475 MF.Constants.push_back(YamlConstant);
476 }
477}
478
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000479void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000480 yaml::MachineJumpTable &YamlJTI,
481 const MachineJumpTableInfo &JTI) {
482 YamlJTI.Kind = JTI.getEntryKind();
483 unsigned ID = 0;
484 for (const auto &Table : JTI.getJumpTables()) {
485 std::string Str;
486 yaml::MachineJumpTable::Entry Entry;
487 Entry.ID = ID++;
488 for (const auto *MBB : Table.MBBs) {
489 raw_string_ostream StrOS(Str);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000490 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
491 .printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000492 Entry.Blocks.push_back(StrOS.str());
493 Str.clear();
494 }
495 YamlJTI.Entries.push_back(Entry);
496 }
497}
498
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000499void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
500 const auto *TRI = MF.getSubtarget().getRegisterInfo();
501 unsigned I = 0;
502 for (const uint32_t *Mask : TRI->getRegMasks())
503 RegisterMaskIds.insert(std::make_pair(Mask, I++));
504}
505
Matthias Braun89401142017-05-05 21:09:30 +0000506void llvm::guessSuccessors(const MachineBasicBlock &MBB,
507 SmallVectorImpl<MachineBasicBlock*> &Result,
508 bool &IsFallthrough) {
509 SmallPtrSet<MachineBasicBlock*,8> Seen;
510
511 for (const MachineInstr &MI : MBB) {
512 if (MI.isPHI())
513 continue;
514 for (const MachineOperand &MO : MI.operands()) {
515 if (!MO.isMBB())
516 continue;
517 MachineBasicBlock *Succ = MO.getMBB();
518 auto RP = Seen.insert(Succ);
519 if (RP.second)
520 Result.push_back(Succ);
521 }
522 }
523 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
524 IsFallthrough = I == MBB.end() || !I->isBarrier();
525}
526
527bool
528MIPrinter::canPredictBranchProbabilities(const MachineBasicBlock &MBB) const {
529 if (MBB.succ_size() <= 1)
530 return true;
531 if (!MBB.hasSuccessorProbabilities())
532 return true;
533
534 SmallVector<BranchProbability,8> Normalized(MBB.Probs.begin(),
535 MBB.Probs.end());
536 BranchProbability::normalizeProbabilities(Normalized.begin(),
537 Normalized.end());
538 SmallVector<BranchProbability,8> Equal(Normalized.size());
539 BranchProbability::normalizeProbabilities(Equal.begin(), Equal.end());
540
541 return std::equal(Normalized.begin(), Normalized.end(), Equal.begin());
542}
543
544bool MIPrinter::canPredictSuccessors(const MachineBasicBlock &MBB) const {
545 SmallVector<MachineBasicBlock*,8> GuessedSuccs;
546 bool GuessedFallthrough;
547 guessSuccessors(MBB, GuessedSuccs, GuessedFallthrough);
548 if (GuessedFallthrough) {
549 const MachineFunction &MF = *MBB.getParent();
550 MachineFunction::const_iterator NextI = std::next(MBB.getIterator());
551 if (NextI != MF.end()) {
552 MachineBasicBlock *Next = const_cast<MachineBasicBlock*>(&*NextI);
553 if (!is_contained(GuessedSuccs, Next))
554 GuessedSuccs.push_back(Next);
555 }
556 }
557 if (GuessedSuccs.size() != MBB.succ_size())
558 return false;
559 return std::equal(MBB.succ_begin(), MBB.succ_end(), GuessedSuccs.begin());
560}
561
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000562void MIPrinter::print(const MachineBasicBlock &MBB) {
563 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
564 OS << "bb." << MBB.getNumber();
565 bool HasAttributes = false;
566 if (const auto *BB = MBB.getBasicBlock()) {
567 if (BB->hasName()) {
568 OS << "." << BB->getName();
569 } else {
570 HasAttributes = true;
571 OS << " (";
572 int Slot = MST.getLocalSlot(BB);
573 if (Slot == -1)
574 OS << "<ir-block badref>";
575 else
576 OS << (Twine("%ir-block.") + Twine(Slot)).str();
577 }
578 }
579 if (MBB.hasAddressTaken()) {
580 OS << (HasAttributes ? ", " : " (");
581 OS << "address-taken";
582 HasAttributes = true;
583 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000584 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000585 OS << (HasAttributes ? ", " : " (");
586 OS << "landing-pad";
587 HasAttributes = true;
588 }
589 if (MBB.getAlignment()) {
590 OS << (HasAttributes ? ", " : " (");
591 OS << "align " << MBB.getAlignment();
592 HasAttributes = true;
593 }
594 if (HasAttributes)
595 OS << ")";
596 OS << ":\n";
597
598 bool HasLineAttributes = false;
599 // Print the successors
Matthias Braun89401142017-05-05 21:09:30 +0000600 bool canPredictProbs = canPredictBranchProbabilities(MBB);
601 if (!MBB.succ_empty() && (!SimplifyMIR || !canPredictProbs ||
602 !canPredictSuccessors(MBB))) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000603 OS.indent(2) << "successors: ";
604 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
605 if (I != MBB.succ_begin())
606 OS << ", ";
607 printMBBReference(**I);
Matthias Braun89401142017-05-05 21:09:30 +0000608 if (!SimplifyMIR || !canPredictProbs)
Geoff Berryb51774a2016-11-18 19:37:24 +0000609 OS << '('
610 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
611 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000612 }
613 OS << "\n";
614 HasLineAttributes = true;
615 }
616
617 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000618 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
619 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
620 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000621 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000622 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000623 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000624 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000625 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000626 First = false;
Matthias Braun11723322017-01-05 20:01:19 +0000627 printReg(LI.PhysReg, OS, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000628 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000629 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000630 }
631 OS << "\n";
632 HasLineAttributes = true;
633 }
634
635 if (HasLineAttributes)
636 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000637 bool IsInBundle = false;
638 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
639 const MachineInstr &MI = *I;
640 if (IsInBundle && !MI.isInsideBundle()) {
641 OS.indent(2) << "}\n";
642 IsInBundle = false;
643 }
644 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000645 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000646 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
647 OS << " {";
648 IsInBundle = true;
649 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000650 OS << "\n";
651 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000652 if (IsInBundle)
653 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000654}
655
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000656/// Return true when an instruction has tied register that can't be determined
657/// by the instruction's descriptor.
658static bool hasComplexRegisterTies(const MachineInstr &MI) {
659 const MCInstrDesc &MCID = MI.getDesc();
660 for (unsigned I = 0, E = MI.getNumOperands(); I < E; ++I) {
661 const auto &Operand = MI.getOperand(I);
662 if (!Operand.isReg() || Operand.isDef())
663 // Ignore the defined registers as MCID marks only the uses as tied.
664 continue;
665 int ExpectedTiedIdx = MCID.getOperandConstraint(I, MCOI::TIED_TO);
666 int TiedIdx = Operand.isTied() ? int(MI.findTiedOperandIdx(I)) : -1;
667 if (ExpectedTiedIdx != TiedIdx)
668 return true;
669 }
670 return false;
671}
672
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000673static LLT getTypeToPrint(const MachineInstr &MI, unsigned OpIdx,
674 SmallBitVector &PrintedTypes,
675 const MachineRegisterInfo &MRI) {
676 const MachineOperand &Op = MI.getOperand(OpIdx);
677 if (!Op.isReg())
678 return LLT{};
679
680 if (MI.isVariadic() || OpIdx >= MI.getNumExplicitOperands())
681 return MRI.getType(Op.getReg());
682
683 auto &OpInfo = MI.getDesc().OpInfo[OpIdx];
684 if (!OpInfo.isGenericType())
685 return MRI.getType(Op.getReg());
686
687 if (PrintedTypes[OpInfo.getGenericTypeIndex()])
688 return LLT{};
689
690 PrintedTypes.set(OpInfo.getGenericTypeIndex());
691 return MRI.getType(Op.getReg());
692}
693
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000694void MIPrinter::print(const MachineInstr &MI) {
Quentin Colombet4e14a492016-03-07 21:57:52 +0000695 const auto *MF = MI.getParent()->getParent();
696 const auto &MRI = MF->getRegInfo();
697 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000698 const auto *TRI = SubTarget.getRegisterInfo();
699 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000700 const auto *TII = SubTarget.getInstrInfo();
701 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000702 if (MI.isCFIInstruction())
703 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000704
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000705 SmallBitVector PrintedTypes(8);
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000706 bool ShouldPrintRegisterTies = hasComplexRegisterTies(MI);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000707 unsigned I = 0, E = MI.getNumOperands();
708 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
709 !MI.getOperand(I).isImplicit();
710 ++I) {
711 if (I)
712 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000713 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
714 getTypeToPrint(MI, I, PrintedTypes, MRI),
Quentin Colombet4e14a492016-03-07 21:57:52 +0000715 /*IsDef=*/true);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000716 }
717
718 if (I)
719 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000720 if (MI.getFlag(MachineInstr::FrameSetup))
721 OS << "frame-setup ";
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000722 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000723 if (I < E)
724 OS << ' ';
725
726 bool NeedComma = false;
727 for (; I < E; ++I) {
728 if (NeedComma)
729 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000730 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
731 getTypeToPrint(MI, I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000732 NeedComma = true;
733 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000734
735 if (MI.getDebugLoc()) {
736 if (NeedComma)
737 OS << ',';
738 OS << " debug-location ";
739 MI.getDebugLoc()->printAsOperand(OS, MST);
740 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000741
742 if (!MI.memoperands_empty()) {
743 OS << " :: ";
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000744 const LLVMContext &Context = MF->getFunction()->getContext();
Alex Lorenz4af7e612015-08-03 23:08:19 +0000745 bool NeedComma = false;
746 for (const auto *Op : MI.memoperands()) {
747 if (NeedComma)
748 OS << ", ";
Geoff Berry6748abe2017-07-13 02:28:54 +0000749 print(Context, *TII, *Op);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000750 NeedComma = true;
751 }
752 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000753}
754
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000755void MIPrinter::printMBBReference(const MachineBasicBlock &MBB) {
756 OS << "%bb." << MBB.getNumber();
757 if (const auto *BB = MBB.getBasicBlock()) {
758 if (BB->hasName())
759 OS << '.' << BB->getName();
760 }
761}
762
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000763static void printIRSlotNumber(raw_ostream &OS, int Slot) {
764 if (Slot == -1)
765 OS << "<badref>";
766 else
767 OS << Slot;
768}
769
Alex Lorenzdeb53492015-07-28 17:28:03 +0000770void MIPrinter::printIRBlockReference(const BasicBlock &BB) {
771 OS << "%ir-block.";
772 if (BB.hasName()) {
773 printLLVMNameWithoutPrefix(OS, BB.getName());
774 return;
775 }
Alex Lorenzcba8c5f2015-08-06 23:57:04 +0000776 const Function *F = BB.getParent();
777 int Slot;
778 if (F == MST.getCurrentFunction()) {
779 Slot = MST.getLocalSlot(&BB);
780 } else {
781 ModuleSlotTracker CustomMST(F->getParent(),
782 /*ShouldInitializeAllMetadata=*/false);
783 CustomMST.incorporateFunction(*F);
784 Slot = CustomMST.getLocalSlot(&BB);
785 }
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000786 printIRSlotNumber(OS, Slot);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000787}
788
Alex Lorenz4af7e612015-08-03 23:08:19 +0000789void MIPrinter::printIRValueReference(const Value &V) {
Alex Lorenz36efd382015-08-20 00:20:03 +0000790 if (isa<GlobalValue>(V)) {
791 V.printAsOperand(OS, /*PrintType=*/false, MST);
792 return;
793 }
Alex Lorenzc1136ef32015-08-21 21:54:12 +0000794 if (isa<Constant>(V)) {
795 // Machine memory operands can load/store to/from constant value pointers.
796 OS << '`';
797 V.printAsOperand(OS, /*PrintType=*/true, MST);
798 OS << '`';
799 return;
800 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000801 OS << "%ir.";
802 if (V.hasName()) {
803 printLLVMNameWithoutPrefix(OS, V.getName());
804 return;
805 }
Alex Lorenzdd13be02015-08-19 23:31:05 +0000806 printIRSlotNumber(OS, MST.getLocalSlot(&V));
Alex Lorenz4af7e612015-08-03 23:08:19 +0000807}
808
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000809void MIPrinter::printStackObjectReference(int FrameIndex) {
810 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
811 assert(ObjectInfo != StackObjectOperandMapping.end() &&
812 "Invalid frame index");
813 const FrameIndexOperand &Operand = ObjectInfo->second;
814 if (Operand.IsFixed) {
815 OS << "%fixed-stack." << Operand.ID;
816 return;
817 }
818 OS << "%stack." << Operand.ID;
819 if (!Operand.Name.empty())
820 OS << '.' << Operand.Name;
821}
822
Alex Lorenz5672a892015-08-05 22:26:15 +0000823void MIPrinter::printOffset(int64_t Offset) {
824 if (Offset == 0)
825 return;
826 if (Offset < 0) {
827 OS << " - " << -Offset;
828 return;
829 }
830 OS << " + " << Offset;
831}
832
Alex Lorenz49873a82015-08-06 00:44:07 +0000833static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
834 auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
835 for (const auto &I : Flags) {
836 if (I.first == TF) {
837 return I.second;
838 }
839 }
840 return nullptr;
841}
842
843void MIPrinter::printTargetFlags(const MachineOperand &Op) {
844 if (!Op.getTargetFlags())
845 return;
846 const auto *TII =
847 Op.getParent()->getParent()->getParent()->getSubtarget().getInstrInfo();
848 assert(TII && "expected instruction info");
849 auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
850 OS << "target-flags(";
Alex Lorenzf3630112015-08-18 22:52:15 +0000851 const bool HasDirectFlags = Flags.first;
852 const bool HasBitmaskFlags = Flags.second;
853 if (!HasDirectFlags && !HasBitmaskFlags) {
854 OS << "<unknown>) ";
855 return;
856 }
857 if (HasDirectFlags) {
858 if (const auto *Name = getTargetFlagName(TII, Flags.first))
859 OS << Name;
860 else
861 OS << "<unknown target flag>";
862 }
863 if (!HasBitmaskFlags) {
864 OS << ") ";
865 return;
866 }
867 bool IsCommaNeeded = HasDirectFlags;
868 unsigned BitMask = Flags.second;
869 auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags();
870 for (const auto &Mask : BitMasks) {
871 // Check if the flag's bitmask has the bits of the current mask set.
872 if ((BitMask & Mask.first) == Mask.first) {
873 if (IsCommaNeeded)
874 OS << ", ";
875 IsCommaNeeded = true;
876 OS << Mask.second;
877 // Clear the bits which were serialized from the flag's bitmask.
878 BitMask &= ~(Mask.first);
879 }
880 }
881 if (BitMask) {
882 // When the resulting flag's bitmask isn't zero, we know that we didn't
883 // serialize all of the bit flags.
884 if (IsCommaNeeded)
885 OS << ", ";
886 OS << "<unknown bitmask target flag>";
887 }
Alex Lorenz49873a82015-08-06 00:44:07 +0000888 OS << ") ";
889}
890
Alex Lorenzef5c1962015-07-28 23:02:45 +0000891static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
892 const auto *TII = MF.getSubtarget().getInstrInfo();
893 assert(TII && "expected instruction info");
894 auto Indices = TII->getSerializableTargetIndices();
895 for (const auto &I : Indices) {
896 if (I.first == Index) {
897 return I.second;
898 }
899 }
900 return nullptr;
901}
902
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000903void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000904 unsigned I, bool ShouldPrintRegisterTies, LLT TypeToPrint,
905 bool IsDef) {
Alex Lorenz49873a82015-08-06 00:44:07 +0000906 printTargetFlags(Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000907 switch (Op.getType()) {
908 case MachineOperand::MO_Register:
Alex Lorenzcb268d42015-07-06 23:07:26 +0000909 if (Op.isImplicit())
910 OS << (Op.isDef() ? "implicit-def " : "implicit ");
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000911 else if (!IsDef && Op.isDef())
912 // Print the 'def' flag only when the operand is defined after '='.
913 OS << "def ";
Alex Lorenz1039fd12015-08-14 19:07:07 +0000914 if (Op.isInternalRead())
915 OS << "internal ";
Alex Lorenzcbbfd0b2015-07-07 20:34:53 +0000916 if (Op.isDead())
917 OS << "dead ";
Alex Lorenz495ad872015-07-08 21:23:34 +0000918 if (Op.isKill())
919 OS << "killed ";
Alex Lorenz4d026b892015-07-08 23:58:31 +0000920 if (Op.isUndef())
921 OS << "undef ";
Alex Lorenz01c1a5e2015-08-05 17:49:03 +0000922 if (Op.isEarlyClobber())
923 OS << "early-clobber ";
Alex Lorenz90752582015-08-05 17:41:17 +0000924 if (Op.isDebug())
925 OS << "debug-use ";
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000926 printReg(Op.getReg(), OS, TRI);
Alex Lorenz2eacca82015-07-13 23:24:34 +0000927 // Print the sub register.
928 if (Op.getSubReg() != 0)
Matthias Braun333e4682016-07-26 21:49:34 +0000929 OS << '.' << TRI->getSubRegIndexName(Op.getSubReg());
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000930 if (ShouldPrintRegisterTies && Op.isTied() && !Op.isDef())
931 OS << "(tied-def " << Op.getParent()->findTiedOperandIdx(I) << ")";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000932 if (TypeToPrint.isValid())
933 OS << '(' << TypeToPrint << ')';
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000934 break;
Alex Lorenz240fc1e2015-06-23 23:42:28 +0000935 case MachineOperand::MO_Immediate:
936 OS << Op.getImm();
937 break;
Alex Lorenz05e38822015-08-05 18:52:21 +0000938 case MachineOperand::MO_CImmediate:
939 Op.getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
940 break;
Alex Lorenzad156fb2015-07-31 20:49:21 +0000941 case MachineOperand::MO_FPImmediate:
942 Op.getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST);
943 break;
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000944 case MachineOperand::MO_MachineBasicBlock:
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000945 printMBBReference(*Op.getMBB());
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000946 break;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000947 case MachineOperand::MO_FrameIndex:
948 printStackObjectReference(Op.getIndex());
949 break;
Alex Lorenzab980492015-07-20 20:51:18 +0000950 case MachineOperand::MO_ConstantPoolIndex:
951 OS << "%const." << Op.getIndex();
Alex Lorenz5672a892015-08-05 22:26:15 +0000952 printOffset(Op.getOffset());
Alex Lorenzab980492015-07-20 20:51:18 +0000953 break;
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000954 case MachineOperand::MO_TargetIndex:
Alex Lorenzef5c1962015-07-28 23:02:45 +0000955 OS << "target-index(";
956 if (const auto *Name = getTargetIndexName(
957 *Op.getParent()->getParent()->getParent(), Op.getIndex()))
958 OS << Name;
959 else
960 OS << "<unknown>";
961 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000962 printOffset(Op.getOffset());
Alex Lorenzef5c1962015-07-28 23:02:45 +0000963 break;
Alex Lorenz31d70682015-07-15 23:38:35 +0000964 case MachineOperand::MO_JumpTableIndex:
965 OS << "%jump-table." << Op.getIndex();
Alex Lorenz31d70682015-07-15 23:38:35 +0000966 break;
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000967 case MachineOperand::MO_ExternalSymbol: {
968 StringRef Name = Op.getSymbolName();
Alex Lorenz6ede3742015-07-21 16:59:53 +0000969 OS << '$';
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000970 if (Name.empty()) {
971 OS << "\"\"";
972 } else {
973 printLLVMNameWithoutPrefix(OS, Name);
974 }
Alex Lorenz5672a892015-08-05 22:26:15 +0000975 printOffset(Op.getOffset());
Alex Lorenz6ede3742015-07-21 16:59:53 +0000976 break;
Matthias Braun8b5f9e42017-06-06 19:00:58 +0000977 }
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000978 case MachineOperand::MO_GlobalAddress:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000979 Op.getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Alex Lorenz5672a892015-08-05 22:26:15 +0000980 printOffset(Op.getOffset());
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000981 break;
Alex Lorenzdeb53492015-07-28 17:28:03 +0000982 case MachineOperand::MO_BlockAddress:
983 OS << "blockaddress(";
984 Op.getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false,
985 MST);
986 OS << ", ";
987 printIRBlockReference(*Op.getBlockAddress()->getBasicBlock());
988 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000989 printOffset(Op.getOffset());
Alex Lorenzdeb53492015-07-28 17:28:03 +0000990 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000991 case MachineOperand::MO_RegisterMask: {
992 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
993 if (RegMaskInfo != RegisterMaskIds.end())
994 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
995 else
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000996 printCustomRegMask(Op.getRegMask(), OS, TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000997 break;
998 }
Alex Lorenzb97c9ef2015-08-10 23:24:42 +0000999 case MachineOperand::MO_RegisterLiveOut: {
1000 const uint32_t *RegMask = Op.getRegLiveOut();
1001 OS << "liveout(";
1002 bool IsCommaNeeded = false;
1003 for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
1004 if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
1005 if (IsCommaNeeded)
1006 OS << ", ";
1007 printReg(Reg, OS, TRI);
1008 IsCommaNeeded = true;
1009 }
1010 }
1011 OS << ")";
1012 break;
1013 }
Alex Lorenz35e44462015-07-22 17:58:46 +00001014 case MachineOperand::MO_Metadata:
1015 Op.getMetadata()->printAsOperand(OS, MST);
1016 break;
Alex Lorenzf22ca8a2015-08-21 21:12:44 +00001017 case MachineOperand::MO_MCSymbol:
1018 OS << "<mcsymbol " << *Op.getMCSymbol() << ">";
1019 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001020 case MachineOperand::MO_CFIIndex: {
Matthias Braunf23ef432016-11-30 23:48:42 +00001021 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
1022 print(MF.getFrameInstructions()[Op.getCFIIndex()], TRI);
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001023 break;
1024 }
Tim Northover6b3bd612016-07-29 20:32:59 +00001025 case MachineOperand::MO_IntrinsicID: {
1026 Intrinsic::ID ID = Op.getIntrinsicID();
1027 if (ID < Intrinsic::num_intrinsics)
Pete Cooper15239252016-08-22 22:27:05 +00001028 OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')';
Tim Northover6b3bd612016-07-29 20:32:59 +00001029 else {
1030 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
1031 const TargetIntrinsicInfo *TII = MF.getTarget().getIntrinsicInfo();
1032 OS << "intrinsic(@" << TII->getName(ID) << ')';
1033 }
1034 break;
1035 }
Tim Northoverde3aea0412016-08-17 20:25:25 +00001036 case MachineOperand::MO_Predicate: {
1037 auto Pred = static_cast<CmpInst::Predicate>(Op.getPredicate());
1038 OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred("
1039 << CmpInst::getPredicateName(Pred) << ')';
1040 break;
1041 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +00001042 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +00001043}
1044
Geoff Berry6748abe2017-07-13 02:28:54 +00001045static const char *getTargetMMOFlagName(const TargetInstrInfo &TII,
1046 unsigned TMMOFlag) {
1047 auto Flags = TII.getSerializableMachineMemOperandTargetFlags();
1048 for (const auto &I : Flags) {
1049 if (I.first == TMMOFlag) {
1050 return I.second;
1051 }
1052 }
1053 return nullptr;
1054}
1055
1056void MIPrinter::print(const LLVMContext &Context, const TargetInstrInfo &TII,
1057 const MachineMemOperand &Op) {
Alex Lorenz4af7e612015-08-03 23:08:19 +00001058 OS << '(';
Alex Lorenza518b792015-08-04 00:24:45 +00001059 if (Op.isVolatile())
1060 OS << "volatile ";
Alex Lorenz10fd0382015-08-06 16:49:30 +00001061 if (Op.isNonTemporal())
1062 OS << "non-temporal ";
Justin Lebaradbf09e2016-09-11 01:38:58 +00001063 if (Op.isDereferenceable())
1064 OS << "dereferenceable ";
Alex Lorenzdc8de2a2015-08-06 16:55:53 +00001065 if (Op.isInvariant())
1066 OS << "invariant ";
Geoff Berry6748abe2017-07-13 02:28:54 +00001067 if (Op.getFlags() & MachineMemOperand::MOTargetFlag1)
1068 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag1)
1069 << "\" ";
1070 if (Op.getFlags() & MachineMemOperand::MOTargetFlag2)
1071 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag2)
1072 << "\" ";
1073 if (Op.getFlags() & MachineMemOperand::MOTargetFlag3)
1074 OS << '"' << getTargetMMOFlagName(TII, MachineMemOperand::MOTargetFlag3)
1075 << "\" ";
Alex Lorenz4af7e612015-08-03 23:08:19 +00001076 if (Op.isLoad())
1077 OS << "load ";
1078 else {
1079 assert(Op.isStore() && "Non load machine operand must be a store");
1080 OS << "store ";
1081 }
Tim Northoverb73e3092017-02-13 22:14:08 +00001082
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +00001083 printSyncScope(Context, Op.getSyncScopeID());
Tim Northoverb73e3092017-02-13 22:14:08 +00001084
1085 if (Op.getOrdering() != AtomicOrdering::NotAtomic)
1086 OS << toIRString(Op.getOrdering()) << ' ';
1087 if (Op.getFailureOrdering() != AtomicOrdering::NotAtomic)
1088 OS << toIRString(Op.getFailureOrdering()) << ' ';
1089
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001090 OS << Op.getSize();
Alex Lorenz91097a32015-08-12 20:33:26 +00001091 if (const Value *Val = Op.getValue()) {
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001092 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz4af7e612015-08-03 23:08:19 +00001093 printIRValueReference(*Val);
Matthias Braunc25c9cc2016-06-04 00:06:31 +00001094 } else if (const PseudoSourceValue *PVal = Op.getPseudoValue()) {
1095 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz91097a32015-08-12 20:33:26 +00001096 assert(PVal && "Expected a pseudo source value");
1097 switch (PVal->kind()) {
Alex Lorenz46e95582015-08-12 20:44:16 +00001098 case PseudoSourceValue::Stack:
1099 OS << "stack";
1100 break;
Alex Lorenzd858f872015-08-12 21:00:22 +00001101 case PseudoSourceValue::GOT:
1102 OS << "got";
1103 break;
Alex Lorenz4be56e92015-08-12 21:11:08 +00001104 case PseudoSourceValue::JumpTable:
1105 OS << "jump-table";
1106 break;
Alex Lorenz91097a32015-08-12 20:33:26 +00001107 case PseudoSourceValue::ConstantPool:
1108 OS << "constant-pool";
1109 break;
Alex Lorenz0cc671b2015-08-12 21:23:17 +00001110 case PseudoSourceValue::FixedStack:
1111 printStackObjectReference(
1112 cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex());
1113 break;
Alex Lorenz50b826f2015-08-14 21:08:30 +00001114 case PseudoSourceValue::GlobalValueCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +00001115 OS << "call-entry ";
Alex Lorenz50b826f2015-08-14 21:08:30 +00001116 cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand(
1117 OS, /*PrintType=*/false, MST);
1118 break;
Alex Lorenzc3ba7502015-08-14 21:14:50 +00001119 case PseudoSourceValue::ExternalSymbolCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +00001120 OS << "call-entry $";
Alex Lorenzc3ba7502015-08-14 21:14:50 +00001121 printLLVMNameWithoutPrefix(
1122 OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol());
Alex Lorenz91097a32015-08-12 20:33:26 +00001123 break;
Tom Stellard7761abb2016-12-17 04:41:53 +00001124 case PseudoSourceValue::TargetCustom:
1125 llvm_unreachable("TargetCustom pseudo source values are not supported");
1126 break;
Alex Lorenz91097a32015-08-12 20:33:26 +00001127 }
1128 }
Alex Lorenz83127732015-08-07 20:26:52 +00001129 printOffset(Op.getOffset());
Alex Lorenz61420f72015-08-07 20:48:30 +00001130 if (Op.getBaseAlignment() != Op.getSize())
1131 OS << ", align " << Op.getBaseAlignment();
Alex Lorenza617c912015-08-17 22:05:15 +00001132 auto AAInfo = Op.getAAInfo();
1133 if (AAInfo.TBAA) {
1134 OS << ", !tbaa ";
1135 AAInfo.TBAA->printAsOperand(OS, MST);
1136 }
Alex Lorenza16f6242015-08-17 22:06:40 +00001137 if (AAInfo.Scope) {
1138 OS << ", !alias.scope ";
1139 AAInfo.Scope->printAsOperand(OS, MST);
1140 }
Alex Lorenz03e940d2015-08-17 22:08:02 +00001141 if (AAInfo.NoAlias) {
1142 OS << ", !noalias ";
1143 AAInfo.NoAlias->printAsOperand(OS, MST);
1144 }
Alex Lorenzeb625682015-08-17 22:09:52 +00001145 if (Op.getRanges()) {
1146 OS << ", !range ";
1147 Op.getRanges()->printAsOperand(OS, MST);
1148 }
Alex Lorenz4af7e612015-08-03 23:08:19 +00001149 OS << ')';
1150}
1151
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +00001152void MIPrinter::printSyncScope(const LLVMContext &Context, SyncScope::ID SSID) {
1153 switch (SSID) {
1154 case SyncScope::System: {
1155 break;
1156 }
1157 default: {
1158 if (SSNs.empty())
1159 Context.getSyncScopeNames(SSNs);
1160
1161 OS << "syncscope(\"";
1162 PrintEscapedString(SSNs[SSID], OS);
1163 OS << "\") ";
1164 break;
1165 }
1166 }
1167}
1168
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001169static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS,
1170 const TargetRegisterInfo *TRI) {
1171 int Reg = TRI->getLLVMRegNum(DwarfReg, true);
1172 if (Reg == -1) {
1173 OS << "<badreg>";
1174 return;
1175 }
1176 printReg(Reg, OS, TRI);
1177}
1178
1179void MIPrinter::print(const MCCFIInstruction &CFI,
1180 const TargetRegisterInfo *TRI) {
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001181 switch (CFI.getOperation()) {
Alex Lorenz577d2712015-08-14 21:55:58 +00001182 case MCCFIInstruction::OpSameValue:
Matthias Braunee067922016-07-26 18:20:00 +00001183 OS << "same_value ";
Alex Lorenz577d2712015-08-14 21:55:58 +00001184 if (CFI.getLabel())
1185 OS << "<mcsymbol> ";
1186 printCFIRegister(CFI.getRegister(), OS, TRI);
1187 break;
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001188 case MCCFIInstruction::OpOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001189 OS << "offset ";
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001190 if (CFI.getLabel())
1191 OS << "<mcsymbol> ";
1192 printCFIRegister(CFI.getRegister(), OS, TRI);
1193 OS << ", " << CFI.getOffset();
1194 break;
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001195 case MCCFIInstruction::OpDefCfaRegister:
Matthias Braunee067922016-07-26 18:20:00 +00001196 OS << "def_cfa_register ";
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001197 if (CFI.getLabel())
1198 OS << "<mcsymbol> ";
1199 printCFIRegister(CFI.getRegister(), OS, TRI);
1200 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001201 case MCCFIInstruction::OpDefCfaOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001202 OS << "def_cfa_offset ";
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001203 if (CFI.getLabel())
1204 OS << "<mcsymbol> ";
1205 OS << CFI.getOffset();
1206 break;
Alex Lorenzb1393232015-07-29 18:57:23 +00001207 case MCCFIInstruction::OpDefCfa:
Matthias Braunee067922016-07-26 18:20:00 +00001208 OS << "def_cfa ";
Alex Lorenzb1393232015-07-29 18:57:23 +00001209 if (CFI.getLabel())
1210 OS << "<mcsymbol> ";
1211 printCFIRegister(CFI.getRegister(), OS, TRI);
1212 OS << ", " << CFI.getOffset();
1213 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001214 default:
1215 // TODO: Print the other CFI Operations.
1216 OS << "<unserializable cfi operation>";
1217 break;
1218 }
1219}
1220
Alex Lorenz345c1442015-06-15 23:52:35 +00001221void llvm::printMIR(raw_ostream &OS, const Module &M) {
1222 yaml::Output Out(OS);
1223 Out << const_cast<Module &>(M);
1224}
1225
1226void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
1227 MIRPrinter Printer(OS);
1228 Printer.print(MF);
1229}