blob: 133f3cd3d39ae128d004963108b7a8ac17c1f380 [file] [log] [blame]
Alex Bradbury6b2cca72016-11-01 23:47:30 +00001//===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// This file provides RISCV-specific target descriptions.
11///
12//===----------------------------------------------------------------------===//
13
14#include "RISCVMCTargetDesc.h"
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000015#include "InstPrinter/RISCVInstPrinter.h"
Shiva Chen056d8352018-01-26 07:53:07 +000016#include "RISCVELFStreamer.h"
Alex Bradbury4f7f0da2017-09-06 09:21:21 +000017#include "RISCVMCAsmInfo.h"
Shiva Chen056d8352018-01-26 07:53:07 +000018#include "RISCVTargetStreamer.h"
Alex Bradbury6b2cca72016-11-01 23:47:30 +000019#include "llvm/ADT/STLExtras.h"
20#include "llvm/MC/MCAsmInfo.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCRegisterInfo.h"
23#include "llvm/MC/MCStreamer.h"
24#include "llvm/MC/MCSubtargetInfo.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/TargetRegistry.h"
27
28#define GET_INSTRINFO_MC_DESC
29#include "RISCVGenInstrInfo.inc"
30
31#define GET_REGINFO_MC_DESC
32#include "RISCVGenRegisterInfo.inc"
33
Alex Bradbury8ab4a962017-09-17 14:36:28 +000034#define GET_SUBTARGETINFO_MC_DESC
35#include "RISCVGenSubtargetInfo.inc"
36
Alex Bradbury6b2cca72016-11-01 23:47:30 +000037using namespace llvm;
38
39static MCInstrInfo *createRISCVMCInstrInfo() {
40 MCInstrInfo *X = new MCInstrInfo();
41 InitRISCVMCInstrInfo(X);
42 return X;
43}
44
45static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) {
46 MCRegisterInfo *X = new MCRegisterInfo();
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000047 InitRISCVMCRegisterInfo(X, RISCV::X1);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000048 return X;
49}
50
51static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI,
52 const Triple &TT) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000053 return new RISCVMCAsmInfo(TT);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000054}
55
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000056static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT,
57 StringRef CPU, StringRef FS) {
58 std::string CPUName = CPU;
59 if (CPUName.empty())
60 CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32";
61 return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS);
62}
63
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000064static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T,
65 unsigned SyntaxVariant,
66 const MCAsmInfo &MAI,
67 const MCInstrInfo &MII,
68 const MCRegisterInfo &MRI) {
69 return new RISCVInstPrinter(MAI, MII, MRI);
70}
71
Shiva Chen056d8352018-01-26 07:53:07 +000072static MCTargetStreamer *
73createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
74 const Triple &TT = STI.getTargetTriple();
75 if (TT.isOSBinFormatELF())
76 return new RISCVTargetELFStreamer(S, STI);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000077 return nullptr;
78}
79
80static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S,
81 formatted_raw_ostream &OS,
82 MCInstPrinter *InstPrint,
83 bool isVerboseAsm) {
84 return new RISCVTargetAsmStreamer(S, OS);
Shiva Chen056d8352018-01-26 07:53:07 +000085}
86
Alex Bradbury6b2cca72016-11-01 23:47:30 +000087extern "C" void LLVMInitializeRISCVTargetMC() {
88 for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000089 TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000090 TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo);
91 TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo);
92 TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend);
93 TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter);
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000094 TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter);
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000095 TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo);
Shiva Chen056d8352018-01-26 07:53:07 +000096 TargetRegistry::RegisterObjectTargetStreamer(
97 *T, createRISCVObjectTargetStreamer);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000098
99 // Register the asm target streamer.
100 TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer);
Alex Bradbury6b2cca72016-11-01 23:47:30 +0000101 }
102}