Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 10 | /// R600 Implementation of TargetInstrInfo. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 14 | #include "R600InstrInfo.h" |
Vincent Lejeune | 3a8d78a | 2013-04-30 00:14:44 +0000 | [diff] [blame] | 15 | #include "AMDGPU.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 16 | #include "AMDGPUInstrInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | #include "AMDGPUSubtarget.h" |
| 18 | #include "R600Defines.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 19 | #include "R600FrameLowering.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 20 | #include "R600RegisterInfo.h" |
Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 22 | #include "Utils/AMDGPUBaseInfo.h" |
| 23 | #include "llvm/ADT/BitVector.h" |
| 24 | #include "llvm/ADT/SmallSet.h" |
| 25 | #include "llvm/ADT/SmallVector.h" |
| 26 | #include "llvm/CodeGen/MachineBasicBlock.h" |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFunction.h" |
| 29 | #include "llvm/CodeGen/MachineInstr.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineOperand.h" |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| 34 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 36 | #include <algorithm> |
| 37 | #include <cassert> |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 38 | #include <cstdint> |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 39 | #include <cstring> |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 40 | #include <iterator> |
| 41 | #include <utility> |
| 42 | #include <vector> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | |
Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 44 | using namespace llvm; |
| 45 | |
Juergen Ributzka | d12ccbd | 2013-11-19 00:57:56 +0000 | [diff] [blame] | 46 | #define GET_INSTRINFO_CTOR_DTOR |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 47 | #include "R600GenDFAPacketizer.inc" |
| 48 | |
| 49 | #define GET_INSTRINFO_CTOR_DTOR |
| 50 | #define GET_INSTRMAP_INFO |
| 51 | #define GET_INSTRINFO_NAMED_OPS |
| 52 | #include "R600GenInstrInfo.inc" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 53 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 54 | R600InstrInfo::R600InstrInfo(const R600Subtarget &ST) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 55 | : R600GenInstrInfo(-1, -1), RI(), ST(ST) {} |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 56 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 57 | bool R600InstrInfo::isVector(const MachineInstr &MI) const { |
| 58 | return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR; |
| 59 | } |
| 60 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 61 | void R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 62 | MachineBasicBlock::iterator MI, |
| 63 | const DebugLoc &DL, unsigned DestReg, |
| 64 | unsigned SrcReg, bool KillSrc) const { |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 65 | unsigned VectorComponents = 0; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 66 | if ((R600::R600_Reg128RegClass.contains(DestReg) || |
| 67 | R600::R600_Reg128VerticalRegClass.contains(DestReg)) && |
| 68 | (R600::R600_Reg128RegClass.contains(SrcReg) || |
| 69 | R600::R600_Reg128VerticalRegClass.contains(SrcReg))) { |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 70 | VectorComponents = 4; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 71 | } else if((R600::R600_Reg64RegClass.contains(DestReg) || |
| 72 | R600::R600_Reg64VerticalRegClass.contains(DestReg)) && |
| 73 | (R600::R600_Reg64RegClass.contains(SrcReg) || |
| 74 | R600::R600_Reg64VerticalRegClass.contains(SrcReg))) { |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 75 | VectorComponents = 2; |
| 76 | } |
| 77 | |
| 78 | if (VectorComponents > 0) { |
| 79 | for (unsigned I = 0; I < VectorComponents; I++) { |
Tom Stellard | b03c98d | 2018-05-03 22:38:06 +0000 | [diff] [blame] | 80 | unsigned SubRegIndex = AMDGPURegisterInfo::getSubRegFromChannel(I); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 81 | buildDefaultInstruction(MBB, MI, R600::MOV, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 82 | RI.getSubReg(DestReg, SubRegIndex), |
| 83 | RI.getSubReg(SrcReg, SubRegIndex)) |
| 84 | .addReg(DestReg, |
| 85 | RegState::Define | RegState::Implicit); |
| 86 | } |
| 87 | } else { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 88 | MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, R600::MOV, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 89 | DestReg, SrcReg); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 90 | NewMI->getOperand(getOperandIdx(*NewMI, R600::OpName::src0)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 91 | .setIsKill(KillSrc); |
| 92 | } |
| 93 | } |
| 94 | |
Tom Stellard | cd6b0a6 | 2013-11-22 00:41:08 +0000 | [diff] [blame] | 95 | /// \returns true if \p MBBI can be moved into a new basic. |
| 96 | bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB, |
| 97 | MachineBasicBlock::iterator MBBI) const { |
| 98 | for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(), |
| 99 | E = MBBI->operands_end(); I != E; ++I) { |
| 100 | if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) && |
| 101 | I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg())) |
| 102 | return false; |
| 103 | } |
| 104 | return true; |
| 105 | } |
| 106 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 107 | bool R600InstrInfo::isMov(unsigned Opcode) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 108 | switch(Opcode) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 109 | default: |
| 110 | return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 111 | case R600::MOV: |
| 112 | case R600::MOV_IMM_F32: |
| 113 | case R600::MOV_IMM_I32: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 114 | return true; |
| 115 | } |
| 116 | } |
| 117 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 118 | bool R600InstrInfo::isReductionOp(unsigned Opcode) const { |
Aaron Ballman | f04bbd8 | 2013-07-10 17:19:22 +0000 | [diff] [blame] | 119 | return false; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 120 | } |
| 121 | |
| 122 | bool R600InstrInfo::isCubeOp(unsigned Opcode) const { |
| 123 | switch(Opcode) { |
| 124 | default: return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 125 | case R600::CUBE_r600_pseudo: |
| 126 | case R600::CUBE_r600_real: |
| 127 | case R600::CUBE_eg_pseudo: |
| 128 | case R600::CUBE_eg_real: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 129 | return true; |
| 130 | } |
| 131 | } |
| 132 | |
| 133 | bool R600InstrInfo::isALUInstr(unsigned Opcode) const { |
| 134 | unsigned TargetFlags = get(Opcode).TSFlags; |
| 135 | |
Tom Stellard | 5eb903d | 2013-06-28 15:46:53 +0000 | [diff] [blame] | 136 | return (TargetFlags & R600_InstFlag::ALU_INST); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 139 | bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const { |
| 140 | unsigned TargetFlags = get(Opcode).TSFlags; |
| 141 | |
| 142 | return ((TargetFlags & R600_InstFlag::OP1) | |
| 143 | (TargetFlags & R600_InstFlag::OP2) | |
| 144 | (TargetFlags & R600_InstFlag::OP3)); |
| 145 | } |
| 146 | |
| 147 | bool R600InstrInfo::isLDSInstr(unsigned Opcode) const { |
| 148 | unsigned TargetFlags = get(Opcode).TSFlags; |
| 149 | |
| 150 | return ((TargetFlags & R600_InstFlag::LDS_1A) | |
Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 151 | (TargetFlags & R600_InstFlag::LDS_1A1D) | |
| 152 | (TargetFlags & R600_InstFlag::LDS_1A2D)); |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Tom Stellard | 8f9fc20 | 2013-11-15 00:12:45 +0000 | [diff] [blame] | 155 | bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 156 | return isLDSInstr(Opcode) && getOperandIdx(Opcode, R600::OpName::dst) != -1; |
Tom Stellard | 8f9fc20 | 2013-11-15 00:12:45 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 159 | bool R600InstrInfo::canBeConsideredALU(const MachineInstr &MI) const { |
| 160 | if (isALUInstr(MI.getOpcode())) |
Vincent Lejeune | a4da6fb | 2013-10-01 19:32:58 +0000 | [diff] [blame] | 161 | return true; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 162 | if (isVector(MI) || isCubeOp(MI.getOpcode())) |
Vincent Lejeune | a4da6fb | 2013-10-01 19:32:58 +0000 | [diff] [blame] | 163 | return true; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 164 | switch (MI.getOpcode()) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 165 | case R600::PRED_X: |
| 166 | case R600::INTERP_PAIR_XY: |
| 167 | case R600::INTERP_PAIR_ZW: |
| 168 | case R600::INTERP_VEC_LOAD: |
| 169 | case R600::COPY: |
| 170 | case R600::DOT_4: |
Vincent Lejeune | a4da6fb | 2013-10-01 19:32:58 +0000 | [diff] [blame] | 171 | return true; |
| 172 | default: |
| 173 | return false; |
| 174 | } |
| 175 | } |
| 176 | |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 177 | bool R600InstrInfo::isTransOnly(unsigned Opcode) const { |
Vincent Lejeune | 4d5c5e5 | 2013-09-04 19:53:30 +0000 | [diff] [blame] | 178 | if (ST.hasCaymanISA()) |
| 179 | return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 180 | return (get(Opcode).getSchedClass() == R600::Sched::TransALU); |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 181 | } |
| 182 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 183 | bool R600InstrInfo::isTransOnly(const MachineInstr &MI) const { |
| 184 | return isTransOnly(MI.getOpcode()); |
Vincent Lejeune | 076c0b2 | 2013-04-30 00:14:17 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Vincent Lejeune | 4d5c5e5 | 2013-09-04 19:53:30 +0000 | [diff] [blame] | 187 | bool R600InstrInfo::isVectorOnly(unsigned Opcode) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 188 | return (get(Opcode).getSchedClass() == R600::Sched::VecALU); |
Vincent Lejeune | 4d5c5e5 | 2013-09-04 19:53:30 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 191 | bool R600InstrInfo::isVectorOnly(const MachineInstr &MI) const { |
| 192 | return isVectorOnly(MI.getOpcode()); |
Vincent Lejeune | 4d5c5e5 | 2013-09-04 19:53:30 +0000 | [diff] [blame] | 193 | } |
| 194 | |
Tom Stellard | 676c16d | 2013-08-16 01:11:51 +0000 | [diff] [blame] | 195 | bool R600InstrInfo::isExport(unsigned Opcode) const { |
| 196 | return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT); |
| 197 | } |
| 198 | |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 199 | bool R600InstrInfo::usesVertexCache(unsigned Opcode) const { |
Tom Stellard | d93cede | 2013-05-06 17:50:57 +0000 | [diff] [blame] | 200 | return ST.hasVertexCache() && IS_VTX(get(Opcode)); |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 201 | } |
| 202 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 203 | bool R600InstrInfo::usesVertexCache(const MachineInstr &MI) const { |
| 204 | const MachineFunction *MF = MI.getParent()->getParent(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 205 | return !AMDGPU::isCompute(MF->getFunction().getCallingConv()) && |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 206 | usesVertexCache(MI.getOpcode()); |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | bool R600InstrInfo::usesTextureCache(unsigned Opcode) const { |
Tom Stellard | d93cede | 2013-05-06 17:50:57 +0000 | [diff] [blame] | 210 | return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode)); |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 213 | bool R600InstrInfo::usesTextureCache(const MachineInstr &MI) const { |
| 214 | const MachineFunction *MF = MI.getParent()->getParent(); |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 215 | return (AMDGPU::isCompute(MF->getFunction().getCallingConv()) && |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 216 | usesVertexCache(MI.getOpcode())) || |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 217 | usesTextureCache(MI.getOpcode()); |
Vincent Lejeune | c299164 | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Tom Stellard | ce54033 | 2013-06-28 15:46:59 +0000 | [diff] [blame] | 220 | bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const { |
| 221 | switch (Opcode) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 222 | case R600::KILLGT: |
| 223 | case R600::GROUP_BARRIER: |
Tom Stellard | ce54033 | 2013-06-28 15:46:59 +0000 | [diff] [blame] | 224 | return true; |
| 225 | default: |
| 226 | return false; |
| 227 | } |
| 228 | } |
| 229 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 230 | bool R600InstrInfo::usesAddressRegister(MachineInstr &MI) const { |
Stanislav Mekhanoshin | 13d3371 | 2018-11-09 17:58:59 +0000 | [diff] [blame] | 231 | return MI.findRegisterUseOperandIdx(R600::AR_X, false, &RI) != -1; |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 232 | } |
| 233 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 234 | bool R600InstrInfo::definesAddressRegister(MachineInstr &MI) const { |
Stanislav Mekhanoshin | 13d3371 | 2018-11-09 17:58:59 +0000 | [diff] [blame] | 235 | return MI.findRegisterDefOperandIdx(R600::AR_X, false, false, &RI) != -1; |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 236 | } |
| 237 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 238 | bool R600InstrInfo::readsLDSSrcReg(const MachineInstr &MI) const { |
| 239 | if (!isALUInstr(MI.getOpcode())) { |
Tom Stellard | 7f6fa4c | 2013-09-12 02:55:06 +0000 | [diff] [blame] | 240 | return false; |
| 241 | } |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 242 | for (MachineInstr::const_mop_iterator I = MI.operands_begin(), |
| 243 | E = MI.operands_end(); |
| 244 | I != E; ++I) { |
Tom Stellard | 7f6fa4c | 2013-09-12 02:55:06 +0000 | [diff] [blame] | 245 | if (!I->isReg() || !I->isUse() || |
| 246 | TargetRegisterInfo::isVirtualRegister(I->getReg())) |
| 247 | continue; |
| 248 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 249 | if (R600::R600_LDS_SRC_REGRegClass.contains(I->getReg())) |
Tom Stellard | 7f6fa4c | 2013-09-12 02:55:06 +0000 | [diff] [blame] | 250 | return true; |
| 251 | } |
| 252 | return false; |
| 253 | } |
| 254 | |
Tom Stellard | 8402144 | 2013-07-23 01:48:24 +0000 | [diff] [blame] | 255 | int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const { |
Jan Vesely | 468e055 | 2015-03-02 18:56:52 +0000 | [diff] [blame] | 256 | static const unsigned SrcSelTable[][2] = { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 257 | {R600::OpName::src0, R600::OpName::src0_sel}, |
| 258 | {R600::OpName::src1, R600::OpName::src1_sel}, |
| 259 | {R600::OpName::src2, R600::OpName::src2_sel}, |
| 260 | {R600::OpName::src0_X, R600::OpName::src0_sel_X}, |
| 261 | {R600::OpName::src0_Y, R600::OpName::src0_sel_Y}, |
| 262 | {R600::OpName::src0_Z, R600::OpName::src0_sel_Z}, |
| 263 | {R600::OpName::src0_W, R600::OpName::src0_sel_W}, |
| 264 | {R600::OpName::src1_X, R600::OpName::src1_sel_X}, |
| 265 | {R600::OpName::src1_Y, R600::OpName::src1_sel_Y}, |
| 266 | {R600::OpName::src1_Z, R600::OpName::src1_sel_Z}, |
| 267 | {R600::OpName::src1_W, R600::OpName::src1_sel_W} |
Tom Stellard | 8402144 | 2013-07-23 01:48:24 +0000 | [diff] [blame] | 268 | }; |
| 269 | |
Jan Vesely | 468e055 | 2015-03-02 18:56:52 +0000 | [diff] [blame] | 270 | for (const auto &Row : SrcSelTable) { |
| 271 | if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) { |
| 272 | return getOperandIdx(Opcode, Row[1]); |
Tom Stellard | 8402144 | 2013-07-23 01:48:24 +0000 | [diff] [blame] | 273 | } |
| 274 | } |
| 275 | return -1; |
| 276 | } |
Tom Stellard | 8402144 | 2013-07-23 01:48:24 +0000 | [diff] [blame] | 277 | |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 278 | SmallVector<std::pair<MachineOperand *, int64_t>, 3> |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 279 | R600InstrInfo::getSrcs(MachineInstr &MI) const { |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 280 | SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result; |
| 281 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 282 | if (MI.getOpcode() == R600::DOT_4) { |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 283 | static const unsigned OpTable[8][2] = { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 284 | {R600::OpName::src0_X, R600::OpName::src0_sel_X}, |
| 285 | {R600::OpName::src0_Y, R600::OpName::src0_sel_Y}, |
| 286 | {R600::OpName::src0_Z, R600::OpName::src0_sel_Z}, |
| 287 | {R600::OpName::src0_W, R600::OpName::src0_sel_W}, |
| 288 | {R600::OpName::src1_X, R600::OpName::src1_sel_X}, |
| 289 | {R600::OpName::src1_Y, R600::OpName::src1_sel_Y}, |
| 290 | {R600::OpName::src1_Z, R600::OpName::src1_sel_Z}, |
| 291 | {R600::OpName::src1_W, R600::OpName::src1_sel_W}, |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 292 | }; |
| 293 | |
| 294 | for (unsigned j = 0; j < 8; j++) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 295 | MachineOperand &MO = |
| 296 | MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][0])); |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 297 | unsigned Reg = MO.getReg(); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 298 | if (Reg == R600::ALU_CONST) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 299 | MachineOperand &Sel = |
| 300 | MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1])); |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 301 | Result.push_back(std::make_pair(&MO, Sel.getImm())); |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 302 | continue; |
| 303 | } |
Matt Arsenault | 0163e03 | 2014-07-20 06:31:06 +0000 | [diff] [blame] | 304 | |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 305 | } |
| 306 | return Result; |
| 307 | } |
| 308 | |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 309 | static const unsigned OpTable[3][2] = { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 310 | {R600::OpName::src0, R600::OpName::src0_sel}, |
| 311 | {R600::OpName::src1, R600::OpName::src1_sel}, |
| 312 | {R600::OpName::src2, R600::OpName::src2_sel}, |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 313 | }; |
| 314 | |
| 315 | for (unsigned j = 0; j < 3; j++) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 316 | int SrcIdx = getOperandIdx(MI.getOpcode(), OpTable[j][0]); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 317 | if (SrcIdx < 0) |
| 318 | break; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 319 | MachineOperand &MO = MI.getOperand(SrcIdx); |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 320 | unsigned Reg = MO.getReg(); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 321 | if (Reg == R600::ALU_CONST) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 322 | MachineOperand &Sel = |
| 323 | MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1])); |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 324 | Result.push_back(std::make_pair(&MO, Sel.getImm())); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 325 | continue; |
| 326 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 327 | if (Reg == R600::ALU_LITERAL_X) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 328 | MachineOperand &Operand = |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 329 | MI.getOperand(getOperandIdx(MI.getOpcode(), R600::OpName::literal)); |
Jan Vesely | fac8d7e | 2016-05-13 20:39:20 +0000 | [diff] [blame] | 330 | if (Operand.isImm()) { |
| 331 | Result.push_back(std::make_pair(&MO, Operand.getImm())); |
| 332 | continue; |
| 333 | } |
| 334 | assert(Operand.isGlobal()); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 335 | } |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 336 | Result.push_back(std::make_pair(&MO, 0)); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 337 | } |
| 338 | return Result; |
| 339 | } |
| 340 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 341 | std::vector<std::pair<int, unsigned>> |
| 342 | R600InstrInfo::ExtractSrcs(MachineInstr &MI, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 343 | const DenseMap<unsigned, unsigned> &PV, |
| 344 | unsigned &ConstCount) const { |
| 345 | ConstCount = 0; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 346 | const std::pair<int, unsigned> DummyPair(-1, 0); |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 347 | std::vector<std::pair<int, unsigned>> Result; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 348 | unsigned i = 0; |
Benjamin Kramer | 22ff865 | 2016-07-30 11:31:16 +0000 | [diff] [blame] | 349 | for (const auto &Src : getSrcs(MI)) { |
| 350 | ++i; |
| 351 | unsigned Reg = Src.first->getReg(); |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 352 | int Index = RI.getEncodingValue(Reg) & 0xff; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 353 | if (Reg == R600::OQAP) { |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 354 | Result.push_back(std::make_pair(Index, 0U)); |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 355 | } |
Vincent Lejeune | 41d4cf2 | 2013-06-17 20:16:40 +0000 | [diff] [blame] | 356 | if (PV.find(Reg) != PV.end()) { |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 357 | // 255 is used to tells its a PS/PV reg |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 358 | Result.push_back(std::make_pair(255, 0U)); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 359 | continue; |
| 360 | } |
| 361 | if (Index > 127) { |
| 362 | ConstCount++; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 363 | Result.push_back(DummyPair); |
| 364 | continue; |
| 365 | } |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 366 | unsigned Chan = RI.getHWRegChan(Reg); |
Jan Vesely | bbc2231 | 2016-05-04 14:55:45 +0000 | [diff] [blame] | 367 | Result.push_back(std::make_pair(Index, Chan)); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 368 | } |
| 369 | for (; i < 3; ++i) |
| 370 | Result.push_back(DummyPair); |
| 371 | return Result; |
| 372 | } |
| 373 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 374 | static std::vector<std::pair<int, unsigned>> |
| 375 | Swizzle(std::vector<std::pair<int, unsigned>> Src, |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 376 | R600InstrInfo::BankSwizzle Swz) { |
Vincent Lejeune | 744efa4 | 2013-09-04 19:53:54 +0000 | [diff] [blame] | 377 | if (Src[0] == Src[1]) |
| 378 | Src[1].first = -1; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 379 | switch (Swz) { |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 380 | case R600InstrInfo::ALU_VEC_012_SCL_210: |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 381 | break; |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 382 | case R600InstrInfo::ALU_VEC_021_SCL_122: |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 383 | std::swap(Src[1], Src[2]); |
| 384 | break; |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 385 | case R600InstrInfo::ALU_VEC_102_SCL_221: |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 386 | std::swap(Src[0], Src[1]); |
| 387 | break; |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 388 | case R600InstrInfo::ALU_VEC_120_SCL_212: |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 389 | std::swap(Src[0], Src[1]); |
| 390 | std::swap(Src[0], Src[2]); |
| 391 | break; |
| 392 | case R600InstrInfo::ALU_VEC_201: |
| 393 | std::swap(Src[0], Src[2]); |
| 394 | std::swap(Src[0], Src[1]); |
| 395 | break; |
| 396 | case R600InstrInfo::ALU_VEC_210: |
| 397 | std::swap(Src[0], Src[2]); |
| 398 | break; |
| 399 | } |
| 400 | return Src; |
| 401 | } |
| 402 | |
Matt Arsenault | d7f4414 | 2016-07-15 21:26:46 +0000 | [diff] [blame] | 403 | static unsigned getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) { |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 404 | switch (Swz) { |
| 405 | case R600InstrInfo::ALU_VEC_012_SCL_210: { |
| 406 | unsigned Cycles[3] = { 2, 1, 0}; |
| 407 | return Cycles[Op]; |
| 408 | } |
| 409 | case R600InstrInfo::ALU_VEC_021_SCL_122: { |
| 410 | unsigned Cycles[3] = { 1, 2, 2}; |
| 411 | return Cycles[Op]; |
| 412 | } |
| 413 | case R600InstrInfo::ALU_VEC_120_SCL_212: { |
| 414 | unsigned Cycles[3] = { 2, 1, 2}; |
| 415 | return Cycles[Op]; |
| 416 | } |
| 417 | case R600InstrInfo::ALU_VEC_102_SCL_221: { |
| 418 | unsigned Cycles[3] = { 2, 2, 1}; |
| 419 | return Cycles[Op]; |
| 420 | } |
| 421 | default: |
| 422 | llvm_unreachable("Wrong Swizzle for Trans Slot"); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 423 | } |
| 424 | } |
| 425 | |
| 426 | /// returns how many MIs (whose inputs are represented by IGSrcs) can be packed |
| 427 | /// in the same Instruction Group while meeting read port limitations given a |
| 428 | /// Swz swizzle sequence. |
| 429 | unsigned R600InstrInfo::isLegalUpTo( |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 430 | const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 431 | const std::vector<R600InstrInfo::BankSwizzle> &Swz, |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 432 | const std::vector<std::pair<int, unsigned>> &TransSrcs, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 433 | R600InstrInfo::BankSwizzle TransSwz) const { |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 434 | int Vector[4][3]; |
| 435 | memset(Vector, -1, sizeof(Vector)); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 436 | for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) { |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 437 | const std::vector<std::pair<int, unsigned>> &Srcs = |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 438 | Swizzle(IGSrcs[i], Swz[i]); |
| 439 | for (unsigned j = 0; j < 3; j++) { |
| 440 | const std::pair<int, unsigned> &Src = Srcs[j]; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 441 | if (Src.first < 0 || Src.first == 255) |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 442 | continue; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 443 | if (Src.first == GET_REG_INDEX(RI.getEncodingValue(R600::OQAP))) { |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 444 | if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 && |
| 445 | Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) { |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 446 | // The value from output queue A (denoted by register OQAP) can |
| 447 | // only be fetched during the first cycle. |
| 448 | return false; |
| 449 | } |
| 450 | // OQAP does not count towards the normal read port restrictions |
| 451 | continue; |
| 452 | } |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 453 | if (Vector[Src.second][j] < 0) |
| 454 | Vector[Src.second][j] = Src.first; |
| 455 | if (Vector[Src.second][j] != Src.first) |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 456 | return i; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 457 | } |
| 458 | } |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 459 | // Now check Trans Alu |
| 460 | for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) { |
| 461 | const std::pair<int, unsigned> &Src = TransSrcs[i]; |
| 462 | unsigned Cycle = getTransSwizzle(TransSwz, i); |
| 463 | if (Src.first < 0) |
| 464 | continue; |
| 465 | if (Src.first == 255) |
| 466 | continue; |
| 467 | if (Vector[Src.second][Cycle] < 0) |
| 468 | Vector[Src.second][Cycle] = Src.first; |
| 469 | if (Vector[Src.second][Cycle] != Src.first) |
| 470 | return IGSrcs.size() - 1; |
| 471 | } |
| 472 | return IGSrcs.size(); |
| 473 | } |
| 474 | |
| 475 | /// Given a swizzle sequence SwzCandidate and an index Idx, returns the next |
| 476 | /// (in lexicographic term) swizzle sequence assuming that all swizzles after |
| 477 | /// Idx can be skipped |
| 478 | static bool |
| 479 | NextPossibleSolution( |
| 480 | std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate, |
| 481 | unsigned Idx) { |
| 482 | assert(Idx < SwzCandidate.size()); |
| 483 | int ResetIdx = Idx; |
| 484 | while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210) |
| 485 | ResetIdx --; |
| 486 | for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) { |
| 487 | SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210; |
| 488 | } |
| 489 | if (ResetIdx == -1) |
| 490 | return false; |
Benjamin Kramer | 3969064 | 2013-06-29 20:04:19 +0000 | [diff] [blame] | 491 | int NextSwizzle = SwzCandidate[ResetIdx] + 1; |
| 492 | SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 493 | return true; |
| 494 | } |
| 495 | |
| 496 | /// Enumerate all possible Swizzle sequence to find one that can meet all |
| 497 | /// read port requirements. |
| 498 | bool R600InstrInfo::FindSwizzleForVectorSlot( |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 499 | const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 500 | std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate, |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 501 | const std::vector<std::pair<int, unsigned>> &TransSrcs, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 502 | R600InstrInfo::BankSwizzle TransSwz) const { |
| 503 | unsigned ValidUpTo = 0; |
| 504 | do { |
| 505 | ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz); |
| 506 | if (ValidUpTo == IGSrcs.size()) |
| 507 | return true; |
| 508 | } while (NextPossibleSolution(SwzCandidate, ValidUpTo)); |
| 509 | return false; |
| 510 | } |
| 511 | |
| 512 | /// Instructions in Trans slot can't read gpr at cycle 0 if they also read |
| 513 | /// a const, and can't read a gpr at cycle 1 if they read 2 const. |
| 514 | static bool |
| 515 | isConstCompatible(R600InstrInfo::BankSwizzle TransSwz, |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 516 | const std::vector<std::pair<int, unsigned>> &TransOps, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 517 | unsigned ConstCount) { |
Vincent Lejeune | 7e2c832 | 2013-09-04 19:53:46 +0000 | [diff] [blame] | 518 | // TransALU can't read 3 constants |
| 519 | if (ConstCount > 2) |
| 520 | return false; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 521 | for (unsigned i = 0, e = TransOps.size(); i < e; ++i) { |
| 522 | const std::pair<int, unsigned> &Src = TransOps[i]; |
| 523 | unsigned Cycle = getTransSwizzle(TransSwz, i); |
| 524 | if (Src.first < 0) |
| 525 | continue; |
| 526 | if (ConstCount > 0 && Cycle == 0) |
| 527 | return false; |
| 528 | if (ConstCount > 1 && Cycle == 1) |
| 529 | return false; |
| 530 | } |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 531 | return true; |
| 532 | } |
| 533 | |
Tom Stellard | c026e8b | 2013-06-28 15:47:08 +0000 | [diff] [blame] | 534 | bool |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 535 | R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG, |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 536 | const DenseMap<unsigned, unsigned> &PV, |
| 537 | std::vector<BankSwizzle> &ValidSwizzle, |
| 538 | bool isLastAluTrans) |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 539 | const { |
| 540 | //Todo : support shared src0 - src1 operand |
| 541 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 542 | std::vector<std::vector<std::pair<int, unsigned>>> IGSrcs; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 543 | ValidSwizzle.clear(); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 544 | unsigned ConstCount; |
Vincent Lejeune | a8a5024 | 2013-06-30 21:44:06 +0000 | [diff] [blame] | 545 | BankSwizzle TransBS = ALU_VEC_012_SCL_210; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 546 | for (unsigned i = 0, e = IG.size(); i < e; ++i) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 547 | IGSrcs.push_back(ExtractSrcs(*IG[i], PV, ConstCount)); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 548 | unsigned Op = getOperandIdx(IG[i]->getOpcode(), |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 549 | R600::OpName::bank_swizzle); |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 550 | ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle) |
| 551 | IG[i]->getOperand(Op).getImm()); |
| 552 | } |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 553 | std::vector<std::pair<int, unsigned>> TransOps; |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 554 | if (!isLastAluTrans) |
| 555 | return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS); |
| 556 | |
Benjamin Kramer | e12a6ba | 2014-10-03 18:33:16 +0000 | [diff] [blame] | 557 | TransOps = std::move(IGSrcs.back()); |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 558 | IGSrcs.pop_back(); |
| 559 | ValidSwizzle.pop_back(); |
| 560 | |
| 561 | static const R600InstrInfo::BankSwizzle TransSwz[] = { |
| 562 | ALU_VEC_012_SCL_210, |
| 563 | ALU_VEC_021_SCL_122, |
| 564 | ALU_VEC_120_SCL_212, |
| 565 | ALU_VEC_102_SCL_221 |
| 566 | }; |
| 567 | for (unsigned i = 0; i < 4; i++) { |
| 568 | TransBS = TransSwz[i]; |
| 569 | if (!isConstCompatible(TransBS, TransOps, ConstCount)) |
| 570 | continue; |
| 571 | bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, |
| 572 | TransBS); |
| 573 | if (Result) { |
| 574 | ValidSwizzle.push_back(TransBS); |
| 575 | return true; |
| 576 | } |
| 577 | } |
| 578 | |
| 579 | return false; |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Vincent Lejeune | 0a22bc4 | 2013-03-14 15:50:45 +0000 | [diff] [blame] | 582 | bool |
| 583 | R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts) |
| 584 | const { |
| 585 | assert (Consts.size() <= 12 && "Too many operands in instructions group"); |
| 586 | unsigned Pair1 = 0, Pair2 = 0; |
| 587 | for (unsigned i = 0, n = Consts.size(); i < n; ++i) { |
| 588 | unsigned ReadConstHalf = Consts[i] & 2; |
| 589 | unsigned ReadConstIndex = Consts[i] & (~3); |
| 590 | unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf; |
| 591 | if (!Pair1) { |
| 592 | Pair1 = ReadHalfConst; |
| 593 | continue; |
| 594 | } |
| 595 | if (Pair1 == ReadHalfConst) |
| 596 | continue; |
| 597 | if (!Pair2) { |
| 598 | Pair2 = ReadHalfConst; |
| 599 | continue; |
| 600 | } |
| 601 | if (Pair2 != ReadHalfConst) |
| 602 | return false; |
| 603 | } |
| 604 | return true; |
| 605 | } |
| 606 | |
| 607 | bool |
Vincent Lejeune | 77a8352 | 2013-06-29 19:32:43 +0000 | [diff] [blame] | 608 | R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs) |
| 609 | const { |
Vincent Lejeune | 0a22bc4 | 2013-03-14 15:50:45 +0000 | [diff] [blame] | 610 | std::vector<unsigned> Consts; |
Vincent Lejeune | bb3f931 | 2013-07-31 19:32:07 +0000 | [diff] [blame] | 611 | SmallSet<int64_t, 4> Literals; |
Vincent Lejeune | 0a22bc4 | 2013-03-14 15:50:45 +0000 | [diff] [blame] | 612 | for (unsigned i = 0, n = MIs.size(); i < n; i++) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 613 | MachineInstr &MI = *MIs[i]; |
| 614 | if (!isALUInstr(MI.getOpcode())) |
Vincent Lejeune | 0a22bc4 | 2013-03-14 15:50:45 +0000 | [diff] [blame] | 615 | continue; |
| 616 | |
Benjamin Kramer | 22ff865 | 2016-07-30 11:31:16 +0000 | [diff] [blame] | 617 | for (const auto &Src : getSrcs(MI)) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 618 | if (Src.first->getReg() == R600::ALU_LITERAL_X) |
Vincent Lejeune | bb3f931 | 2013-07-31 19:32:07 +0000 | [diff] [blame] | 619 | Literals.insert(Src.second); |
| 620 | if (Literals.size() > 4) |
| 621 | return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 622 | if (Src.first->getReg() == R600::ALU_CONST) |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 623 | Consts.push_back(Src.second); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 624 | if (R600::R600_KC0RegClass.contains(Src.first->getReg()) || |
| 625 | R600::R600_KC1RegClass.contains(Src.first->getReg())) { |
Vincent Lejeune | 0fca91d | 2013-05-17 16:50:02 +0000 | [diff] [blame] | 626 | unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff; |
| 627 | unsigned Chan = RI.getHWRegChan(Src.first->getReg()); |
Vincent Lejeune | 147700b | 2013-04-30 00:14:27 +0000 | [diff] [blame] | 628 | Consts.push_back((Index << 2) | Chan); |
Vincent Lejeune | 0a22bc4 | 2013-03-14 15:50:45 +0000 | [diff] [blame] | 629 | } |
| 630 | } |
| 631 | } |
| 632 | return fitsConstReadLimitations(Consts); |
| 633 | } |
| 634 | |
Eric Christopher | 143f02c | 2014-10-09 01:59:35 +0000 | [diff] [blame] | 635 | DFAPacketizer * |
| 636 | R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const { |
| 637 | const InstrItineraryData *II = STI.getInstrItineraryData(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 638 | return static_cast<const R600Subtarget &>(STI).createDFAPacketizer(II); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 639 | } |
| 640 | |
| 641 | static bool |
| 642 | isPredicateSetter(unsigned Opcode) { |
| 643 | switch (Opcode) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 644 | case R600::PRED_X: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 645 | return true; |
| 646 | default: |
| 647 | return false; |
| 648 | } |
| 649 | } |
| 650 | |
| 651 | static MachineInstr * |
| 652 | findFirstPredicateSetterFrom(MachineBasicBlock &MBB, |
| 653 | MachineBasicBlock::iterator I) { |
| 654 | while (I != MBB.begin()) { |
| 655 | --I; |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 656 | MachineInstr &MI = *I; |
| 657 | if (isPredicateSetter(MI.getOpcode())) |
| 658 | return &MI; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 659 | } |
| 660 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 661 | return nullptr; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 662 | } |
| 663 | |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 664 | static |
| 665 | bool isJump(unsigned Opcode) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 666 | return Opcode == R600::JUMP || Opcode == R600::JUMP_COND; |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Vincent Lejeune | 269708b | 2013-10-01 19:32:38 +0000 | [diff] [blame] | 669 | static bool isBranch(unsigned Opcode) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 670 | return Opcode == R600::BRANCH || Opcode == R600::BRANCH_COND_i32 || |
| 671 | Opcode == R600::BRANCH_COND_f32; |
Vincent Lejeune | 269708b | 2013-10-01 19:32:38 +0000 | [diff] [blame] | 672 | } |
| 673 | |
Jacques Pienaar | 71c30a1 | 2016-07-15 14:41:04 +0000 | [diff] [blame] | 674 | bool R600InstrInfo::analyzeBranch(MachineBasicBlock &MBB, |
| 675 | MachineBasicBlock *&TBB, |
| 676 | MachineBasicBlock *&FBB, |
| 677 | SmallVectorImpl<MachineOperand> &Cond, |
| 678 | bool AllowModify) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 679 | // Most of the following comes from the ARM implementation of AnalyzeBranch |
| 680 | |
| 681 | // If the block has no terminators, it just falls into the block after it. |
Benjamin Kramer | e61cbd1 | 2015-06-25 13:28:24 +0000 | [diff] [blame] | 682 | MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); |
| 683 | if (I == MBB.end()) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 684 | return false; |
Benjamin Kramer | e61cbd1 | 2015-06-25 13:28:24 +0000 | [diff] [blame] | 685 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 686 | // R600::BRANCH* instructions are only available after isel and are not |
Vincent Lejeune | 269708b | 2013-10-01 19:32:38 +0000 | [diff] [blame] | 687 | // handled |
| 688 | if (isBranch(I->getOpcode())) |
| 689 | return true; |
Duncan P. N. Exon Smith | f197b1f | 2016-08-12 05:05:36 +0000 | [diff] [blame] | 690 | if (!isJump(I->getOpcode())) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 691 | return false; |
| 692 | } |
| 693 | |
Tom Stellard | a64353e | 2014-01-23 18:49:34 +0000 | [diff] [blame] | 694 | // Remove successive JUMP |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 695 | while (I != MBB.begin() && std::prev(I)->getOpcode() == R600::JUMP) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 696 | MachineBasicBlock::iterator PriorI = std::prev(I); |
Tom Stellard | a64353e | 2014-01-23 18:49:34 +0000 | [diff] [blame] | 697 | if (AllowModify) |
| 698 | I->removeFromParent(); |
| 699 | I = PriorI; |
| 700 | } |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 701 | MachineInstr &LastInst = *I; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 702 | |
| 703 | // If there is only one terminator instruction, process it. |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 704 | unsigned LastOpc = LastInst.getOpcode(); |
Duncan P. N. Exon Smith | f197b1f | 2016-08-12 05:05:36 +0000 | [diff] [blame] | 705 | if (I == MBB.begin() || !isJump((--I)->getOpcode())) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 706 | if (LastOpc == R600::JUMP) { |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 707 | TBB = LastInst.getOperand(0).getMBB(); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 708 | return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 709 | } else if (LastOpc == R600::JUMP_COND) { |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 710 | auto predSet = I; |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 711 | while (!isPredicateSetter(predSet->getOpcode())) { |
| 712 | predSet = --I; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 713 | } |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 714 | TBB = LastInst.getOperand(0).getMBB(); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 715 | Cond.push_back(predSet->getOperand(1)); |
| 716 | Cond.push_back(predSet->getOperand(2)); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 717 | Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false)); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 718 | return false; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 719 | } |
| 720 | return true; // Can't handle indirect branch. |
| 721 | } |
| 722 | |
| 723 | // Get the instruction before it if it is a terminator. |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 724 | MachineInstr &SecondLastInst = *I; |
| 725 | unsigned SecondLastOpc = SecondLastInst.getOpcode(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 726 | |
| 727 | // If the block ends with a B and a Bcc, handle it. |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 728 | if (SecondLastOpc == R600::JUMP_COND && LastOpc == R600::JUMP) { |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 729 | auto predSet = --I; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 730 | while (!isPredicateSetter(predSet->getOpcode())) { |
| 731 | predSet = --I; |
| 732 | } |
Duncan P. N. Exon Smith | 4d29511 | 2016-07-08 19:16:05 +0000 | [diff] [blame] | 733 | TBB = SecondLastInst.getOperand(0).getMBB(); |
| 734 | FBB = LastInst.getOperand(0).getMBB(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 735 | Cond.push_back(predSet->getOperand(1)); |
| 736 | Cond.push_back(predSet->getOperand(2)); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 737 | Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false)); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 738 | return false; |
| 739 | } |
| 740 | |
| 741 | // Otherwise, can't handle this. |
| 742 | return true; |
| 743 | } |
| 744 | |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 745 | static |
| 746 | MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) { |
| 747 | for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend(); |
| 748 | It != E; ++It) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 749 | if (It->getOpcode() == R600::CF_ALU || |
| 750 | It->getOpcode() == R600::CF_ALU_PUSH_BEFORE) |
Duncan P. N. Exon Smith | 1872096 | 2016-09-11 18:51:28 +0000 | [diff] [blame] | 751 | return It.getReverse(); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 752 | } |
| 753 | return MBB.end(); |
| 754 | } |
| 755 | |
Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 756 | unsigned R600InstrInfo::insertBranch(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 757 | MachineBasicBlock *TBB, |
| 758 | MachineBasicBlock *FBB, |
| 759 | ArrayRef<MachineOperand> Cond, |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 760 | const DebugLoc &DL, |
| 761 | int *BytesAdded) const { |
Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 762 | assert(TBB && "insertBranch must not be told to insert a fallthrough"); |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 763 | assert(!BytesAdded && "code size not handled"); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 764 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 765 | if (!FBB) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 766 | if (Cond.empty()) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 767 | BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(TBB); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 768 | return 1; |
| 769 | } else { |
| 770 | MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end()); |
| 771 | assert(PredSet && "No previous predicate !"); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 772 | addFlag(*PredSet, 0, MO_FLAG_PUSH); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 773 | PredSet->getOperand(2).setImm(Cond[1].getImm()); |
| 774 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 775 | BuildMI(&MBB, DL, get(R600::JUMP_COND)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 776 | .addMBB(TBB) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 777 | .addReg(R600::PREDICATE_BIT, RegState::Kill); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 778 | MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB); |
| 779 | if (CfAlu == MBB.end()) |
| 780 | return 1; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 781 | assert (CfAlu->getOpcode() == R600::CF_ALU); |
| 782 | CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE)); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 783 | return 1; |
| 784 | } |
| 785 | } else { |
| 786 | MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end()); |
| 787 | assert(PredSet && "No previous predicate !"); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 788 | addFlag(*PredSet, 0, MO_FLAG_PUSH); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 789 | PredSet->getOperand(2).setImm(Cond[1].getImm()); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 790 | BuildMI(&MBB, DL, get(R600::JUMP_COND)) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 791 | .addMBB(TBB) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 792 | .addReg(R600::PREDICATE_BIT, RegState::Kill); |
| 793 | BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(FBB); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 794 | MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB); |
| 795 | if (CfAlu == MBB.end()) |
| 796 | return 2; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 797 | assert (CfAlu->getOpcode() == R600::CF_ALU); |
| 798 | CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE)); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 799 | return 2; |
| 800 | } |
| 801 | } |
| 802 | |
Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 803 | unsigned R600InstrInfo::removeBranch(MachineBasicBlock &MBB, |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 804 | int *BytesRemoved) const { |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 805 | assert(!BytesRemoved && "code size not handled"); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 806 | |
| 807 | // Note : we leave PRED* instructions there. |
| 808 | // They may be needed when predicating instructions. |
| 809 | |
| 810 | MachineBasicBlock::iterator I = MBB.end(); |
| 811 | |
| 812 | if (I == MBB.begin()) { |
| 813 | return 0; |
| 814 | } |
| 815 | --I; |
| 816 | switch (I->getOpcode()) { |
| 817 | default: |
| 818 | return 0; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 819 | case R600::JUMP_COND: { |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 820 | MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 821 | clearFlag(*predSet, 0, MO_FLAG_PUSH); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 822 | I->eraseFromParent(); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 823 | MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB); |
| 824 | if (CfAlu == MBB.end()) |
| 825 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 826 | assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE); |
| 827 | CfAlu->setDesc(get(R600::CF_ALU)); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 828 | break; |
| 829 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 830 | case R600::JUMP: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 831 | I->eraseFromParent(); |
| 832 | break; |
| 833 | } |
| 834 | I = MBB.end(); |
| 835 | |
| 836 | if (I == MBB.begin()) { |
| 837 | return 1; |
| 838 | } |
| 839 | --I; |
| 840 | switch (I->getOpcode()) { |
| 841 | // FIXME: only one case?? |
| 842 | default: |
| 843 | return 1; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 844 | case R600::JUMP_COND: { |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 845 | MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 846 | clearFlag(*predSet, 0, MO_FLAG_PUSH); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 847 | I->eraseFromParent(); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 848 | MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB); |
| 849 | if (CfAlu == MBB.end()) |
| 850 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 851 | assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE); |
| 852 | CfAlu->setDesc(get(R600::CF_ALU)); |
Vincent Lejeune | e5ecf10 | 2013-03-11 18:15:06 +0000 | [diff] [blame] | 853 | break; |
| 854 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 855 | case R600::JUMP: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 856 | I->eraseFromParent(); |
| 857 | break; |
| 858 | } |
| 859 | return 2; |
| 860 | } |
| 861 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 862 | bool R600InstrInfo::isPredicated(const MachineInstr &MI) const { |
| 863 | int idx = MI.findFirstPredOperandIdx(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 864 | if (idx < 0) |
| 865 | return false; |
| 866 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 867 | unsigned Reg = MI.getOperand(idx).getReg(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 868 | switch (Reg) { |
| 869 | default: return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 870 | case R600::PRED_SEL_ONE: |
| 871 | case R600::PRED_SEL_ZERO: |
| 872 | case R600::PREDICATE_BIT: |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 873 | return true; |
| 874 | } |
| 875 | } |
| 876 | |
Krzysztof Parzyszek | cc31871 | 2017-03-03 18:30:54 +0000 | [diff] [blame] | 877 | bool R600InstrInfo::isPredicable(const MachineInstr &MI) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 878 | // XXX: KILL* instructions can be predicated, but they must be the last |
| 879 | // instruction in a clause, so this means any instructions after them cannot |
| 880 | // be predicated. Until we have proper support for instruction clauses in the |
| 881 | // backend, we will mark KILL* instructions as unpredicable. |
| 882 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 883 | if (MI.getOpcode() == R600::KILLGT) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 884 | return false; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 885 | } else if (MI.getOpcode() == R600::CF_ALU) { |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 886 | // If the clause start in the middle of MBB then the MBB has more |
| 887 | // than a single clause, unable to predicate several clauses. |
Krzysztof Parzyszek | cc31871 | 2017-03-03 18:30:54 +0000 | [diff] [blame] | 888 | if (MI.getParent()->begin() != MachineBasicBlock::const_iterator(MI)) |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 889 | return false; |
| 890 | // TODO: We don't support KC merging atm |
Matt Arsenault | 8226fc4 | 2016-03-02 23:00:21 +0000 | [diff] [blame] | 891 | return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0; |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 892 | } else if (isVector(MI)) { |
Vincent Lejeune | fe32bd8 | 2013-03-05 19:12:06 +0000 | [diff] [blame] | 893 | return false; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 894 | } else { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 895 | return TargetInstrInfo::isPredicable(MI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 896 | } |
| 897 | } |
| 898 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 899 | bool |
| 900 | R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB, |
Sanjay Patel | fa929a2 | 2017-03-15 15:37:42 +0000 | [diff] [blame] | 901 | unsigned NumCycles, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 902 | unsigned ExtraPredCycles, |
Cong Hou | c536bd9 | 2015-09-10 23:10:42 +0000 | [diff] [blame] | 903 | BranchProbability Probability) const{ |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 904 | return true; |
| 905 | } |
| 906 | |
| 907 | bool |
| 908 | R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB, |
| 909 | unsigned NumTCycles, |
| 910 | unsigned ExtraTCycles, |
| 911 | MachineBasicBlock &FMBB, |
| 912 | unsigned NumFCycles, |
| 913 | unsigned ExtraFCycles, |
Cong Hou | c536bd9 | 2015-09-10 23:10:42 +0000 | [diff] [blame] | 914 | BranchProbability Probability) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 915 | return true; |
| 916 | } |
| 917 | |
| 918 | bool |
| 919 | R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB, |
Sanjay Patel | fa929a2 | 2017-03-15 15:37:42 +0000 | [diff] [blame] | 920 | unsigned NumCycles, |
Cong Hou | c536bd9 | 2015-09-10 23:10:42 +0000 | [diff] [blame] | 921 | BranchProbability Probability) |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 922 | const { |
| 923 | return true; |
| 924 | } |
| 925 | |
| 926 | bool |
| 927 | R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB, |
| 928 | MachineBasicBlock &FMBB) const { |
| 929 | return false; |
| 930 | } |
| 931 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 932 | bool |
Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 933 | R600InstrInfo::reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 934 | MachineOperand &MO = Cond[1]; |
| 935 | switch (MO.getImm()) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 936 | case R600::PRED_SETE_INT: |
| 937 | MO.setImm(R600::PRED_SETNE_INT); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 938 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 939 | case R600::PRED_SETNE_INT: |
| 940 | MO.setImm(R600::PRED_SETE_INT); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 941 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 942 | case R600::PRED_SETE: |
| 943 | MO.setImm(R600::PRED_SETNE); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 944 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 945 | case R600::PRED_SETNE: |
| 946 | MO.setImm(R600::PRED_SETE); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 947 | break; |
| 948 | default: |
| 949 | return true; |
| 950 | } |
| 951 | |
| 952 | MachineOperand &MO2 = Cond[2]; |
| 953 | switch (MO2.getReg()) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 954 | case R600::PRED_SEL_ZERO: |
| 955 | MO2.setReg(R600::PRED_SEL_ONE); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 956 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 957 | case R600::PRED_SEL_ONE: |
| 958 | MO2.setReg(R600::PRED_SEL_ZERO); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 959 | break; |
| 960 | default: |
| 961 | return true; |
| 962 | } |
| 963 | return false; |
| 964 | } |
| 965 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 966 | bool R600InstrInfo::DefinesPredicate(MachineInstr &MI, |
| 967 | std::vector<MachineOperand> &Pred) const { |
| 968 | return isPredicateSetter(MI.getOpcode()); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 969 | } |
| 970 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 971 | bool R600InstrInfo::PredicateInstruction(MachineInstr &MI, |
| 972 | ArrayRef<MachineOperand> Pred) const { |
| 973 | int PIdx = MI.findFirstPredOperandIdx(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 974 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 975 | if (MI.getOpcode() == R600::CF_ALU) { |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 976 | MI.getOperand(8).setImm(0); |
Vincent Lejeune | ce49974 | 2013-07-09 15:03:33 +0000 | [diff] [blame] | 977 | return true; |
| 978 | } |
| 979 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 980 | if (MI.getOpcode() == R600::DOT_4) { |
| 981 | MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_X)) |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 982 | .setReg(Pred[2].getReg()); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 983 | MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Y)) |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 984 | .setReg(Pred[2].getReg()); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 985 | MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Z)) |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 986 | .setReg(Pred[2].getReg()); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 987 | MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_W)) |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 988 | .setReg(Pred[2].getReg()); |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 989 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 990 | MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit); |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 991 | return true; |
| 992 | } |
| 993 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 994 | if (PIdx != -1) { |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 995 | MachineOperand &PMO = MI.getOperand(PIdx); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 996 | PMO.setReg(Pred[2].getReg()); |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 997 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 998 | MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 999 | return true; |
| 1000 | } |
| 1001 | |
| 1002 | return false; |
| 1003 | } |
| 1004 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 1005 | unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const { |
Arnold Schwaighofer | d2f96b9 | 2013-09-30 15:28:56 +0000 | [diff] [blame] | 1006 | return 2; |
| 1007 | } |
| 1008 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1009 | unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData, |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1010 | const MachineInstr &, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1011 | unsigned *PredCost) const { |
| 1012 | if (PredCost) |
| 1013 | *PredCost = 2; |
| 1014 | return 2; |
| 1015 | } |
| 1016 | |
Tom Stellard | 1242ce9 | 2016-02-05 18:44:57 +0000 | [diff] [blame] | 1017 | unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex, |
| 1018 | unsigned Channel) const { |
| 1019 | assert(Channel == 0); |
| 1020 | return RegIndex; |
| 1021 | } |
| 1022 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1023 | bool R600InstrInfo::expandPostRAPseudo(MachineInstr &MI) const { |
| 1024 | switch (MI.getOpcode()) { |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1025 | default: { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1026 | MachineBasicBlock *MBB = MI.getParent(); |
| 1027 | int OffsetOpIdx = |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1028 | R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::addr); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1029 | // addr is a custom operand with multiple MI operands, and only the |
| 1030 | // first MI operand is given a name. |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1031 | int RegOpIdx = OffsetOpIdx + 1; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1032 | int ChanOpIdx = |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1033 | R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::chan); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1034 | if (isRegisterLoad(MI)) { |
| 1035 | int DstOpIdx = |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1036 | R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::dst); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1037 | unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); |
| 1038 | unsigned Channel = MI.getOperand(ChanOpIdx).getImm(); |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1039 | unsigned Address = calculateIndirectAddress(RegIndex, Channel); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1040 | unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg(); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1041 | if (OffsetReg == R600::INDIRECT_BASE_ADDR) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1042 | buildMovInstr(MBB, MI, MI.getOperand(DstOpIdx).getReg(), |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1043 | getIndirectAddrRegClass()->getRegister(Address)); |
| 1044 | } else { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1045 | buildIndirectRead(MBB, MI, MI.getOperand(DstOpIdx).getReg(), Address, |
| 1046 | OffsetReg); |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1047 | } |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1048 | } else if (isRegisterStore(MI)) { |
| 1049 | int ValOpIdx = |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1050 | R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::val); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1051 | unsigned RegIndex = MI.getOperand(RegOpIdx).getImm(); |
| 1052 | unsigned Channel = MI.getOperand(ChanOpIdx).getImm(); |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1053 | unsigned Address = calculateIndirectAddress(RegIndex, Channel); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1054 | unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg(); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1055 | if (OffsetReg == R600::INDIRECT_BASE_ADDR) { |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1056 | buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address), |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1057 | MI.getOperand(ValOpIdx).getReg()); |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1058 | } else { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1059 | buildIndirectWrite(MBB, MI, MI.getOperand(ValOpIdx).getReg(), |
Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 1060 | calculateIndirectAddress(RegIndex, Channel), |
| 1061 | OffsetReg); |
| 1062 | } |
| 1063 | } else { |
| 1064 | return false; |
| 1065 | } |
| 1066 | |
| 1067 | MBB->erase(MI); |
| 1068 | return true; |
| 1069 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1070 | case R600::R600_EXTRACT_ELT_V2: |
| 1071 | case R600::R600_EXTRACT_ELT_V4: |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1072 | buildIndirectRead(MI.getParent(), MI, MI.getOperand(0).getReg(), |
| 1073 | RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address |
| 1074 | MI.getOperand(2).getReg(), |
| 1075 | RI.getHWRegChan(MI.getOperand(1).getReg())); |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1076 | break; |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1077 | case R600::R600_INSERT_ELT_V2: |
| 1078 | case R600::R600_INSERT_ELT_V4: |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1079 | buildIndirectWrite(MI.getParent(), MI, MI.getOperand(2).getReg(), // Value |
| 1080 | RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address |
| 1081 | MI.getOperand(3).getReg(), // Offset |
| 1082 | RI.getHWRegChan(MI.getOperand(1).getReg())); // Channel |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1083 | break; |
| 1084 | } |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1085 | MI.eraseFromParent(); |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1086 | return true; |
| 1087 | } |
| 1088 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 1089 | void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved, |
Geoff Berry | c4796d4 | 2018-01-24 18:09:53 +0000 | [diff] [blame] | 1090 | const MachineFunction &MF, |
| 1091 | const R600RegisterInfo &TRI) const { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 1092 | const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>(); |
| 1093 | const R600FrameLowering *TFL = ST.getFrameLowering(); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1094 | |
| 1095 | unsigned StackWidth = TFL->getStackWidth(MF); |
| 1096 | int End = getIndirectIndexEnd(MF); |
| 1097 | |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1098 | if (End == -1) |
| 1099 | return; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1100 | |
| 1101 | for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) { |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1102 | for (unsigned Chan = 0; Chan < StackWidth; ++Chan) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1103 | unsigned Reg = R600::R600_TReg32RegClass.getRegister((4 * Index) + Chan); |
Geoff Berry | c4796d4 | 2018-01-24 18:09:53 +0000 | [diff] [blame] | 1104 | TRI.reserveRegisterTuples(Reserved, Reg); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1105 | } |
| 1106 | } |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 1109 | const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1110 | return &R600::R600_TReg32_XRegClass; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
| 1113 | MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB, |
| 1114 | MachineBasicBlock::iterator I, |
| 1115 | unsigned ValueReg, unsigned Address, |
| 1116 | unsigned OffsetReg) const { |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1117 | return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0); |
| 1118 | } |
| 1119 | |
| 1120 | MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB, |
| 1121 | MachineBasicBlock::iterator I, |
| 1122 | unsigned ValueReg, unsigned Address, |
| 1123 | unsigned OffsetReg, |
| 1124 | unsigned AddrChan) const { |
| 1125 | unsigned AddrReg; |
| 1126 | switch (AddrChan) { |
| 1127 | default: llvm_unreachable("Invalid Channel"); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1128 | case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break; |
| 1129 | case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break; |
| 1130 | case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break; |
| 1131 | case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break; |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1132 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1133 | MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg, |
| 1134 | R600::AR_X, OffsetReg); |
| 1135 | setImmOperand(*MOVA, R600::OpName::write, 0); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1136 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1137 | MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV, |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1138 | AddrReg, ValueReg) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1139 | .addReg(R600::AR_X, |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 1140 | RegState::Implicit | RegState::Kill); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1141 | setImmOperand(*Mov, R600::OpName::dst_rel, 1); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1142 | return Mov; |
| 1143 | } |
| 1144 | |
| 1145 | MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB, |
| 1146 | MachineBasicBlock::iterator I, |
| 1147 | unsigned ValueReg, unsigned Address, |
| 1148 | unsigned OffsetReg) const { |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1149 | return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0); |
| 1150 | } |
| 1151 | |
| 1152 | MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB, |
| 1153 | MachineBasicBlock::iterator I, |
| 1154 | unsigned ValueReg, unsigned Address, |
| 1155 | unsigned OffsetReg, |
| 1156 | unsigned AddrChan) const { |
| 1157 | unsigned AddrReg; |
| 1158 | switch (AddrChan) { |
| 1159 | default: llvm_unreachable("Invalid Channel"); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1160 | case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break; |
| 1161 | case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break; |
| 1162 | case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break; |
| 1163 | case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break; |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 1164 | } |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1165 | MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg, |
| 1166 | R600::AR_X, |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1167 | OffsetReg); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1168 | setImmOperand(*MOVA, R600::OpName::write, 0); |
| 1169 | MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV, |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1170 | ValueReg, |
| 1171 | AddrReg) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1172 | .addReg(R600::AR_X, |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 1173 | RegState::Implicit | RegState::Kill); |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1174 | setImmOperand(*Mov, R600::OpName::src0_rel, 1); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1175 | |
| 1176 | return Mov; |
| 1177 | } |
| 1178 | |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1179 | int R600InstrInfo::getIndirectIndexBegin(const MachineFunction &MF) const { |
| 1180 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1181 | const MachineFrameInfo &MFI = MF.getFrameInfo(); |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1182 | int Offset = -1; |
| 1183 | |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1184 | if (MFI.getNumObjects() == 0) { |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1185 | return -1; |
| 1186 | } |
| 1187 | |
| 1188 | if (MRI.livein_empty()) { |
| 1189 | return 0; |
| 1190 | } |
| 1191 | |
| 1192 | const TargetRegisterClass *IndirectRC = getIndirectAddrRegClass(); |
Krzysztof Parzyszek | 72518ea | 2017-10-16 19:08:41 +0000 | [diff] [blame] | 1193 | for (std::pair<unsigned, unsigned> LI : MRI.liveins()) { |
| 1194 | unsigned Reg = LI.first; |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1195 | if (TargetRegisterInfo::isVirtualRegister(Reg) || |
| 1196 | !IndirectRC->contains(Reg)) |
| 1197 | continue; |
| 1198 | |
| 1199 | unsigned RegIndex; |
| 1200 | unsigned RegEnd; |
| 1201 | for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd; |
| 1202 | ++RegIndex) { |
| 1203 | if (IndirectRC->getRegister(RegIndex) == Reg) |
| 1204 | break; |
| 1205 | } |
| 1206 | Offset = std::max(Offset, (int)RegIndex); |
| 1207 | } |
| 1208 | |
| 1209 | return Offset + 1; |
| 1210 | } |
| 1211 | |
| 1212 | int R600InstrInfo::getIndirectIndexEnd(const MachineFunction &MF) const { |
| 1213 | int Offset = 0; |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1214 | const MachineFrameInfo &MFI = MF.getFrameInfo(); |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1215 | |
| 1216 | // Variable sized objects are not supported |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1217 | if (MFI.hasVarSizedObjects()) { |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1218 | return -1; |
| 1219 | } |
| 1220 | |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1221 | if (MFI.getNumObjects() == 0) { |
Matt Arsenault | 52a4d9b | 2016-07-09 18:11:15 +0000 | [diff] [blame] | 1222 | return -1; |
| 1223 | } |
| 1224 | |
| 1225 | const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>(); |
| 1226 | const R600FrameLowering *TFL = ST.getFrameLowering(); |
| 1227 | |
| 1228 | unsigned IgnoredFrameReg; |
| 1229 | Offset = TFL->getFrameIndexReference(MF, -1, IgnoredFrameReg); |
| 1230 | |
| 1231 | return getIndirectIndexBegin(MF) + Offset; |
| 1232 | } |
| 1233 | |
Vincent Lejeune | 80031d9f | 2013-04-03 16:49:34 +0000 | [diff] [blame] | 1234 | unsigned R600InstrInfo::getMaxAlusPerClause() const { |
| 1235 | return 115; |
| 1236 | } |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 1237 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1238 | MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB, |
| 1239 | MachineBasicBlock::iterator I, |
| 1240 | unsigned Opcode, |
| 1241 | unsigned DstReg, |
| 1242 | unsigned Src0Reg, |
| 1243 | unsigned Src1Reg) const { |
| 1244 | MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode), |
| 1245 | DstReg); // $dst |
| 1246 | |
| 1247 | if (Src1Reg) { |
| 1248 | MIB.addImm(0) // $update_exec_mask |
| 1249 | .addImm(0); // $update_predicate |
| 1250 | } |
| 1251 | MIB.addImm(1) // $write |
| 1252 | .addImm(0) // $omod |
| 1253 | .addImm(0) // $dst_rel |
| 1254 | .addImm(0) // $dst_clamp |
| 1255 | .addReg(Src0Reg) // $src0 |
| 1256 | .addImm(0) // $src0_neg |
| 1257 | .addImm(0) // $src0_rel |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1258 | .addImm(0) // $src0_abs |
| 1259 | .addImm(-1); // $src0_sel |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1260 | |
| 1261 | if (Src1Reg) { |
| 1262 | MIB.addReg(Src1Reg) // $src1 |
| 1263 | .addImm(0) // $src1_neg |
| 1264 | .addImm(0) // $src1_rel |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 1265 | .addImm(0) // $src1_abs |
| 1266 | .addImm(-1); // $src1_sel |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1267 | } |
| 1268 | |
| 1269 | //XXX: The r600g finalizer expects this to be 1, once we've moved the |
| 1270 | //scheduling to the backend, we can change the default to 0. |
| 1271 | MIB.addImm(1) // $last |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1272 | .addReg(R600::PRED_SEL_OFF) // $pred_sel |
Vincent Lejeune | 22c4248 | 2013-04-30 00:14:08 +0000 | [diff] [blame] | 1273 | .addImm(0) // $literal |
| 1274 | .addImm(0); // $bank_swizzle |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1275 | |
| 1276 | return MIB; |
| 1277 | } |
| 1278 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1279 | #define OPERAND_CASE(Label) \ |
| 1280 | case Label: { \ |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1281 | static const unsigned Ops[] = \ |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1282 | { \ |
| 1283 | Label##_X, \ |
| 1284 | Label##_Y, \ |
| 1285 | Label##_Z, \ |
| 1286 | Label##_W \ |
| 1287 | }; \ |
| 1288 | return Ops[Slot]; \ |
| 1289 | } |
| 1290 | |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1291 | static unsigned getSlotedOps(unsigned Op, unsigned Slot) { |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1292 | switch (Op) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1293 | OPERAND_CASE(R600::OpName::update_exec_mask) |
| 1294 | OPERAND_CASE(R600::OpName::update_pred) |
| 1295 | OPERAND_CASE(R600::OpName::write) |
| 1296 | OPERAND_CASE(R600::OpName::omod) |
| 1297 | OPERAND_CASE(R600::OpName::dst_rel) |
| 1298 | OPERAND_CASE(R600::OpName::clamp) |
| 1299 | OPERAND_CASE(R600::OpName::src0) |
| 1300 | OPERAND_CASE(R600::OpName::src0_neg) |
| 1301 | OPERAND_CASE(R600::OpName::src0_rel) |
| 1302 | OPERAND_CASE(R600::OpName::src0_abs) |
| 1303 | OPERAND_CASE(R600::OpName::src0_sel) |
| 1304 | OPERAND_CASE(R600::OpName::src1) |
| 1305 | OPERAND_CASE(R600::OpName::src1_neg) |
| 1306 | OPERAND_CASE(R600::OpName::src1_rel) |
| 1307 | OPERAND_CASE(R600::OpName::src1_abs) |
| 1308 | OPERAND_CASE(R600::OpName::src1_sel) |
| 1309 | OPERAND_CASE(R600::OpName::pred_sel) |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1310 | default: |
| 1311 | llvm_unreachable("Wrong Operand"); |
| 1312 | } |
| 1313 | } |
| 1314 | |
| 1315 | #undef OPERAND_CASE |
| 1316 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1317 | MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction( |
| 1318 | MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg) |
| 1319 | const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1320 | assert (MI->getOpcode() == R600::DOT_4 && "Not Implemented"); |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1321 | unsigned Opcode; |
Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 1322 | if (ST.getGeneration() <= AMDGPUSubtarget::R700) |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1323 | Opcode = R600::DOT4_r600; |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1324 | else |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1325 | Opcode = R600::DOT4_eg; |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1326 | MachineBasicBlock::iterator I = MI; |
| 1327 | MachineOperand &Src0 = MI->getOperand( |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1328 | getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src0, Slot))); |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1329 | MachineOperand &Src1 = MI->getOperand( |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1330 | getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src1, Slot))); |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1331 | MachineInstr *MIB = buildDefaultInstruction( |
| 1332 | MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg()); |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1333 | static const unsigned Operands[14] = { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1334 | R600::OpName::update_exec_mask, |
| 1335 | R600::OpName::update_pred, |
| 1336 | R600::OpName::write, |
| 1337 | R600::OpName::omod, |
| 1338 | R600::OpName::dst_rel, |
| 1339 | R600::OpName::clamp, |
| 1340 | R600::OpName::src0_neg, |
| 1341 | R600::OpName::src0_rel, |
| 1342 | R600::OpName::src0_abs, |
| 1343 | R600::OpName::src0_sel, |
| 1344 | R600::OpName::src1_neg, |
| 1345 | R600::OpName::src1_rel, |
| 1346 | R600::OpName::src1_abs, |
| 1347 | R600::OpName::src1_sel, |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1348 | }; |
| 1349 | |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 1350 | MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(), |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1351 | getSlotedOps(R600::OpName::pred_sel, Slot))); |
| 1352 | MIB->getOperand(getOperandIdx(Opcode, R600::OpName::pred_sel)) |
Vincent Lejeune | 745d429 | 2013-11-16 16:24:41 +0000 | [diff] [blame] | 1353 | .setReg(MO.getReg()); |
| 1354 | |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1355 | for (unsigned i = 0; i < 14; i++) { |
| 1356 | MachineOperand &MO = MI->getOperand( |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1357 | getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot))); |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1358 | assert (MO.isImm()); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1359 | setImmOperand(*MIB, Operands[i], MO.getImm()); |
Vincent Lejeune | 519f21e | 2013-05-17 16:50:32 +0000 | [diff] [blame] | 1360 | } |
| 1361 | MIB->getOperand(20).setImm(0); |
| 1362 | return MIB; |
| 1363 | } |
| 1364 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1365 | MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB, |
| 1366 | MachineBasicBlock::iterator I, |
| 1367 | unsigned DstReg, |
| 1368 | uint64_t Imm) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1369 | MachineInstr *MovImm = buildDefaultInstruction(BB, I, R600::MOV, DstReg, |
| 1370 | R600::ALU_LITERAL_X); |
| 1371 | setImmOperand(*MovImm, R600::OpName::literal, Imm); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1372 | return MovImm; |
| 1373 | } |
| 1374 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 1375 | MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB, |
| 1376 | MachineBasicBlock::iterator I, |
| 1377 | unsigned DstReg, unsigned SrcReg) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1378 | return buildDefaultInstruction(*MBB, I, R600::MOV, DstReg, SrcReg); |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 1379 | } |
| 1380 | |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1381 | int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1382 | return getOperandIdx(MI.getOpcode(), Op); |
| 1383 | } |
| 1384 | |
Tom Stellard | 02661d9 | 2013-06-25 21:22:18 +0000 | [diff] [blame] | 1385 | int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1386 | return R600::getNamedOperandIdx(Opcode, Op); |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 1387 | } |
| 1388 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1389 | void R600InstrInfo::setImmOperand(MachineInstr &MI, unsigned Op, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1390 | int64_t Imm) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1391 | int Idx = getOperandIdx(MI, Op); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1392 | assert(Idx != -1 && "Operand not supported for this instruction."); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1393 | assert(MI.getOperand(Idx).isImm()); |
| 1394 | MI.getOperand(Idx).setImm(Imm); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1395 | } |
| 1396 | |
| 1397 | //===----------------------------------------------------------------------===// |
| 1398 | // Instruction flag getters/setters |
| 1399 | //===----------------------------------------------------------------------===// |
| 1400 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1401 | MachineOperand &R600InstrInfo::getFlagOp(MachineInstr &MI, unsigned SrcIdx, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1402 | unsigned Flag) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1403 | unsigned TargetFlags = get(MI.getOpcode()).TSFlags; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1404 | int FlagIndex = 0; |
| 1405 | if (Flag != 0) { |
| 1406 | // If we pass something other than the default value of Flag to this |
| 1407 | // function, it means we are want to set a flag on an instruction |
| 1408 | // that uses native encoding. |
| 1409 | assert(HAS_NATIVE_OPERANDS(TargetFlags)); |
| 1410 | bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3; |
| 1411 | switch (Flag) { |
| 1412 | case MO_FLAG_CLAMP: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1413 | FlagIndex = getOperandIdx(MI, R600::OpName::clamp); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1414 | break; |
| 1415 | case MO_FLAG_MASK: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1416 | FlagIndex = getOperandIdx(MI, R600::OpName::write); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1417 | break; |
| 1418 | case MO_FLAG_NOT_LAST: |
| 1419 | case MO_FLAG_LAST: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1420 | FlagIndex = getOperandIdx(MI, R600::OpName::last); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1421 | break; |
| 1422 | case MO_FLAG_NEG: |
| 1423 | switch (SrcIdx) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1424 | case 0: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1425 | FlagIndex = getOperandIdx(MI, R600::OpName::src0_neg); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1426 | break; |
| 1427 | case 1: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1428 | FlagIndex = getOperandIdx(MI, R600::OpName::src1_neg); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1429 | break; |
| 1430 | case 2: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1431 | FlagIndex = getOperandIdx(MI, R600::OpName::src2_neg); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1432 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1433 | } |
| 1434 | break; |
| 1435 | |
| 1436 | case MO_FLAG_ABS: |
| 1437 | assert(!IsOP3 && "Cannot set absolute value modifier for OP3 " |
| 1438 | "instructions."); |
Tom Stellard | 6975d35 | 2012-12-13 19:38:52 +0000 | [diff] [blame] | 1439 | (void)IsOP3; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1440 | switch (SrcIdx) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1441 | case 0: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1442 | FlagIndex = getOperandIdx(MI, R600::OpName::src0_abs); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1443 | break; |
| 1444 | case 1: |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 1445 | FlagIndex = getOperandIdx(MI, R600::OpName::src1_abs); |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1446 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1447 | } |
| 1448 | break; |
| 1449 | |
| 1450 | default: |
| 1451 | FlagIndex = -1; |
| 1452 | break; |
| 1453 | } |
| 1454 | assert(FlagIndex != -1 && "Flag not supported for this instruction"); |
| 1455 | } else { |
| 1456 | FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags); |
| 1457 | assert(FlagIndex != 0 && |
| 1458 | "Instruction flags not supported for this instruction"); |
| 1459 | } |
| 1460 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1461 | MachineOperand &FlagOp = MI.getOperand(FlagIndex); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1462 | assert(FlagOp.isImm()); |
| 1463 | return FlagOp; |
| 1464 | } |
| 1465 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1466 | void R600InstrInfo::addFlag(MachineInstr &MI, unsigned Operand, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1467 | unsigned Flag) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1468 | unsigned TargetFlags = get(MI.getOpcode()).TSFlags; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1469 | if (Flag == 0) { |
| 1470 | return; |
| 1471 | } |
| 1472 | if (HAS_NATIVE_OPERANDS(TargetFlags)) { |
| 1473 | MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag); |
| 1474 | if (Flag == MO_FLAG_NOT_LAST) { |
| 1475 | clearFlag(MI, Operand, MO_FLAG_LAST); |
| 1476 | } else if (Flag == MO_FLAG_MASK) { |
| 1477 | clearFlag(MI, Operand, Flag); |
| 1478 | } else { |
| 1479 | FlagOp.setImm(1); |
| 1480 | } |
| 1481 | } else { |
| 1482 | MachineOperand &FlagOp = getFlagOp(MI, Operand); |
| 1483 | FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand))); |
| 1484 | } |
| 1485 | } |
| 1486 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1487 | void R600InstrInfo::clearFlag(MachineInstr &MI, unsigned Operand, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1488 | unsigned Flag) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 1489 | unsigned TargetFlags = get(MI.getOpcode()).TSFlags; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1490 | if (HAS_NATIVE_OPERANDS(TargetFlags)) { |
| 1491 | MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag); |
| 1492 | FlagOp.setImm(0); |
| 1493 | } else { |
| 1494 | MachineOperand &FlagOp = getFlagOp(MI); |
| 1495 | unsigned InstFlags = FlagOp.getImm(); |
| 1496 | InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand)); |
| 1497 | FlagOp.setImm(InstFlags); |
| 1498 | } |
| 1499 | } |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1500 | |
| 1501 | unsigned R600InstrInfo::getAddressSpaceForPseudoSourceKind( |
Marcello Maggioni | 5ca4128 | 2018-08-20 19:23:45 +0000 | [diff] [blame] | 1502 | unsigned Kind) const { |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1503 | switch (Kind) { |
| 1504 | case PseudoSourceValue::Stack: |
| 1505 | case PseudoSourceValue::FixedStack: |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 1506 | return AMDGPUAS::PRIVATE_ADDRESS; |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1507 | case PseudoSourceValue::ConstantPool: |
| 1508 | case PseudoSourceValue::GOT: |
| 1509 | case PseudoSourceValue::JumpTable: |
| 1510 | case PseudoSourceValue::GlobalValueCallEntry: |
| 1511 | case PseudoSourceValue::ExternalSymbolCallEntry: |
| 1512 | case PseudoSourceValue::TargetCustom: |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 1513 | return AMDGPUAS::CONSTANT_ADDRESS; |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1514 | } |
Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 1515 | |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1516 | llvm_unreachable("Invalid pseudo source kind"); |
Yaxun Liu | 920cc2f | 2017-11-10 01:53:24 +0000 | [diff] [blame] | 1517 | } |